]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * File: msi.c | |
3 | * Purpose: PCI Message Signaled Interrupt (MSI) | |
4 | * | |
5 | * Copyright (C) 2003-2004 Intel | |
6 | * Copyright (C) Tom Long Nguyen ([email protected]) | |
7 | */ | |
8 | ||
1ce03373 | 9 | #include <linux/err.h> |
1da177e4 LT |
10 | #include <linux/mm.h> |
11 | #include <linux/irq.h> | |
12 | #include <linux/interrupt.h> | |
13 | #include <linux/init.h> | |
1da177e4 | 14 | #include <linux/ioport.h> |
1da177e4 LT |
15 | #include <linux/pci.h> |
16 | #include <linux/proc_fs.h> | |
3b7d1921 | 17 | #include <linux/msi.h> |
4fdadebc | 18 | #include <linux/smp.h> |
500559a9 HS |
19 | #include <linux/errno.h> |
20 | #include <linux/io.h> | |
5a0e3ad6 | 21 | #include <linux/slab.h> |
1da177e4 LT |
22 | |
23 | #include "pci.h" | |
24 | #include "msi.h" | |
25 | ||
1da177e4 | 26 | static int pci_msi_enable = 1; |
1da177e4 | 27 | |
6a9e7f20 AB |
28 | /* Arch hooks */ |
29 | ||
11df1f05 ME |
30 | #ifndef arch_msi_check_device |
31 | int arch_msi_check_device(struct pci_dev *dev, int nvec, int type) | |
6a9e7f20 AB |
32 | { |
33 | return 0; | |
34 | } | |
11df1f05 | 35 | #endif |
6a9e7f20 | 36 | |
11df1f05 ME |
37 | #ifndef arch_setup_msi_irqs |
38 | int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type) | |
6a9e7f20 AB |
39 | { |
40 | struct msi_desc *entry; | |
41 | int ret; | |
42 | ||
1c8d7b0a MW |
43 | /* |
44 | * If an architecture wants to support multiple MSI, it needs to | |
45 | * override arch_setup_msi_irqs() | |
46 | */ | |
47 | if (type == PCI_CAP_ID_MSI && nvec > 1) | |
48 | return 1; | |
49 | ||
6a9e7f20 AB |
50 | list_for_each_entry(entry, &dev->msi_list, list) { |
51 | ret = arch_setup_msi_irq(dev, entry); | |
b5fbf533 | 52 | if (ret < 0) |
6a9e7f20 | 53 | return ret; |
b5fbf533 ME |
54 | if (ret > 0) |
55 | return -ENOSPC; | |
6a9e7f20 AB |
56 | } |
57 | ||
58 | return 0; | |
59 | } | |
11df1f05 | 60 | #endif |
6a9e7f20 | 61 | |
11df1f05 ME |
62 | #ifndef arch_teardown_msi_irqs |
63 | void arch_teardown_msi_irqs(struct pci_dev *dev) | |
6a9e7f20 AB |
64 | { |
65 | struct msi_desc *entry; | |
66 | ||
67 | list_for_each_entry(entry, &dev->msi_list, list) { | |
1c8d7b0a MW |
68 | int i, nvec; |
69 | if (entry->irq == 0) | |
70 | continue; | |
71 | nvec = 1 << entry->msi_attrib.multiple; | |
72 | for (i = 0; i < nvec; i++) | |
73 | arch_teardown_msi_irq(entry->irq + i); | |
6a9e7f20 AB |
74 | } |
75 | } | |
11df1f05 | 76 | #endif |
6a9e7f20 | 77 | |
110828c9 | 78 | static void msi_set_enable(struct pci_dev *dev, int pos, int enable) |
b1cbf4e4 | 79 | { |
b1cbf4e4 EB |
80 | u16 control; |
81 | ||
110828c9 | 82 | BUG_ON(!pos); |
b1cbf4e4 | 83 | |
110828c9 MW |
84 | pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control); |
85 | control &= ~PCI_MSI_FLAGS_ENABLE; | |
86 | if (enable) | |
87 | control |= PCI_MSI_FLAGS_ENABLE; | |
88 | pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control); | |
5ca5c02f HS |
89 | } |
90 | ||
b1cbf4e4 EB |
91 | static void msix_set_enable(struct pci_dev *dev, int enable) |
92 | { | |
93 | int pos; | |
94 | u16 control; | |
95 | ||
96 | pos = pci_find_capability(dev, PCI_CAP_ID_MSIX); | |
97 | if (pos) { | |
98 | pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control); | |
99 | control &= ~PCI_MSIX_FLAGS_ENABLE; | |
100 | if (enable) | |
101 | control |= PCI_MSIX_FLAGS_ENABLE; | |
102 | pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | |
103 | } | |
104 | } | |
105 | ||
bffac3c5 MW |
106 | static inline __attribute_const__ u32 msi_mask(unsigned x) |
107 | { | |
0b49ec37 MW |
108 | /* Don't shift by >= width of type */ |
109 | if (x >= 5) | |
110 | return 0xffffffff; | |
111 | return (1 << (1 << x)) - 1; | |
bffac3c5 MW |
112 | } |
113 | ||
f2440d9a | 114 | static inline __attribute_const__ u32 msi_capable_mask(u16 control) |
988cbb15 | 115 | { |
f2440d9a MW |
116 | return msi_mask((control >> 1) & 7); |
117 | } | |
988cbb15 | 118 | |
f2440d9a MW |
119 | static inline __attribute_const__ u32 msi_enabled_mask(u16 control) |
120 | { | |
121 | return msi_mask((control >> 4) & 7); | |
988cbb15 MW |
122 | } |
123 | ||
ce6fce42 MW |
124 | /* |
125 | * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to | |
126 | * mask all MSI interrupts by clearing the MSI enable bit does not work | |
127 | * reliably as devices without an INTx disable bit will then generate a | |
128 | * level IRQ which will never be cleared. | |
ce6fce42 | 129 | */ |
12abb8ba | 130 | static u32 __msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) |
1da177e4 | 131 | { |
f2440d9a | 132 | u32 mask_bits = desc->masked; |
1da177e4 | 133 | |
f2440d9a | 134 | if (!desc->msi_attrib.maskbit) |
12abb8ba | 135 | return 0; |
f2440d9a MW |
136 | |
137 | mask_bits &= ~mask; | |
138 | mask_bits |= flag; | |
139 | pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits); | |
12abb8ba HS |
140 | |
141 | return mask_bits; | |
142 | } | |
143 | ||
144 | static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag) | |
145 | { | |
146 | desc->masked = __msi_mask_irq(desc, mask, flag); | |
f2440d9a MW |
147 | } |
148 | ||
149 | /* | |
150 | * This internal function does not flush PCI writes to the device. | |
151 | * All users must ensure that they read from the device before either | |
152 | * assuming that the device state is up to date, or returning out of this | |
153 | * file. This saves a few milliseconds when initialising devices with lots | |
154 | * of MSI-X interrupts. | |
155 | */ | |
12abb8ba | 156 | static u32 __msix_mask_irq(struct msi_desc *desc, u32 flag) |
f2440d9a MW |
157 | { |
158 | u32 mask_bits = desc->masked; | |
159 | unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE + | |
2c21fd4b | 160 | PCI_MSIX_ENTRY_VECTOR_CTRL; |
f2440d9a MW |
161 | mask_bits &= ~1; |
162 | mask_bits |= flag; | |
163 | writel(mask_bits, desc->mask_base + offset); | |
12abb8ba HS |
164 | |
165 | return mask_bits; | |
166 | } | |
167 | ||
168 | static void msix_mask_irq(struct msi_desc *desc, u32 flag) | |
169 | { | |
170 | desc->masked = __msix_mask_irq(desc, flag); | |
f2440d9a | 171 | } |
24d27553 | 172 | |
f2440d9a MW |
173 | static void msi_set_mask_bit(unsigned irq, u32 flag) |
174 | { | |
175 | struct msi_desc *desc = get_irq_msi(irq); | |
24d27553 | 176 | |
f2440d9a MW |
177 | if (desc->msi_attrib.is_msix) { |
178 | msix_mask_irq(desc, flag); | |
179 | readl(desc->mask_base); /* Flush write to device */ | |
180 | } else { | |
1c8d7b0a MW |
181 | unsigned offset = irq - desc->dev->irq; |
182 | msi_mask_irq(desc, 1 << offset, flag << offset); | |
1da177e4 | 183 | } |
f2440d9a MW |
184 | } |
185 | ||
186 | void mask_msi_irq(unsigned int irq) | |
187 | { | |
188 | msi_set_mask_bit(irq, 1); | |
189 | } | |
190 | ||
191 | void unmask_msi_irq(unsigned int irq) | |
192 | { | |
193 | msi_set_mask_bit(irq, 0); | |
1da177e4 LT |
194 | } |
195 | ||
3145e941 | 196 | void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg) |
1da177e4 | 197 | { |
3145e941 | 198 | struct msi_desc *entry = get_irq_desc_msi(desc); |
24d27553 | 199 | |
30da5524 BH |
200 | BUG_ON(entry->dev->current_state != PCI_D0); |
201 | ||
202 | if (entry->msi_attrib.is_msix) { | |
203 | void __iomem *base = entry->mask_base + | |
204 | entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE; | |
205 | ||
206 | msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR); | |
207 | msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR); | |
208 | msg->data = readl(base + PCI_MSIX_ENTRY_DATA); | |
209 | } else { | |
210 | struct pci_dev *dev = entry->dev; | |
211 | int pos = entry->msi_attrib.pos; | |
212 | u16 data; | |
213 | ||
214 | pci_read_config_dword(dev, msi_lower_address_reg(pos), | |
215 | &msg->address_lo); | |
216 | if (entry->msi_attrib.is_64) { | |
217 | pci_read_config_dword(dev, msi_upper_address_reg(pos), | |
218 | &msg->address_hi); | |
219 | pci_read_config_word(dev, msi_data_reg(pos, 1), &data); | |
220 | } else { | |
221 | msg->address_hi = 0; | |
222 | pci_read_config_word(dev, msi_data_reg(pos, 0), &data); | |
223 | } | |
224 | msg->data = data; | |
225 | } | |
226 | } | |
227 | ||
228 | void read_msi_msg(unsigned int irq, struct msi_msg *msg) | |
229 | { | |
230 | struct irq_desc *desc = irq_to_desc(irq); | |
231 | ||
232 | read_msi_msg_desc(desc, msg); | |
233 | } | |
234 | ||
235 | void get_cached_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg) | |
236 | { | |
237 | struct msi_desc *entry = get_irq_desc_msi(desc); | |
238 | ||
239 | /* Assert that the cache is valid, assuming that | |
fcd097f3 BH |
240 | * valid messages are not all-zeroes. */ |
241 | BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo | | |
242 | entry->msg.data)); | |
0366f8f7 | 243 | |
fcd097f3 | 244 | *msg = entry->msg; |
0366f8f7 | 245 | } |
1da177e4 | 246 | |
30da5524 | 247 | void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg) |
0366f8f7 | 248 | { |
3145e941 YL |
249 | struct irq_desc *desc = irq_to_desc(irq); |
250 | ||
30da5524 | 251 | get_cached_msi_msg_desc(desc, msg); |
3145e941 YL |
252 | } |
253 | ||
254 | void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg) | |
255 | { | |
256 | struct msi_desc *entry = get_irq_desc_msi(desc); | |
fcd097f3 BH |
257 | |
258 | if (entry->dev->current_state != PCI_D0) { | |
259 | /* Don't touch the hardware now */ | |
260 | } else if (entry->msi_attrib.is_msix) { | |
24d27553 MW |
261 | void __iomem *base; |
262 | base = entry->mask_base + | |
263 | entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE; | |
264 | ||
2c21fd4b HS |
265 | writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR); |
266 | writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR); | |
267 | writel(msg->data, base + PCI_MSIX_ENTRY_DATA); | |
24d27553 | 268 | } else { |
0366f8f7 EB |
269 | struct pci_dev *dev = entry->dev; |
270 | int pos = entry->msi_attrib.pos; | |
1c8d7b0a MW |
271 | u16 msgctl; |
272 | ||
273 | pci_read_config_word(dev, msi_control_reg(pos), &msgctl); | |
274 | msgctl &= ~PCI_MSI_FLAGS_QSIZE; | |
275 | msgctl |= entry->msi_attrib.multiple << 4; | |
276 | pci_write_config_word(dev, msi_control_reg(pos), msgctl); | |
0366f8f7 EB |
277 | |
278 | pci_write_config_dword(dev, msi_lower_address_reg(pos), | |
279 | msg->address_lo); | |
280 | if (entry->msi_attrib.is_64) { | |
281 | pci_write_config_dword(dev, msi_upper_address_reg(pos), | |
282 | msg->address_hi); | |
283 | pci_write_config_word(dev, msi_data_reg(pos, 1), | |
284 | msg->data); | |
285 | } else { | |
286 | pci_write_config_word(dev, msi_data_reg(pos, 0), | |
287 | msg->data); | |
288 | } | |
1da177e4 | 289 | } |
392ee1e6 | 290 | entry->msg = *msg; |
1da177e4 | 291 | } |
0366f8f7 | 292 | |
3145e941 YL |
293 | void write_msi_msg(unsigned int irq, struct msi_msg *msg) |
294 | { | |
295 | struct irq_desc *desc = irq_to_desc(irq); | |
296 | ||
297 | write_msi_msg_desc(desc, msg); | |
298 | } | |
299 | ||
f56e4481 HS |
300 | static void free_msi_irqs(struct pci_dev *dev) |
301 | { | |
302 | struct msi_desc *entry, *tmp; | |
303 | ||
304 | list_for_each_entry(entry, &dev->msi_list, list) { | |
305 | int i, nvec; | |
306 | if (!entry->irq) | |
307 | continue; | |
308 | nvec = 1 << entry->msi_attrib.multiple; | |
309 | for (i = 0; i < nvec; i++) | |
310 | BUG_ON(irq_has_action(entry->irq + i)); | |
311 | } | |
312 | ||
313 | arch_teardown_msi_irqs(dev); | |
314 | ||
315 | list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) { | |
316 | if (entry->msi_attrib.is_msix) { | |
317 | if (list_is_last(&entry->list, &dev->msi_list)) | |
318 | iounmap(entry->mask_base); | |
319 | } | |
320 | list_del(&entry->list); | |
321 | kfree(entry); | |
322 | } | |
323 | } | |
c54c1879 | 324 | |
379f5327 | 325 | static struct msi_desc *alloc_msi_entry(struct pci_dev *dev) |
1da177e4 | 326 | { |
379f5327 MW |
327 | struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL); |
328 | if (!desc) | |
1da177e4 LT |
329 | return NULL; |
330 | ||
379f5327 MW |
331 | INIT_LIST_HEAD(&desc->list); |
332 | desc->dev = dev; | |
1da177e4 | 333 | |
379f5327 | 334 | return desc; |
1da177e4 LT |
335 | } |
336 | ||
ba698ad4 DM |
337 | static void pci_intx_for_msi(struct pci_dev *dev, int enable) |
338 | { | |
339 | if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG)) | |
340 | pci_intx(dev, enable); | |
341 | } | |
342 | ||
8fed4b65 | 343 | static void __pci_restore_msi_state(struct pci_dev *dev) |
41017f0c | 344 | { |
392ee1e6 | 345 | int pos; |
41017f0c | 346 | u16 control; |
392ee1e6 | 347 | struct msi_desc *entry; |
41017f0c | 348 | |
b1cbf4e4 EB |
349 | if (!dev->msi_enabled) |
350 | return; | |
351 | ||
392ee1e6 EB |
352 | entry = get_irq_msi(dev->irq); |
353 | pos = entry->msi_attrib.pos; | |
41017f0c | 354 | |
ba698ad4 | 355 | pci_intx_for_msi(dev, 0); |
110828c9 | 356 | msi_set_enable(dev, pos, 0); |
392ee1e6 | 357 | write_msi_msg(dev->irq, &entry->msg); |
392ee1e6 EB |
358 | |
359 | pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control); | |
f2440d9a | 360 | msi_mask_irq(entry, msi_capable_mask(control), entry->masked); |
abad2ec9 | 361 | control &= ~PCI_MSI_FLAGS_QSIZE; |
1c8d7b0a | 362 | control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE; |
41017f0c | 363 | pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control); |
8fed4b65 ME |
364 | } |
365 | ||
366 | static void __pci_restore_msix_state(struct pci_dev *dev) | |
41017f0c | 367 | { |
41017f0c | 368 | int pos; |
41017f0c | 369 | struct msi_desc *entry; |
392ee1e6 | 370 | u16 control; |
41017f0c | 371 | |
ded86d8d EB |
372 | if (!dev->msix_enabled) |
373 | return; | |
f598282f | 374 | BUG_ON(list_empty(&dev->msi_list)); |
9cc8d548 | 375 | entry = list_first_entry(&dev->msi_list, struct msi_desc, list); |
f598282f MW |
376 | pos = entry->msi_attrib.pos; |
377 | pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control); | |
ded86d8d | 378 | |
41017f0c | 379 | /* route the table */ |
ba698ad4 | 380 | pci_intx_for_msi(dev, 0); |
f598282f MW |
381 | control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL; |
382 | pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | |
41017f0c | 383 | |
4aa9bc95 ME |
384 | list_for_each_entry(entry, &dev->msi_list, list) { |
385 | write_msi_msg(entry->irq, &entry->msg); | |
f2440d9a | 386 | msix_mask_irq(entry, entry->masked); |
41017f0c | 387 | } |
41017f0c | 388 | |
392ee1e6 | 389 | control &= ~PCI_MSIX_FLAGS_MASKALL; |
392ee1e6 | 390 | pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); |
41017f0c | 391 | } |
8fed4b65 ME |
392 | |
393 | void pci_restore_msi_state(struct pci_dev *dev) | |
394 | { | |
395 | __pci_restore_msi_state(dev); | |
396 | __pci_restore_msix_state(dev); | |
397 | } | |
94688cf2 | 398 | EXPORT_SYMBOL_GPL(pci_restore_msi_state); |
41017f0c | 399 | |
1da177e4 LT |
400 | /** |
401 | * msi_capability_init - configure device's MSI capability structure | |
402 | * @dev: pointer to the pci_dev data structure of MSI device function | |
1c8d7b0a | 403 | * @nvec: number of interrupts to allocate |
1da177e4 | 404 | * |
1c8d7b0a MW |
405 | * Setup the MSI capability structure of the device with the requested |
406 | * number of interrupts. A return value of zero indicates the successful | |
407 | * setup of an entry with the new MSI irq. A negative return value indicates | |
408 | * an error, and a positive return value indicates the number of interrupts | |
409 | * which could have been allocated. | |
410 | */ | |
411 | static int msi_capability_init(struct pci_dev *dev, int nvec) | |
1da177e4 LT |
412 | { |
413 | struct msi_desc *entry; | |
7fe3730d | 414 | int pos, ret; |
1da177e4 | 415 | u16 control; |
f2440d9a | 416 | unsigned mask; |
1da177e4 | 417 | |
500559a9 | 418 | pos = pci_find_capability(dev, PCI_CAP_ID_MSI); |
110828c9 MW |
419 | msi_set_enable(dev, pos, 0); /* Disable MSI during set up */ |
420 | ||
1da177e4 LT |
421 | pci_read_config_word(dev, msi_control_reg(pos), &control); |
422 | /* MSI Entry Initialization */ | |
379f5327 | 423 | entry = alloc_msi_entry(dev); |
f7feaca7 EB |
424 | if (!entry) |
425 | return -ENOMEM; | |
1ce03373 | 426 | |
500559a9 HS |
427 | entry->msi_attrib.is_msix = 0; |
428 | entry->msi_attrib.is_64 = is_64bit_address(control); | |
429 | entry->msi_attrib.entry_nr = 0; | |
430 | entry->msi_attrib.maskbit = is_mask_bit_support(control); | |
431 | entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */ | |
432 | entry->msi_attrib.pos = pos; | |
f2440d9a | 433 | |
67b5db65 | 434 | entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64); |
f2440d9a MW |
435 | /* All MSIs are unmasked by default, Mask them all */ |
436 | if (entry->msi_attrib.maskbit) | |
437 | pci_read_config_dword(dev, entry->mask_pos, &entry->masked); | |
438 | mask = msi_capable_mask(control); | |
439 | msi_mask_irq(entry, mask, mask); | |
440 | ||
0dd11f9b | 441 | list_add_tail(&entry->list, &dev->msi_list); |
9c831334 | 442 | |
1da177e4 | 443 | /* Configure MSI capability structure */ |
1c8d7b0a | 444 | ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI); |
7fe3730d | 445 | if (ret) { |
7ba1930d | 446 | msi_mask_irq(entry, mask, ~mask); |
f56e4481 | 447 | free_msi_irqs(dev); |
7fe3730d | 448 | return ret; |
fd58e55f | 449 | } |
f7feaca7 | 450 | |
1da177e4 | 451 | /* Set MSI enabled bits */ |
ba698ad4 | 452 | pci_intx_for_msi(dev, 0); |
110828c9 | 453 | msi_set_enable(dev, pos, 1); |
b1cbf4e4 | 454 | dev->msi_enabled = 1; |
1da177e4 | 455 | |
7fe3730d | 456 | dev->irq = entry->irq; |
1da177e4 LT |
457 | return 0; |
458 | } | |
459 | ||
5a05a9d8 HS |
460 | static void __iomem *msix_map_region(struct pci_dev *dev, unsigned pos, |
461 | unsigned nr_entries) | |
462 | { | |
4302e0fb | 463 | resource_size_t phys_addr; |
5a05a9d8 HS |
464 | u32 table_offset; |
465 | u8 bir; | |
466 | ||
467 | pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset); | |
468 | bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK); | |
469 | table_offset &= ~PCI_MSIX_FLAGS_BIRMASK; | |
470 | phys_addr = pci_resource_start(dev, bir) + table_offset; | |
471 | ||
472 | return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE); | |
473 | } | |
474 | ||
d9d7070e HS |
475 | static int msix_setup_entries(struct pci_dev *dev, unsigned pos, |
476 | void __iomem *base, struct msix_entry *entries, | |
477 | int nvec) | |
478 | { | |
479 | struct msi_desc *entry; | |
480 | int i; | |
481 | ||
482 | for (i = 0; i < nvec; i++) { | |
483 | entry = alloc_msi_entry(dev); | |
484 | if (!entry) { | |
485 | if (!i) | |
486 | iounmap(base); | |
487 | else | |
488 | free_msi_irqs(dev); | |
489 | /* No enough memory. Don't try again */ | |
490 | return -ENOMEM; | |
491 | } | |
492 | ||
493 | entry->msi_attrib.is_msix = 1; | |
494 | entry->msi_attrib.is_64 = 1; | |
495 | entry->msi_attrib.entry_nr = entries[i].entry; | |
496 | entry->msi_attrib.default_irq = dev->irq; | |
497 | entry->msi_attrib.pos = pos; | |
498 | entry->mask_base = base; | |
499 | ||
500 | list_add_tail(&entry->list, &dev->msi_list); | |
501 | } | |
502 | ||
503 | return 0; | |
504 | } | |
505 | ||
75cb3426 HS |
506 | static void msix_program_entries(struct pci_dev *dev, |
507 | struct msix_entry *entries) | |
508 | { | |
509 | struct msi_desc *entry; | |
510 | int i = 0; | |
511 | ||
512 | list_for_each_entry(entry, &dev->msi_list, list) { | |
513 | int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE + | |
514 | PCI_MSIX_ENTRY_VECTOR_CTRL; | |
515 | ||
516 | entries[i].vector = entry->irq; | |
517 | set_irq_msi(entry->irq, entry); | |
518 | entry->masked = readl(entry->mask_base + offset); | |
519 | msix_mask_irq(entry, 1); | |
520 | i++; | |
521 | } | |
522 | } | |
523 | ||
1da177e4 LT |
524 | /** |
525 | * msix_capability_init - configure device's MSI-X capability | |
526 | * @dev: pointer to the pci_dev data structure of MSI-X device function | |
8f7020d3 RD |
527 | * @entries: pointer to an array of struct msix_entry entries |
528 | * @nvec: number of @entries | |
1da177e4 | 529 | * |
eaae4b3a | 530 | * Setup the MSI-X capability structure of device function with a |
1ce03373 EB |
531 | * single MSI-X irq. A return of zero indicates the successful setup of |
532 | * requested MSI-X entries with allocated irqs or non-zero for otherwise. | |
1da177e4 LT |
533 | **/ |
534 | static int msix_capability_init(struct pci_dev *dev, | |
535 | struct msix_entry *entries, int nvec) | |
536 | { | |
d9d7070e | 537 | int pos, ret; |
5a05a9d8 | 538 | u16 control; |
1da177e4 LT |
539 | void __iomem *base; |
540 | ||
500559a9 | 541 | pos = pci_find_capability(dev, PCI_CAP_ID_MSIX); |
f598282f MW |
542 | pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control); |
543 | ||
544 | /* Ensure MSI-X is disabled while it is set up */ | |
545 | control &= ~PCI_MSIX_FLAGS_ENABLE; | |
546 | pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | |
547 | ||
1da177e4 | 548 | /* Request & Map MSI-X table region */ |
5a05a9d8 HS |
549 | base = msix_map_region(dev, pos, multi_msix_capable(control)); |
550 | if (!base) | |
1da177e4 LT |
551 | return -ENOMEM; |
552 | ||
d9d7070e HS |
553 | ret = msix_setup_entries(dev, pos, base, entries, nvec); |
554 | if (ret) | |
555 | return ret; | |
9c831334 ME |
556 | |
557 | ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX); | |
583871d4 HS |
558 | if (ret) |
559 | goto error; | |
9c831334 | 560 | |
f598282f MW |
561 | /* |
562 | * Some devices require MSI-X to be enabled before we can touch the | |
563 | * MSI-X registers. We need to mask all the vectors to prevent | |
564 | * interrupts coming in before they're fully set up. | |
565 | */ | |
566 | control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE; | |
567 | pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | |
568 | ||
75cb3426 | 569 | msix_program_entries(dev, entries); |
f598282f MW |
570 | |
571 | /* Set MSI-X enabled bits and unmask the function */ | |
ba698ad4 | 572 | pci_intx_for_msi(dev, 0); |
b1cbf4e4 | 573 | dev->msix_enabled = 1; |
1da177e4 | 574 | |
f598282f MW |
575 | control &= ~PCI_MSIX_FLAGS_MASKALL; |
576 | pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control); | |
8d181018 | 577 | |
1da177e4 | 578 | return 0; |
583871d4 HS |
579 | |
580 | error: | |
581 | if (ret < 0) { | |
582 | /* | |
583 | * If we had some success, report the number of irqs | |
584 | * we succeeded in setting up. | |
585 | */ | |
d9d7070e | 586 | struct msi_desc *entry; |
583871d4 HS |
587 | int avail = 0; |
588 | ||
589 | list_for_each_entry(entry, &dev->msi_list, list) { | |
590 | if (entry->irq != 0) | |
591 | avail++; | |
592 | } | |
593 | if (avail != 0) | |
594 | ret = avail; | |
595 | } | |
596 | ||
597 | free_msi_irqs(dev); | |
598 | ||
599 | return ret; | |
1da177e4 LT |
600 | } |
601 | ||
24334a12 | 602 | /** |
17bbc12a | 603 | * pci_msi_check_device - check whether MSI may be enabled on a device |
24334a12 | 604 | * @dev: pointer to the pci_dev data structure of MSI device function |
c9953a73 | 605 | * @nvec: how many MSIs have been requested ? |
b1e2303d | 606 | * @type: are we checking for MSI or MSI-X ? |
24334a12 | 607 | * |
0306ebfa | 608 | * Look at global flags, the device itself, and its parent busses |
17bbc12a ME |
609 | * to determine if MSI/-X are supported for the device. If MSI/-X is |
610 | * supported return 0, else return an error code. | |
24334a12 | 611 | **/ |
500559a9 | 612 | static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type) |
24334a12 BG |
613 | { |
614 | struct pci_bus *bus; | |
c9953a73 | 615 | int ret; |
24334a12 | 616 | |
0306ebfa | 617 | /* MSI must be globally enabled and supported by the device */ |
24334a12 BG |
618 | if (!pci_msi_enable || !dev || dev->no_msi) |
619 | return -EINVAL; | |
620 | ||
314e77b3 ME |
621 | /* |
622 | * You can't ask to have 0 or less MSIs configured. | |
623 | * a) it's stupid .. | |
624 | * b) the list manipulation code assumes nvec >= 1. | |
625 | */ | |
626 | if (nvec < 1) | |
627 | return -ERANGE; | |
628 | ||
500559a9 HS |
629 | /* |
630 | * Any bridge which does NOT route MSI transactions from its | |
631 | * secondary bus to its primary bus must set NO_MSI flag on | |
0306ebfa BG |
632 | * the secondary pci_bus. |
633 | * We expect only arch-specific PCI host bus controller driver | |
634 | * or quirks for specific PCI bridges to be setting NO_MSI. | |
635 | */ | |
24334a12 BG |
636 | for (bus = dev->bus; bus; bus = bus->parent) |
637 | if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI) | |
638 | return -EINVAL; | |
639 | ||
c9953a73 ME |
640 | ret = arch_msi_check_device(dev, nvec, type); |
641 | if (ret) | |
642 | return ret; | |
643 | ||
b1e2303d ME |
644 | if (!pci_find_capability(dev, type)) |
645 | return -EINVAL; | |
646 | ||
24334a12 BG |
647 | return 0; |
648 | } | |
649 | ||
1da177e4 | 650 | /** |
1c8d7b0a MW |
651 | * pci_enable_msi_block - configure device's MSI capability structure |
652 | * @dev: device to configure | |
653 | * @nvec: number of interrupts to configure | |
1da177e4 | 654 | * |
1c8d7b0a MW |
655 | * Allocate IRQs for a device with the MSI capability. |
656 | * This function returns a negative errno if an error occurs. If it | |
657 | * is unable to allocate the number of interrupts requested, it returns | |
658 | * the number of interrupts it might be able to allocate. If it successfully | |
659 | * allocates at least the number of interrupts requested, it returns 0 and | |
660 | * updates the @dev's irq member to the lowest new interrupt number; the | |
661 | * other interrupt numbers allocated to this device are consecutive. | |
662 | */ | |
663 | int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec) | |
1da177e4 | 664 | { |
1c8d7b0a MW |
665 | int status, pos, maxvec; |
666 | u16 msgctl; | |
667 | ||
668 | pos = pci_find_capability(dev, PCI_CAP_ID_MSI); | |
669 | if (!pos) | |
670 | return -EINVAL; | |
671 | pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl); | |
672 | maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1); | |
673 | if (nvec > maxvec) | |
674 | return maxvec; | |
1da177e4 | 675 | |
1c8d7b0a | 676 | status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI); |
c9953a73 ME |
677 | if (status) |
678 | return status; | |
1da177e4 | 679 | |
ded86d8d | 680 | WARN_ON(!!dev->msi_enabled); |
1da177e4 | 681 | |
1c8d7b0a | 682 | /* Check whether driver already requested MSI-X irqs */ |
b1cbf4e4 | 683 | if (dev->msix_enabled) { |
80ccba11 BH |
684 | dev_info(&dev->dev, "can't enable MSI " |
685 | "(MSI-X already enabled)\n"); | |
b1cbf4e4 | 686 | return -EINVAL; |
1da177e4 | 687 | } |
1c8d7b0a MW |
688 | |
689 | status = msi_capability_init(dev, nvec); | |
1da177e4 LT |
690 | return status; |
691 | } | |
1c8d7b0a | 692 | EXPORT_SYMBOL(pci_enable_msi_block); |
1da177e4 | 693 | |
f2440d9a | 694 | void pci_msi_shutdown(struct pci_dev *dev) |
1da177e4 | 695 | { |
f2440d9a MW |
696 | struct msi_desc *desc; |
697 | u32 mask; | |
698 | u16 ctrl; | |
110828c9 | 699 | unsigned pos; |
1da177e4 | 700 | |
128bc5fc | 701 | if (!pci_msi_enable || !dev || !dev->msi_enabled) |
ded86d8d EB |
702 | return; |
703 | ||
110828c9 MW |
704 | BUG_ON(list_empty(&dev->msi_list)); |
705 | desc = list_first_entry(&dev->msi_list, struct msi_desc, list); | |
706 | pos = desc->msi_attrib.pos; | |
707 | ||
708 | msi_set_enable(dev, pos, 0); | |
ba698ad4 | 709 | pci_intx_for_msi(dev, 1); |
b1cbf4e4 | 710 | dev->msi_enabled = 0; |
7bd007e4 | 711 | |
12abb8ba | 712 | /* Return the device with MSI unmasked as initial states */ |
110828c9 | 713 | pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl); |
f2440d9a | 714 | mask = msi_capable_mask(ctrl); |
12abb8ba HS |
715 | /* Keep cached state to be restored */ |
716 | __msi_mask_irq(desc, mask, ~mask); | |
e387b9ee ME |
717 | |
718 | /* Restore dev->irq to its default pin-assertion irq */ | |
f2440d9a | 719 | dev->irq = desc->msi_attrib.default_irq; |
d52877c7 | 720 | } |
24d27553 | 721 | |
500559a9 | 722 | void pci_disable_msi(struct pci_dev *dev) |
d52877c7 | 723 | { |
d52877c7 YL |
724 | if (!pci_msi_enable || !dev || !dev->msi_enabled) |
725 | return; | |
726 | ||
727 | pci_msi_shutdown(dev); | |
f56e4481 | 728 | free_msi_irqs(dev); |
1da177e4 | 729 | } |
4cc086fa | 730 | EXPORT_SYMBOL(pci_disable_msi); |
1da177e4 | 731 | |
a52e2e35 RW |
732 | /** |
733 | * pci_msix_table_size - return the number of device's MSI-X table entries | |
734 | * @dev: pointer to the pci_dev data structure of MSI-X device function | |
735 | */ | |
736 | int pci_msix_table_size(struct pci_dev *dev) | |
737 | { | |
738 | int pos; | |
739 | u16 control; | |
740 | ||
741 | pos = pci_find_capability(dev, PCI_CAP_ID_MSIX); | |
742 | if (!pos) | |
743 | return 0; | |
744 | ||
745 | pci_read_config_word(dev, msi_control_reg(pos), &control); | |
746 | return multi_msix_capable(control); | |
747 | } | |
748 | ||
1da177e4 LT |
749 | /** |
750 | * pci_enable_msix - configure device's MSI-X capability structure | |
751 | * @dev: pointer to the pci_dev data structure of MSI-X device function | |
70549ad9 | 752 | * @entries: pointer to an array of MSI-X entries |
1ce03373 | 753 | * @nvec: number of MSI-X irqs requested for allocation by device driver |
1da177e4 LT |
754 | * |
755 | * Setup the MSI-X capability structure of device function with the number | |
1ce03373 | 756 | * of requested irqs upon its software driver call to request for |
1da177e4 LT |
757 | * MSI-X mode enabled on its hardware device function. A return of zero |
758 | * indicates the successful configuration of MSI-X capability structure | |
1ce03373 | 759 | * with new allocated MSI-X irqs. A return of < 0 indicates a failure. |
1da177e4 | 760 | * Or a return of > 0 indicates that driver request is exceeding the number |
57fbf52c MT |
761 | * of irqs or MSI-X vectors available. Driver should use the returned value to |
762 | * re-send its request. | |
1da177e4 | 763 | **/ |
500559a9 | 764 | int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec) |
1da177e4 | 765 | { |
a52e2e35 | 766 | int status, nr_entries; |
ded86d8d | 767 | int i, j; |
1da177e4 | 768 | |
c9953a73 | 769 | if (!entries) |
500559a9 | 770 | return -EINVAL; |
1da177e4 | 771 | |
c9953a73 ME |
772 | status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX); |
773 | if (status) | |
774 | return status; | |
775 | ||
a52e2e35 | 776 | nr_entries = pci_msix_table_size(dev); |
1da177e4 | 777 | if (nvec > nr_entries) |
57fbf52c | 778 | return nr_entries; |
1da177e4 LT |
779 | |
780 | /* Check for any invalid entries */ | |
781 | for (i = 0; i < nvec; i++) { | |
782 | if (entries[i].entry >= nr_entries) | |
783 | return -EINVAL; /* invalid entry */ | |
784 | for (j = i + 1; j < nvec; j++) { | |
785 | if (entries[i].entry == entries[j].entry) | |
786 | return -EINVAL; /* duplicate entry */ | |
787 | } | |
788 | } | |
ded86d8d | 789 | WARN_ON(!!dev->msix_enabled); |
7bd007e4 | 790 | |
1ce03373 | 791 | /* Check whether driver already requested for MSI irq */ |
500559a9 | 792 | if (dev->msi_enabled) { |
80ccba11 BH |
793 | dev_info(&dev->dev, "can't enable MSI-X " |
794 | "(MSI IRQ already assigned)\n"); | |
1da177e4 LT |
795 | return -EINVAL; |
796 | } | |
1da177e4 | 797 | status = msix_capability_init(dev, entries, nvec); |
1da177e4 LT |
798 | return status; |
799 | } | |
4cc086fa | 800 | EXPORT_SYMBOL(pci_enable_msix); |
1da177e4 | 801 | |
500559a9 | 802 | void pci_msix_shutdown(struct pci_dev *dev) |
fc4afc7b | 803 | { |
12abb8ba HS |
804 | struct msi_desc *entry; |
805 | ||
128bc5fc | 806 | if (!pci_msi_enable || !dev || !dev->msix_enabled) |
ded86d8d EB |
807 | return; |
808 | ||
12abb8ba HS |
809 | /* Return the device with MSI-X masked as initial states */ |
810 | list_for_each_entry(entry, &dev->msi_list, list) { | |
811 | /* Keep cached states to be restored */ | |
812 | __msix_mask_irq(entry, 1); | |
813 | } | |
814 | ||
b1cbf4e4 | 815 | msix_set_enable(dev, 0); |
ba698ad4 | 816 | pci_intx_for_msi(dev, 1); |
b1cbf4e4 | 817 | dev->msix_enabled = 0; |
d52877c7 | 818 | } |
c901851f | 819 | |
500559a9 | 820 | void pci_disable_msix(struct pci_dev *dev) |
d52877c7 YL |
821 | { |
822 | if (!pci_msi_enable || !dev || !dev->msix_enabled) | |
823 | return; | |
824 | ||
825 | pci_msix_shutdown(dev); | |
f56e4481 | 826 | free_msi_irqs(dev); |
1da177e4 | 827 | } |
4cc086fa | 828 | EXPORT_SYMBOL(pci_disable_msix); |
1da177e4 LT |
829 | |
830 | /** | |
1ce03373 | 831 | * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state |
1da177e4 LT |
832 | * @dev: pointer to the pci_dev data structure of MSI(X) device function |
833 | * | |
eaae4b3a | 834 | * Being called during hotplug remove, from which the device function |
1ce03373 | 835 | * is hot-removed. All previous assigned MSI/MSI-X irqs, if |
1da177e4 LT |
836 | * allocated for this device function, are reclaimed to unused state, |
837 | * which may be used later on. | |
838 | **/ | |
500559a9 | 839 | void msi_remove_pci_irq_vectors(struct pci_dev *dev) |
1da177e4 | 840 | { |
1da177e4 | 841 | if (!pci_msi_enable || !dev) |
500559a9 | 842 | return; |
1da177e4 | 843 | |
f56e4481 HS |
844 | if (dev->msi_enabled || dev->msix_enabled) |
845 | free_msi_irqs(dev); | |
1da177e4 LT |
846 | } |
847 | ||
309e57df MW |
848 | void pci_no_msi(void) |
849 | { | |
850 | pci_msi_enable = 0; | |
851 | } | |
c9953a73 | 852 | |
07ae95f9 AP |
853 | /** |
854 | * pci_msi_enabled - is MSI enabled? | |
855 | * | |
856 | * Returns true if MSI has not been disabled by the command-line option | |
857 | * pci=nomsi. | |
858 | **/ | |
859 | int pci_msi_enabled(void) | |
d389fec6 | 860 | { |
07ae95f9 | 861 | return pci_msi_enable; |
d389fec6 | 862 | } |
07ae95f9 | 863 | EXPORT_SYMBOL(pci_msi_enabled); |
d389fec6 | 864 | |
07ae95f9 | 865 | void pci_msi_init_pci_dev(struct pci_dev *dev) |
d389fec6 | 866 | { |
07ae95f9 | 867 | INIT_LIST_HEAD(&dev->msi_list); |
d389fec6 | 868 | } |