]> Git Repo - linux.git/blame - drivers/spi/spi-fsl-spi.c
Merge tag 'tty-6.8-rc8' of git://git.kernel.org/pub/scm/linux/kernel/git/gregkh/tty
[linux.git] / drivers / spi / spi-fsl-spi.c
CommitLineData
2874c5fd 1// SPDX-License-Identifier: GPL-2.0-or-later
ccf06998 2/*
b36ece83 3 * Freescale SPI controller driver.
ccf06998
KG
4 *
5 * Maintainer: Kumar Gala
6 *
7 * Copyright (C) 2006 Polycom, Inc.
b36ece83 8 * Copyright 2010 Freescale Semiconductor, Inc.
ccf06998 9 *
4c1fba44
AV
10 * CPM SPI and QE buffer descriptors mode support:
11 * Copyright (c) 2009 MontaVista Software, Inc.
12 * Author: Anton Vorontsov <[email protected]>
13 *
447b0c7b
AL
14 * GRLIB support:
15 * Copyright (c) 2012 Aeroflex Gaisler AB.
16 * Author: Andreas Larsson <[email protected]>
ccf06998 17 */
ccf06998 18#include <linux/delay.h>
4c1fba44 19#include <linux/dma-mapping.h>
a3108360 20#include <linux/fsl_devices.h>
0f0581b2 21#include <linux/gpio/consumer.h>
a3108360
XL
22#include <linux/interrupt.h>
23#include <linux/irq.h>
24#include <linux/kernel.h>
4c1fba44 25#include <linux/mm.h>
a3108360 26#include <linux/module.h>
4c1fba44 27#include <linux/mutex.h>
35b4b3c0 28#include <linux/of.h>
e8beacbb
AL
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
a3108360
XL
31#include <linux/of_platform.h>
32#include <linux/platform_device.h>
33#include <linux/spi/spi.h>
34#include <linux/spi/spi_bitbang.h>
35#include <linux/types.h>
ccf06998 36
69b921ac
RV
37#ifdef CONFIG_FSL_SOC
38#include <sysdev/fsl_soc.h>
39#endif
40
41/* Specific to the MPC8306/MPC8309 */
42#define IMMR_SPI_CS_OFFSET 0x14c
43#define SPI_BOOT_SEL_BIT 0x80000000
44
ca632f55 45#include "spi-fsl-lib.h"
e8beacbb
AL
46#include "spi-fsl-cpm.h"
47#include "spi-fsl-spi.h"
ccf06998 48
c3f3e771 49#define TYPE_FSL 0
447b0c7b 50#define TYPE_GRLIB 1
c3f3e771
AL
51
52struct fsl_spi_match_data {
53 int type;
54};
55
56static struct fsl_spi_match_data of_fsl_spi_fsl_config = {
57 .type = TYPE_FSL,
58};
59
447b0c7b
AL
60static struct fsl_spi_match_data of_fsl_spi_grlib_config = {
61 .type = TYPE_GRLIB,
62};
63
3aea901d 64static const struct of_device_id of_fsl_spi_match[] = {
c3f3e771
AL
65 {
66 .compatible = "fsl,spi",
67 .data = &of_fsl_spi_fsl_config,
68 },
447b0c7b
AL
69 {
70 .compatible = "aeroflexgaisler,spictrl",
71 .data = &of_fsl_spi_grlib_config,
72 },
c3f3e771
AL
73 {}
74};
75MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
76
77static int fsl_spi_get_type(struct device *dev)
78{
79 const struct of_device_id *match;
80
81 if (dev->of_node) {
82 match = of_match_node(of_fsl_spi_match, dev->of_node);
83 if (match && match->data)
84 return ((struct fsl_spi_match_data *)match->data)->type;
85 }
86 return TYPE_FSL;
87}
88
b36ece83 89static void fsl_spi_change_mode(struct spi_device *spi)
a35c1710 90{
d32382ca 91 struct mpc8xxx_spi *mspi = spi_controller_get_devdata(spi->controller);
a35c1710 92 struct spi_mpc8xxx_cs *cs = spi->controller_state;
dd67de8c 93 struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
b36ece83 94 __be32 __iomem *mode = &reg_base->mode;
a35c1710
AV
95 unsigned long flags;
96
97 if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
98 return;
99
100 /* Turn off IRQs locally to minimize time that SPI is disabled. */
101 local_irq_save(flags);
102
103 /* Turn off SPI unit prior changing mode */
104 mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
a35c1710 105
4c1fba44
AV
106 /* When in CPM mode, we need to reinit tx and rx. */
107 if (mspi->flags & SPI_CPM_MODE) {
e8beacbb 108 fsl_spi_cpm_reinit_txrx(mspi);
4c1fba44 109 }
f9218c2a 110 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
a35c1710
AV
111 local_irq_restore(flags);
112}
113
b48c4e3c
AL
114static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift,
115 int bits_per_word, int msb_first)
116{
117 *rx_shift = 0;
118 *tx_shift = 0;
119 if (msb_first) {
120 if (bits_per_word <= 8) {
121 *rx_shift = 16;
122 *tx_shift = 24;
123 } else if (bits_per_word <= 16) {
124 *rx_shift = 16;
125 *tx_shift = 16;
126 }
127 } else {
128 if (bits_per_word <= 8)
129 *rx_shift = 8;
130 }
131}
132
447b0c7b
AL
133static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift,
134 int bits_per_word, int msb_first)
135{
136 *rx_shift = 0;
137 *tx_shift = 0;
138 if (bits_per_word <= 16) {
139 if (msb_first) {
140 *rx_shift = 16; /* LSB in bit 16 */
141 *tx_shift = 32 - bits_per_word; /* MSB in bit 31 */
142 } else {
143 *rx_shift = 16 - bits_per_word; /* MSB in bit 15 */
144 }
145 }
146}
147
99aebb3c
CL
148static void mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
149 struct spi_device *spi,
150 struct mpc8xxx_spi *mpc8xxx_spi,
151 int bits_per_word)
ccf06998 152{
c9bfcb31
JT
153 cs->rx_shift = 0;
154 cs->tx_shift = 0;
ccf06998 155 if (bits_per_word <= 8) {
575c5807
AV
156 cs->get_rx = mpc8xxx_spi_rx_buf_u8;
157 cs->get_tx = mpc8xxx_spi_tx_buf_u8;
ccf06998 158 } else if (bits_per_word <= 16) {
575c5807
AV
159 cs->get_rx = mpc8xxx_spi_rx_buf_u16;
160 cs->get_tx = mpc8xxx_spi_tx_buf_u16;
ccf06998 161 } else if (bits_per_word <= 32) {
575c5807
AV
162 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
163 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
99aebb3c 164 }
ccf06998 165
b48c4e3c
AL
166 if (mpc8xxx_spi->set_shifts)
167 mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift,
168 bits_per_word,
169 !(spi->mode & SPI_LSB_FIRST));
170
575c5807
AV
171 mpc8xxx_spi->rx_shift = cs->rx_shift;
172 mpc8xxx_spi->tx_shift = cs->tx_shift;
173 mpc8xxx_spi->get_rx = cs->get_rx;
174 mpc8xxx_spi->get_tx = cs->get_tx;
0398fb70
JT
175}
176
b36ece83
MH
177static int fsl_spi_setup_transfer(struct spi_device *spi,
178 struct spi_transfer *t)
0398fb70
JT
179{
180 struct mpc8xxx_spi *mpc8xxx_spi;
b36ece83 181 int bits_per_word = 0;
0398fb70 182 u8 pm;
b36ece83 183 u32 hz = 0;
0398fb70
JT
184 struct spi_mpc8xxx_cs *cs = spi->controller_state;
185
d32382ca 186 mpc8xxx_spi = spi_controller_get_devdata(spi->controller);
0398fb70
JT
187
188 if (t) {
189 bits_per_word = t->bits_per_word;
190 hz = t->speed_hz;
0398fb70
JT
191 }
192
193 /* spi_transfer level calls that work per-word */
194 if (!bits_per_word)
195 bits_per_word = spi->bits_per_word;
196
0398fb70
JT
197 if (!hz)
198 hz = spi->max_speed_hz;
199
200 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
99aebb3c 201 mspi_apply_cpu_mode_quirks(cs, spi, mpc8xxx_spi, bits_per_word);
0398fb70 202
ccf06998
KG
203 if (bits_per_word == 32)
204 bits_per_word = 0;
205 else
206 bits_per_word = bits_per_word - 1;
207
32421daa 208 /* mask out bits we are going to set */
c9bfcb31
JT
209 cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
210 | SPMODE_PM(0xF));
211
212 cs->hw_mode |= SPMODE_LEN(bits_per_word);
213
575c5807 214 if ((mpc8xxx_spi->spibrg / hz) > 64) {
53604dbe 215 cs->hw_mode |= SPMODE_DIV16;
4f4517c4 216 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
31ae7794
ME
217 WARN_ONCE(pm > 16,
218 "%s: Requested speed is too low: %d Hz. Will use %d Hz instead.\n",
219 dev_name(&spi->dev), hz, mpc8xxx_spi->spibrg / 1024);
fd8a11e1 220 if (pm > 16)
53604dbe 221 pm = 16;
b36ece83 222 } else {
4f4517c4 223 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
b36ece83 224 }
a61f5345
CG
225 if (pm)
226 pm--;
227
228 cs->hw_mode |= SPMODE_PM(pm);
a35c1710 229
b36ece83 230 fsl_spi_change_mode(spi);
c9bfcb31
JT
231 return 0;
232}
ccf06998 233
b36ece83 234static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
4c1fba44
AV
235 struct spi_transfer *t, unsigned int len)
236{
237 u32 word;
dd67de8c 238 struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
4c1fba44
AV
239
240 mspi->count = len;
241
242 /* enable rx ints */
b36ece83 243 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
4c1fba44
AV
244
245 /* transmit word */
246 word = mspi->get_tx(mspi);
b36ece83 247 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
4c1fba44
AV
248
249 return 0;
250}
251
b36ece83 252static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
4c1fba44
AV
253 bool is_dma_mapped)
254{
d32382ca 255 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(spi->controller);
dd67de8c 256 struct fsl_spi_reg __iomem *reg_base;
4c1fba44
AV
257 unsigned int len = t->len;
258 u8 bits_per_word;
259 int ret;
c9bfcb31 260
b36ece83 261 reg_base = mpc8xxx_spi->reg_base;
c9bfcb31
JT
262 bits_per_word = spi->bits_per_word;
263 if (t->bits_per_word)
264 bits_per_word = t->bits_per_word;
4c1fba44 265
4084c8ca 266 if (bits_per_word > 8)
c9bfcb31 267 len /= 2;
4084c8ca 268 if (bits_per_word > 16)
c9bfcb31 269 len /= 2;
aa77d96b 270
4c1fba44
AV
271 mpc8xxx_spi->tx = t->tx_buf;
272 mpc8xxx_spi->rx = t->rx_buf;
c9bfcb31 273
16735d02 274 reinit_completion(&mpc8xxx_spi->done);
c9bfcb31 275
4c1fba44 276 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
b36ece83 277 ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
4c1fba44 278 else
b36ece83 279 ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
4c1fba44
AV
280 if (ret)
281 return ret;
c9bfcb31 282
575c5807 283 wait_for_completion(&mpc8xxx_spi->done);
c9bfcb31
JT
284
285 /* disable rx ints */
b36ece83 286 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
c9bfcb31 287
4c1fba44 288 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
b36ece83 289 fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
4c1fba44 290
575c5807 291 return mpc8xxx_spi->count;
c9bfcb31
JT
292}
293
64ca1a03
CL
294static int fsl_spi_prepare_message(struct spi_controller *ctlr,
295 struct spi_message *m)
c9bfcb31 296{
64ca1a03
CL
297 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(ctlr);
298 struct spi_transfer *t;
3b553e00
CL
299 struct spi_transfer *first;
300
301 first = list_first_entry(&m->transfers, struct spi_transfer,
302 transfer_list);
b9b9af11 303
af0e6242
RV
304 /*
305 * In CPU mode, optimize large byte transfers to use larger
306 * bits_per_word values to reduce number of interrupts taken.
3b553e00
CL
307 *
308 * Some glitches can appear on the SPI clock when the mode changes.
309 * Check that there is no speed change during the transfer and set it up
310 * now to change the mode without having a chip-select asserted.
af0e6242 311 */
3b553e00
CL
312 list_for_each_entry(t, &m->transfers, transfer_list) {
313 if (t->speed_hz != first->speed_hz) {
314 dev_err(&m->spi->dev,
315 "speed_hz cannot change during message.\n");
316 return -EINVAL;
317 }
318 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE)) {
af0e6242
RV
319 if (t->len < 256 || t->bits_per_word != 8)
320 continue;
321 if ((t->len & 3) == 0)
322 t->bits_per_word = 32;
323 else if ((t->len & 1) == 0)
324 t->bits_per_word = 16;
8a5299a1
CL
325 } else {
326 /*
327 * CPM/QE uses Little Endian for words > 8
328 * so transform 16 and 32 bits words into 8 bits
329 * Unfortnatly that doesn't work for LSB so
330 * reject these for now
331 * Note: 32 bits word, LSB works iff
332 * tfcr/rfcr is set to CPMFCR_GBL
333 */
334 if (m->spi->mode & SPI_LSB_FIRST && t->bits_per_word > 8)
335 return -EINVAL;
336 if (t->bits_per_word == 16 || t->bits_per_word == 32)
337 t->bits_per_word = 8; /* pretend its 8 bits */
fc96ec82
CL
338 if (t->bits_per_word == 8 && t->len >= 256 &&
339 (mpc8xxx_spi->flags & SPI_CPM1))
340 t->bits_per_word = 16;
af0e6242
RV
341 }
342 }
3b553e00 343 return fsl_spi_setup_transfer(m->spi, first);
64ca1a03 344}
af0e6242 345
64ca1a03
CL
346static int fsl_spi_transfer_one(struct spi_controller *controller,
347 struct spi_device *spi,
348 struct spi_transfer *t)
349{
350 int status;
b9b9af11 351
64ca1a03
CL
352 status = fsl_spi_setup_transfer(spi, t);
353 if (status < 0)
354 return status;
355 if (t->len)
356 status = fsl_spi_bufs(spi, t, !!t->tx_dma || !!t->rx_dma);
357 if (status > 0)
358 return -EMSGSIZE;
b9b9af11 359
64ca1a03
CL
360 return status;
361}
b9b9af11 362
64ca1a03
CL
363static int fsl_spi_unprepare_message(struct spi_controller *controller,
364 struct spi_message *msg)
365{
366 return fsl_spi_setup_transfer(msg->spi, NULL);
ccf06998
KG
367}
368
b36ece83 369static int fsl_spi_setup(struct spi_device *spi)
ccf06998 370{
575c5807 371 struct mpc8xxx_spi *mpc8xxx_spi;
dd67de8c 372 struct fsl_spi_reg __iomem *reg_base;
2ec6f20b 373 bool initial_setup = false;
ccf06998 374 int retval;
c9bfcb31 375 u32 hw_mode;
d9f26748 376 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
ccf06998
KG
377
378 if (!spi->max_speed_hz)
379 return -EINVAL;
380
c9bfcb31 381 if (!cs) {
d9f26748 382 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
c9bfcb31
JT
383 if (!cs)
384 return -ENOMEM;
d9f26748 385 spi_set_ctldata(spi, cs);
2ec6f20b 386 initial_setup = true;
c9bfcb31 387 }
d32382ca 388 mpc8xxx_spi = spi_controller_get_devdata(spi->controller);
ccf06998 389
b36ece83
MH
390 reg_base = mpc8xxx_spi->reg_base;
391
88393161 392 hw_mode = cs->hw_mode; /* Save original settings */
b36ece83 393 cs->hw_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
c9bfcb31
JT
394 /* mask out bits we are going to set */
395 cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
396 | SPMODE_REV | SPMODE_LOOP);
397
398 if (spi->mode & SPI_CPHA)
399 cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
400 if (spi->mode & SPI_CPOL)
401 cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
402 if (!(spi->mode & SPI_LSB_FIRST))
403 cs->hw_mode |= SPMODE_REV;
404 if (spi->mode & SPI_LOOP)
405 cs->hw_mode |= SPMODE_LOOP;
406
b36ece83 407 retval = fsl_spi_setup_transfer(spi, NULL);
c9bfcb31
JT
408 if (retval < 0) {
409 cs->hw_mode = hw_mode; /* Restore settings */
2ec6f20b
LW
410 if (initial_setup)
411 kfree(cs);
ccf06998 412 return retval;
c9bfcb31 413 }
f482cd0f 414
ccf06998
KG
415 return 0;
416}
417
76a7498f
AL
418static void fsl_spi_cleanup(struct spi_device *spi)
419{
d9f26748 420 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
76a7498f 421
d9f26748
AL
422 kfree(cs);
423 spi_set_ctldata(spi, NULL);
76a7498f
AL
424}
425
b36ece83 426static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
4c1fba44 427{
dd67de8c 428 struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
b36ece83 429
4c1fba44
AV
430 /* We need handle RX first */
431 if (events & SPIE_NE) {
b36ece83 432 u32 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
4c1fba44
AV
433
434 if (mspi->rx)
435 mspi->get_rx(rx_data, mspi);
ccf06998
KG
436 }
437
4c1fba44 438 if ((events & SPIE_NF) == 0)
ccf06998 439 /* spin until TX is done */
4c1fba44 440 while (((events =
b36ece83 441 mpc8xxx_spi_read_reg(&reg_base->event)) &
ccf06998 442 SPIE_NF) == 0)
9effb959 443 cpu_relax();
ccf06998 444
4c1fba44 445 /* Clear the events */
b36ece83 446 mpc8xxx_spi_write_reg(&reg_base->event, events);
4c1fba44
AV
447
448 mspi->count -= 1;
449 if (mspi->count) {
450 u32 word = mspi->get_tx(mspi);
451
b36ece83 452 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
ccf06998 453 } else {
4c1fba44 454 complete(&mspi->done);
ccf06998 455 }
4c1fba44 456}
ccf06998 457
b36ece83 458static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
4c1fba44
AV
459{
460 struct mpc8xxx_spi *mspi = context_data;
461 irqreturn_t ret = IRQ_NONE;
462 u32 events;
dd67de8c 463 struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
4c1fba44
AV
464
465 /* Get interrupt events(tx/rx) */
b36ece83 466 events = mpc8xxx_spi_read_reg(&reg_base->event);
4c1fba44
AV
467 if (events)
468 ret = IRQ_HANDLED;
469
470 dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
471
472 if (mspi->flags & SPI_CPM_MODE)
b36ece83 473 fsl_spi_cpm_irq(mspi, events);
4c1fba44 474 else
b36ece83 475 fsl_spi_cpu_irq(mspi, events);
ccf06998
KG
476
477 return ret;
478}
4c1fba44 479
447b0c7b
AL
480static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on)
481{
d32382ca 482 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(spi->controller);
dd67de8c 483 struct fsl_spi_reg __iomem *reg_base = mpc8xxx_spi->reg_base;
447b0c7b 484 u32 slvsel;
9e264f3f 485 u16 cs = spi_get_chipselect(spi, 0);
447b0c7b 486
64ca1a03 487 if (cs < mpc8xxx_spi->native_chipselects) {
76a7498f
AL
488 slvsel = mpc8xxx_spi_read_reg(&reg_base->slvsel);
489 slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs));
490 mpc8xxx_spi_write_reg(&reg_base->slvsel, slvsel);
491 }
447b0c7b
AL
492}
493
494static void fsl_spi_grlib_probe(struct device *dev)
495{
d32382ca
YY
496 struct spi_controller *host = dev_get_drvdata(dev);
497 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(host);
dd67de8c 498 struct fsl_spi_reg __iomem *reg_base = mpc8xxx_spi->reg_base;
447b0c7b
AL
499 int mbits;
500 u32 capabilities;
501
502 capabilities = mpc8xxx_spi_read_reg(&reg_base->cap);
503
504 mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts;
505 mbits = SPCAP_MAXWLEN(capabilities);
506 if (mbits)
507 mpc8xxx_spi->max_bits_per_word = mbits + 1;
508
76a7498f 509 mpc8xxx_spi->native_chipselects = 0;
447b0c7b 510 if (SPCAP_SSEN(capabilities)) {
76a7498f 511 mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities);
447b0c7b
AL
512 mpc8xxx_spi_write_reg(&reg_base->slvsel, 0xffffffff);
513 }
d32382ca
YY
514 host->num_chipselect = mpc8xxx_spi->native_chipselects;
515 host->set_cs = fsl_spi_grlib_cs_control;
64ca1a03
CL
516}
517
518static void fsl_spi_cs_control(struct spi_device *spi, bool on)
519{
520 struct device *dev = spi->dev.parent->parent;
521 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
522 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
523
524 if (WARN_ON_ONCE(!pinfo->immr_spi_cs))
525 return;
526 iowrite32be(on ? 0 : SPI_BOOT_SEL_BIT, pinfo->immr_spi_cs);
447b0c7b
AL
527}
528
d32382ca 529static struct spi_controller *fsl_spi_probe(struct device *dev,
b36ece83 530 struct resource *mem, unsigned int irq)
ccf06998 531{
8074cf06 532 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
d32382ca 533 struct spi_controller *host;
575c5807 534 struct mpc8xxx_spi *mpc8xxx_spi;
dd67de8c 535 struct fsl_spi_reg __iomem *reg_base;
ccf06998
KG
536 u32 regval;
537 int ret = 0;
538
d32382ca
YY
539 host = spi_alloc_host(dev, sizeof(struct mpc8xxx_spi));
540 if (host == NULL) {
ccf06998
KG
541 ret = -ENOMEM;
542 goto err;
543 }
544
d32382ca 545 dev_set_drvdata(dev, host);
ccf06998 546
c592becb 547 mpc8xxx_spi_probe(dev, mem, irq);
e7db06b5 548
d32382ca
YY
549 host->setup = fsl_spi_setup;
550 host->cleanup = fsl_spi_cleanup;
551 host->prepare_message = fsl_spi_prepare_message;
552 host->transfer_one = fsl_spi_transfer_one;
553 host->unprepare_message = fsl_spi_unprepare_message;
554 host->use_gpio_descriptors = true;
555 host->set_cs = fsl_spi_cs_control;
575c5807 556
d32382ca 557 mpc8xxx_spi = spi_controller_get_devdata(host);
8922a366 558 mpc8xxx_spi->max_bits_per_word = 32;
c3f3e771 559 mpc8xxx_spi->type = fsl_spi_get_type(dev);
575c5807 560
b36ece83 561 ret = fsl_spi_cpm_init(mpc8xxx_spi);
4c1fba44
AV
562 if (ret)
563 goto err_cpm_init;
564
4178b6b1 565 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
37c5db79
AL
566 if (IS_ERR(mpc8xxx_spi->reg_base)) {
567 ret = PTR_ERR(mpc8xxx_spi->reg_base);
4178b6b1 568 goto err_probe;
447b0c7b
AL
569 }
570
571 if (mpc8xxx_spi->type == TYPE_GRLIB)
572 fsl_spi_grlib_probe(dev);
573
8a5299a1 574 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
d32382ca 575 host->bits_per_word_mask =
8a5299a1
CL
576 (SPI_BPW_RANGE_MASK(4, 8) | SPI_BPW_MASK(16) | SPI_BPW_MASK(32));
577 else
d32382ca 578 host->bits_per_word_mask =
8a5299a1
CL
579 (SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32));
580
d32382ca 581 host->bits_per_word_mask &=
f734394d
AL
582 SPI_BPW_RANGE_MASK(1, mpc8xxx_spi->max_bits_per_word);
583
b48c4e3c
AL
584 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
585 mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts;
586
587 if (mpc8xxx_spi->set_shifts)
588 /* 8 bits per word and MSB first */
589 mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift,
590 &mpc8xxx_spi->tx_shift, 8, 1);
f29ba280 591
ccf06998 592 /* Register for SPI Interrupt */
4178b6b1
HK
593 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_spi_irq,
594 0, "fsl_spi", mpc8xxx_spi);
ccf06998
KG
595
596 if (ret != 0)
4178b6b1 597 goto err_probe;
ccf06998 598
b36ece83 599 reg_base = mpc8xxx_spi->reg_base;
ccf06998
KG
600
601 /* SPI controller initializations */
b36ece83
MH
602 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
603 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
604 mpc8xxx_spi_write_reg(&reg_base->command, 0);
605 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
ccf06998
KG
606
607 /* Enable SPI interface */
608 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
8922a366
AL
609 if (mpc8xxx_spi->max_bits_per_word < 8) {
610 regval &= ~SPMODE_LEN(0xF);
611 regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1);
612 }
87ec0e98 613 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
f29ba280
JT
614 regval |= SPMODE_OP;
615
b36ece83 616 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
c9bfcb31 617
d32382ca 618 ret = devm_spi_register_controller(dev, host);
c9bfcb31 619 if (ret < 0)
4178b6b1 620 goto err_probe;
ccf06998 621
b36ece83 622 dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
87ec0e98 623 mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
ccf06998 624
d32382ca 625 return host;
ccf06998 626
4178b6b1 627err_probe:
b36ece83 628 fsl_spi_cpm_free(mpc8xxx_spi);
4c1fba44 629err_cpm_init:
d32382ca 630 spi_controller_put(host);
ccf06998 631err:
35b4b3c0 632 return ERR_PTR(ret);
ccf06998
KG
633}
634
fd4a319b 635static int of_fsl_spi_probe(struct platform_device *ofdev)
35b4b3c0
AV
636{
637 struct device *dev = &ofdev->dev;
61c7a080 638 struct device_node *np = ofdev->dev.of_node;
d32382ca 639 struct spi_controller *host;
35b4b3c0 640 struct resource mem;
2f3d8035
CL
641 int irq, type;
642 int ret;
5fed9fe5
YY
643 bool spisel_boot = false;
644#if IS_ENABLED(CONFIG_FSL_SOC)
645 struct mpc8xxx_spi_probe_info *pinfo = NULL;
646#endif
647
35b4b3c0 648
18d306d1 649 ret = of_mpc8xxx_spi_probe(ofdev);
b36ece83
MH
650 if (ret)
651 return ret;
35b4b3c0 652
447b0c7b
AL
653 type = fsl_spi_get_type(&ofdev->dev);
654 if (type == TYPE_FSL) {
0f0581b2
LW
655 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
656#if IS_ENABLED(CONFIG_FSL_SOC)
5fed9fe5 657 pinfo = to_of_pinfo(pdata);
0f0581b2 658
122541f2 659 spisel_boot = of_property_read_bool(np, "fsl,spisel_boot");
0f0581b2
LW
660 if (spisel_boot) {
661 pinfo->immr_spi_cs = ioremap(get_immrbase() + IMMR_SPI_CS_OFFSET, 4);
2f3d8035
CL
662 if (!pinfo->immr_spi_cs)
663 return -ENOMEM;
0f0581b2
LW
664 }
665#endif
7251953d
LW
666 /*
667 * Handle the case where we have one hardwired (always selected)
668 * device on the first "chipselect". Else we let the core code
669 * handle any GPIOs or native chip selects and assign the
670 * appropriate callback for dealing with the CS lines. This isn't
671 * supported on the GRLIB variant.
672 */
673 ret = gpiod_count(dev, "cs");
122541f2
RV
674 if (ret < 0)
675 ret = 0;
64ca1a03 676 if (ret == 0 && !spisel_boot)
7251953d 677 pdata->max_chipselect = 1;
64ca1a03 678 else
122541f2 679 pdata->max_chipselect = ret + spisel_boot;
447b0c7b 680 }
35b4b3c0
AV
681
682 ret = of_address_to_resource(np, 0, &mem);
683 if (ret)
5fed9fe5 684 goto unmap_out;
35b4b3c0 685
63aa6a69 686 irq = platform_get_irq(ofdev, 0);
5fed9fe5
YY
687 if (irq < 0) {
688 ret = irq;
689 goto unmap_out;
690 }
35b4b3c0 691
d32382ca 692 host = fsl_spi_probe(dev, &mem, irq);
35b4b3c0 693
d32382ca 694 return PTR_ERR_OR_ZERO(host);
5fed9fe5
YY
695
696unmap_out:
697#if IS_ENABLED(CONFIG_FSL_SOC)
698 if (spisel_boot)
699 iounmap(pinfo->immr_spi_cs);
700#endif
701 return ret;
35b4b3c0
AV
702}
703
fc4935a0 704static void of_fsl_spi_remove(struct platform_device *ofdev)
35b4b3c0 705{
d32382ca
YY
706 struct spi_controller *host = platform_get_drvdata(ofdev);
707 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(host);
35b4b3c0 708
3c5395b6 709 fsl_spi_cpm_free(mpc8xxx_spi);
35b4b3c0
AV
710}
711
18d306d1 712static struct platform_driver of_fsl_spi_driver = {
4018294b 713 .driver = {
b36ece83 714 .name = "fsl_spi",
b36ece83 715 .of_match_table = of_fsl_spi_match,
4018294b 716 },
b36ece83 717 .probe = of_fsl_spi_probe,
fc4935a0 718 .remove_new = of_fsl_spi_remove,
35b4b3c0
AV
719};
720
721#ifdef CONFIG_MPC832x_RDB
722/*
b36ece83 723 * XXX XXX XXX
35b4b3c0
AV
724 * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
725 * only. The driver should go away soon, since newer MPC8323E-RDB's device
726 * tree can work with OpenFirmware driver. But for now we support old trees
727 * as well.
728 */
fd4a319b 729static int plat_mpc8xxx_spi_probe(struct platform_device *pdev)
35b4b3c0
AV
730{
731 struct resource *mem;
e9a172f0 732 int irq;
d32382ca 733 struct spi_controller *host;
35b4b3c0 734
8074cf06 735 if (!dev_get_platdata(&pdev->dev))
35b4b3c0
AV
736 return -EINVAL;
737
738 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
739 if (!mem)
740 return -EINVAL;
741
742 irq = platform_get_irq(pdev, 0);
d8736266
ZW
743 if (irq < 0)
744 return irq;
35b4b3c0 745
d32382ca
YY
746 host = fsl_spi_probe(&pdev->dev, mem, irq);
747 return PTR_ERR_OR_ZERO(host);
35b4b3c0
AV
748}
749
fc4935a0 750static void plat_mpc8xxx_spi_remove(struct platform_device *pdev)
35b4b3c0 751{
d32382ca
YY
752 struct spi_controller *host = platform_get_drvdata(pdev);
753 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(host);
3c5395b6
HK
754
755 fsl_spi_cpm_free(mpc8xxx_spi);
35b4b3c0
AV
756}
757
575c5807
AV
758MODULE_ALIAS("platform:mpc8xxx_spi");
759static struct platform_driver mpc8xxx_spi_driver = {
760 .probe = plat_mpc8xxx_spi_probe,
fc4935a0 761 .remove_new = plat_mpc8xxx_spi_remove,
ccf06998 762 .driver = {
575c5807 763 .name = "mpc8xxx_spi",
ccf06998
KG
764 },
765};
766
35b4b3c0
AV
767static bool legacy_driver_failed;
768
769static void __init legacy_driver_register(void)
770{
575c5807 771 legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
35b4b3c0
AV
772}
773
774static void __exit legacy_driver_unregister(void)
775{
776 if (legacy_driver_failed)
777 return;
575c5807 778 platform_driver_unregister(&mpc8xxx_spi_driver);
35b4b3c0
AV
779}
780#else
781static void __init legacy_driver_register(void) {}
782static void __exit legacy_driver_unregister(void) {}
783#endif /* CONFIG_MPC832x_RDB */
784
b36ece83 785static int __init fsl_spi_init(void)
ccf06998 786{
35b4b3c0 787 legacy_driver_register();
18d306d1 788 return platform_driver_register(&of_fsl_spi_driver);
ccf06998 789}
b36ece83 790module_init(fsl_spi_init);
ccf06998 791
b36ece83 792static void __exit fsl_spi_exit(void)
ccf06998 793{
18d306d1 794 platform_driver_unregister(&of_fsl_spi_driver);
35b4b3c0 795 legacy_driver_unregister();
ccf06998 796}
b36ece83 797module_exit(fsl_spi_exit);
ccf06998
KG
798
799MODULE_AUTHOR("Kumar Gala");
b36ece83 800MODULE_DESCRIPTION("Simple Freescale SPI Driver");
ccf06998 801MODULE_LICENSE("GPL");
This page took 1.757489 seconds and 4 git commands to generate.