]>
Commit | Line | Data |
---|---|---|
0b2182dd SY |
1 | /* |
2 | * SH RSPI driver | |
3 | * | |
93722206 | 4 | * Copyright (C) 2012, 2013 Renesas Solutions Corp. |
880c6d11 | 5 | * Copyright (C) 2014 Glider bvba |
0b2182dd SY |
6 | * |
7 | * Based on spi-sh.c: | |
8 | * Copyright (C) 2011 Renesas Solutions Corp. | |
9 | * | |
10 | * This program is free software; you can redistribute it and/or modify | |
11 | * it under the terms of the GNU General Public License as published by | |
12 | * the Free Software Foundation; version 2 of the License. | |
13 | * | |
14 | * This program is distributed in the hope that it will be useful, | |
15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
17 | * GNU General Public License for more details. | |
0b2182dd SY |
18 | */ |
19 | ||
20 | #include <linux/module.h> | |
21 | #include <linux/kernel.h> | |
22 | #include <linux/sched.h> | |
23 | #include <linux/errno.h> | |
0b2182dd SY |
24 | #include <linux/interrupt.h> |
25 | #include <linux/platform_device.h> | |
26 | #include <linux/io.h> | |
27 | #include <linux/clk.h> | |
a3633fe7 SY |
28 | #include <linux/dmaengine.h> |
29 | #include <linux/dma-mapping.h> | |
426ef76d | 30 | #include <linux/of_device.h> |
490c9774 | 31 | #include <linux/pm_runtime.h> |
a3633fe7 | 32 | #include <linux/sh_dma.h> |
0b2182dd | 33 | #include <linux/spi/spi.h> |
a3633fe7 | 34 | #include <linux/spi/rspi.h> |
0b2182dd | 35 | |
6ab4865b GU |
36 | #define RSPI_SPCR 0x00 /* Control Register */ |
37 | #define RSPI_SSLP 0x01 /* Slave Select Polarity Register */ | |
38 | #define RSPI_SPPCR 0x02 /* Pin Control Register */ | |
39 | #define RSPI_SPSR 0x03 /* Status Register */ | |
40 | #define RSPI_SPDR 0x04 /* Data Register */ | |
41 | #define RSPI_SPSCR 0x08 /* Sequence Control Register */ | |
42 | #define RSPI_SPSSR 0x09 /* Sequence Status Register */ | |
43 | #define RSPI_SPBR 0x0a /* Bit Rate Register */ | |
44 | #define RSPI_SPDCR 0x0b /* Data Control Register */ | |
45 | #define RSPI_SPCKD 0x0c /* Clock Delay Register */ | |
46 | #define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */ | |
47 | #define RSPI_SPND 0x0e /* Next-Access Delay Register */ | |
862d357f | 48 | #define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */ |
6ab4865b GU |
49 | #define RSPI_SPCMD0 0x10 /* Command Register 0 */ |
50 | #define RSPI_SPCMD1 0x12 /* Command Register 1 */ | |
51 | #define RSPI_SPCMD2 0x14 /* Command Register 2 */ | |
52 | #define RSPI_SPCMD3 0x16 /* Command Register 3 */ | |
53 | #define RSPI_SPCMD4 0x18 /* Command Register 4 */ | |
54 | #define RSPI_SPCMD5 0x1a /* Command Register 5 */ | |
55 | #define RSPI_SPCMD6 0x1c /* Command Register 6 */ | |
56 | #define RSPI_SPCMD7 0x1e /* Command Register 7 */ | |
880c6d11 GU |
57 | #define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2) |
58 | #define RSPI_NUM_SPCMD 8 | |
59 | #define RSPI_RZ_NUM_SPCMD 4 | |
60 | #define QSPI_NUM_SPCMD 4 | |
862d357f GU |
61 | |
62 | /* RSPI on RZ only */ | |
6ab4865b GU |
63 | #define RSPI_SPBFCR 0x20 /* Buffer Control Register */ |
64 | #define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */ | |
0b2182dd | 65 | |
862d357f | 66 | /* QSPI only */ |
fbe5072b GU |
67 | #define QSPI_SPBFCR 0x18 /* Buffer Control Register */ |
68 | #define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */ | |
69 | #define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */ | |
70 | #define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */ | |
71 | #define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */ | |
72 | #define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */ | |
880c6d11 | 73 | #define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4) |
5ce0ba88 | 74 | |
6ab4865b GU |
75 | /* SPCR - Control Register */ |
76 | #define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */ | |
77 | #define SPCR_SPE 0x40 /* Function Enable */ | |
78 | #define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */ | |
79 | #define SPCR_SPEIE 0x10 /* Error Interrupt Enable */ | |
80 | #define SPCR_MSTR 0x08 /* Master/Slave Mode Select */ | |
81 | #define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */ | |
82 | /* RSPI on SH only */ | |
83 | #define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */ | |
84 | #define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */ | |
6089af77 | 85 | /* QSPI on R-Car Gen2 only */ |
fbe5072b GU |
86 | #define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */ |
87 | #define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */ | |
6ab4865b GU |
88 | |
89 | /* SSLP - Slave Select Polarity Register */ | |
90 | #define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */ | |
91 | #define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */ | |
92 | ||
93 | /* SPPCR - Pin Control Register */ | |
94 | #define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */ | |
95 | #define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */ | |
0b2182dd | 96 | #define SPPCR_SPOM 0x04 |
6ab4865b GU |
97 | #define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */ |
98 | #define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */ | |
99 | ||
fbe5072b GU |
100 | #define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */ |
101 | #define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */ | |
102 | ||
6ab4865b GU |
103 | /* SPSR - Status Register */ |
104 | #define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */ | |
105 | #define SPSR_TEND 0x40 /* Transmit End */ | |
106 | #define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */ | |
107 | #define SPSR_PERF 0x08 /* Parity Error Flag */ | |
108 | #define SPSR_MODF 0x04 /* Mode Fault Error Flag */ | |
109 | #define SPSR_IDLNF 0x02 /* RSPI Idle Flag */ | |
862d357f | 110 | #define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */ |
6ab4865b GU |
111 | |
112 | /* SPSCR - Sequence Control Register */ | |
113 | #define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */ | |
114 | ||
115 | /* SPSSR - Sequence Status Register */ | |
116 | #define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */ | |
117 | #define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */ | |
118 | ||
119 | /* SPDCR - Data Control Register */ | |
120 | #define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */ | |
121 | #define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */ | |
122 | #define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */ | |
123 | #define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0) | |
124 | #define SPDCR_SPLWORD SPDCR_SPLW1 | |
125 | #define SPDCR_SPLBYTE SPDCR_SPLW0 | |
126 | #define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */ | |
862d357f | 127 | #define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */ |
0b2182dd SY |
128 | #define SPDCR_SLSEL1 0x08 |
129 | #define SPDCR_SLSEL0 0x04 | |
862d357f | 130 | #define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */ |
0b2182dd SY |
131 | #define SPDCR_SPFC1 0x02 |
132 | #define SPDCR_SPFC0 0x01 | |
862d357f | 133 | #define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */ |
0b2182dd | 134 | |
6ab4865b GU |
135 | /* SPCKD - Clock Delay Register */ |
136 | #define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */ | |
0b2182dd | 137 | |
6ab4865b GU |
138 | /* SSLND - Slave Select Negation Delay Register */ |
139 | #define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */ | |
0b2182dd | 140 | |
6ab4865b GU |
141 | /* SPND - Next-Access Delay Register */ |
142 | #define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */ | |
0b2182dd | 143 | |
6ab4865b GU |
144 | /* SPCR2 - Control Register 2 */ |
145 | #define SPCR2_PTE 0x08 /* Parity Self-Test Enable */ | |
146 | #define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */ | |
147 | #define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */ | |
148 | #define SPCR2_SPPE 0x01 /* Parity Enable */ | |
0b2182dd | 149 | |
6ab4865b GU |
150 | /* SPCMDn - Command Registers */ |
151 | #define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */ | |
152 | #define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */ | |
153 | #define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */ | |
154 | #define SPCMD_LSBF 0x1000 /* LSB First */ | |
155 | #define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */ | |
0b2182dd | 156 | #define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK) |
880c6d11 | 157 | #define SPCMD_SPB_8BIT 0x0000 /* QSPI only */ |
5ce0ba88 | 158 | #define SPCMD_SPB_16BIT 0x0100 |
0b2182dd SY |
159 | #define SPCMD_SPB_20BIT 0x0000 |
160 | #define SPCMD_SPB_24BIT 0x0100 | |
161 | #define SPCMD_SPB_32BIT 0x0200 | |
6ab4865b | 162 | #define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */ |
fbe5072b GU |
163 | #define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */ |
164 | #define SPCMD_SPIMOD1 0x0040 | |
165 | #define SPCMD_SPIMOD0 0x0020 | |
166 | #define SPCMD_SPIMOD_SINGLE 0 | |
167 | #define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0 | |
168 | #define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1 | |
169 | #define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */ | |
6ab4865b GU |
170 | #define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */ |
171 | #define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */ | |
172 | #define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */ | |
173 | #define SPCMD_CPHA 0x0001 /* Clock Phase Setting */ | |
174 | ||
175 | /* SPBFCR - Buffer Control Register */ | |
862d357f GU |
176 | #define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */ |
177 | #define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */ | |
6ab4865b GU |
178 | #define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */ |
179 | #define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */ | |
4b6fe3ed HCM |
180 | /* QSPI on R-Car Gen2 */ |
181 | #define SPBFCR_TXTRG_1B 0x00 /* 31 bytes (1 byte available) */ | |
182 | #define SPBFCR_TXTRG_32B 0x30 /* 0 byte (32 bytes available) */ | |
183 | #define SPBFCR_RXTRG_1B 0x00 /* 1 byte (31 bytes available) */ | |
184 | #define SPBFCR_RXTRG_32B 0x07 /* 32 bytes (0 byte available) */ | |
185 | ||
186 | #define QSPI_BUFFER_SIZE 32u | |
5ce0ba88 | 187 | |
0b2182dd SY |
188 | struct rspi_data { |
189 | void __iomem *addr; | |
190 | u32 max_speed_hz; | |
191 | struct spi_master *master; | |
0b2182dd | 192 | wait_queue_head_t wait; |
0b2182dd | 193 | struct clk *clk; |
348e5153 | 194 | u16 spcmd; |
06a7a3cf GU |
195 | u8 spsr; |
196 | u8 sppcr; | |
93722206 | 197 | int rx_irq, tx_irq; |
5ce0ba88 | 198 | const struct spi_ops *ops; |
a3633fe7 | 199 | |
a3633fe7 | 200 | unsigned dma_callbacked:1; |
74da7686 | 201 | unsigned byte_access:1; |
0b2182dd SY |
202 | }; |
203 | ||
baf588f4 | 204 | static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset) |
0b2182dd SY |
205 | { |
206 | iowrite8(data, rspi->addr + offset); | |
207 | } | |
208 | ||
baf588f4 | 209 | static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset) |
0b2182dd SY |
210 | { |
211 | iowrite16(data, rspi->addr + offset); | |
212 | } | |
213 | ||
baf588f4 | 214 | static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset) |
5ce0ba88 HCM |
215 | { |
216 | iowrite32(data, rspi->addr + offset); | |
217 | } | |
218 | ||
baf588f4 | 219 | static u8 rspi_read8(const struct rspi_data *rspi, u16 offset) |
0b2182dd SY |
220 | { |
221 | return ioread8(rspi->addr + offset); | |
222 | } | |
223 | ||
baf588f4 | 224 | static u16 rspi_read16(const struct rspi_data *rspi, u16 offset) |
0b2182dd SY |
225 | { |
226 | return ioread16(rspi->addr + offset); | |
227 | } | |
228 | ||
74da7686 GU |
229 | static void rspi_write_data(const struct rspi_data *rspi, u16 data) |
230 | { | |
231 | if (rspi->byte_access) | |
232 | rspi_write8(rspi, data, RSPI_SPDR); | |
233 | else /* 16 bit */ | |
234 | rspi_write16(rspi, data, RSPI_SPDR); | |
235 | } | |
236 | ||
237 | static u16 rspi_read_data(const struct rspi_data *rspi) | |
238 | { | |
239 | if (rspi->byte_access) | |
240 | return rspi_read8(rspi, RSPI_SPDR); | |
241 | else /* 16 bit */ | |
242 | return rspi_read16(rspi, RSPI_SPDR); | |
243 | } | |
244 | ||
5ce0ba88 HCM |
245 | /* optional functions */ |
246 | struct spi_ops { | |
74da7686 | 247 | int (*set_config_register)(struct rspi_data *rspi, int access_size); |
eb557f75 GU |
248 | int (*transfer_one)(struct spi_master *master, struct spi_device *spi, |
249 | struct spi_transfer *xfer); | |
880c6d11 | 250 | u16 mode_bits; |
b42e0359 | 251 | u16 flags; |
2f777ec9 | 252 | u16 fifo_size; |
5ce0ba88 HCM |
253 | }; |
254 | ||
255 | /* | |
862d357f | 256 | * functions for RSPI on legacy SH |
5ce0ba88 | 257 | */ |
74da7686 | 258 | static int rspi_set_config_register(struct rspi_data *rspi, int access_size) |
0b2182dd | 259 | { |
5ce0ba88 HCM |
260 | int spbr; |
261 | ||
06a7a3cf GU |
262 | /* Sets output mode, MOSI signal, and (optionally) loopback */ |
263 | rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR); | |
0b2182dd | 264 | |
5ce0ba88 | 265 | /* Sets transfer bit rate */ |
3beb61db GU |
266 | spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk), |
267 | 2 * rspi->max_speed_hz) - 1; | |
5ce0ba88 HCM |
268 | rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR); |
269 | ||
74da7686 GU |
270 | /* Disable dummy transmission, set 16-bit word access, 1 frame */ |
271 | rspi_write8(rspi, 0, RSPI_SPDCR); | |
272 | rspi->byte_access = 0; | |
0b2182dd | 273 | |
5ce0ba88 HCM |
274 | /* Sets RSPCK, SSL, next-access delay value */ |
275 | rspi_write8(rspi, 0x00, RSPI_SPCKD); | |
276 | rspi_write8(rspi, 0x00, RSPI_SSLND); | |
277 | rspi_write8(rspi, 0x00, RSPI_SPND); | |
278 | ||
279 | /* Sets parity, interrupt mask */ | |
280 | rspi_write8(rspi, 0x00, RSPI_SPCR2); | |
281 | ||
282 | /* Sets SPCMD */ | |
880c6d11 GU |
283 | rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size); |
284 | rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0); | |
5ce0ba88 HCM |
285 | |
286 | /* Sets RSPI mode */ | |
287 | rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR); | |
288 | ||
289 | return 0; | |
0b2182dd SY |
290 | } |
291 | ||
862d357f GU |
292 | /* |
293 | * functions for RSPI on RZ | |
294 | */ | |
295 | static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size) | |
296 | { | |
297 | int spbr; | |
aeb8f8cb CB |
298 | int div = 0; |
299 | unsigned long clksrc; | |
862d357f | 300 | |
06a7a3cf GU |
301 | /* Sets output mode, MOSI signal, and (optionally) loopback */ |
302 | rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR); | |
862d357f | 303 | |
aeb8f8cb CB |
304 | clksrc = clk_get_rate(rspi->clk); |
305 | while (div < 3) { | |
306 | if (rspi->max_speed_hz >= clksrc/4) /* 4=(CLK/2)/2 */ | |
307 | break; | |
308 | div++; | |
309 | clksrc /= 2; | |
310 | } | |
311 | ||
862d357f | 312 | /* Sets transfer bit rate */ |
aeb8f8cb | 313 | spbr = DIV_ROUND_UP(clksrc, 2 * rspi->max_speed_hz) - 1; |
862d357f | 314 | rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR); |
aeb8f8cb | 315 | rspi->spcmd |= div << 2; |
862d357f GU |
316 | |
317 | /* Disable dummy transmission, set byte access */ | |
318 | rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR); | |
319 | rspi->byte_access = 1; | |
320 | ||
321 | /* Sets RSPCK, SSL, next-access delay value */ | |
322 | rspi_write8(rspi, 0x00, RSPI_SPCKD); | |
323 | rspi_write8(rspi, 0x00, RSPI_SSLND); | |
324 | rspi_write8(rspi, 0x00, RSPI_SPND); | |
325 | ||
326 | /* Sets SPCMD */ | |
327 | rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size); | |
328 | rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0); | |
329 | ||
330 | /* Sets RSPI mode */ | |
331 | rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR); | |
332 | ||
333 | return 0; | |
334 | } | |
335 | ||
5ce0ba88 HCM |
336 | /* |
337 | * functions for QSPI | |
338 | */ | |
74da7686 | 339 | static int qspi_set_config_register(struct rspi_data *rspi, int access_size) |
5ce0ba88 | 340 | { |
5ce0ba88 HCM |
341 | int spbr; |
342 | ||
06a7a3cf GU |
343 | /* Sets output mode, MOSI signal, and (optionally) loopback */ |
344 | rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR); | |
5ce0ba88 HCM |
345 | |
346 | /* Sets transfer bit rate */ | |
3beb61db | 347 | spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk), 2 * rspi->max_speed_hz); |
5ce0ba88 HCM |
348 | rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR); |
349 | ||
74da7686 GU |
350 | /* Disable dummy transmission, set byte access */ |
351 | rspi_write8(rspi, 0, RSPI_SPDCR); | |
352 | rspi->byte_access = 1; | |
5ce0ba88 HCM |
353 | |
354 | /* Sets RSPCK, SSL, next-access delay value */ | |
355 | rspi_write8(rspi, 0x00, RSPI_SPCKD); | |
356 | rspi_write8(rspi, 0x00, RSPI_SSLND); | |
357 | rspi_write8(rspi, 0x00, RSPI_SPND); | |
358 | ||
359 | /* Data Length Setting */ | |
360 | if (access_size == 8) | |
880c6d11 | 361 | rspi->spcmd |= SPCMD_SPB_8BIT; |
5ce0ba88 | 362 | else if (access_size == 16) |
880c6d11 | 363 | rspi->spcmd |= SPCMD_SPB_16BIT; |
8e1c8096 | 364 | else |
880c6d11 | 365 | rspi->spcmd |= SPCMD_SPB_32BIT; |
5ce0ba88 | 366 | |
880c6d11 | 367 | rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN; |
5ce0ba88 HCM |
368 | |
369 | /* Resets transfer data length */ | |
370 | rspi_write32(rspi, 0, QSPI_SPBMUL0); | |
371 | ||
372 | /* Resets transmit and receive buffer */ | |
373 | rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR); | |
374 | /* Sets buffer to allow normal operation */ | |
375 | rspi_write8(rspi, 0x00, QSPI_SPBFCR); | |
376 | ||
377 | /* Sets SPCMD */ | |
880c6d11 | 378 | rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0); |
5ce0ba88 | 379 | |
880c6d11 | 380 | /* Enables SPI function in master mode */ |
5ce0ba88 HCM |
381 | rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR); |
382 | ||
383 | return 0; | |
384 | } | |
385 | ||
4b6fe3ed HCM |
386 | static void qspi_update(const struct rspi_data *rspi, u8 mask, u8 val, u8 reg) |
387 | { | |
388 | u8 data; | |
389 | ||
390 | data = rspi_read8(rspi, reg); | |
391 | data &= ~mask; | |
392 | data |= (val & mask); | |
393 | rspi_write8(rspi, data, reg); | |
394 | } | |
395 | ||
cb76b1ca GU |
396 | static unsigned int qspi_set_send_trigger(struct rspi_data *rspi, |
397 | unsigned int len) | |
4b6fe3ed HCM |
398 | { |
399 | unsigned int n; | |
400 | ||
401 | n = min(len, QSPI_BUFFER_SIZE); | |
402 | ||
403 | if (len >= QSPI_BUFFER_SIZE) { | |
404 | /* sets triggering number to 32 bytes */ | |
405 | qspi_update(rspi, SPBFCR_TXTRG_MASK, | |
406 | SPBFCR_TXTRG_32B, QSPI_SPBFCR); | |
407 | } else { | |
408 | /* sets triggering number to 1 byte */ | |
409 | qspi_update(rspi, SPBFCR_TXTRG_MASK, | |
410 | SPBFCR_TXTRG_1B, QSPI_SPBFCR); | |
411 | } | |
412 | ||
413 | return n; | |
414 | } | |
415 | ||
3be09bec | 416 | static int qspi_set_receive_trigger(struct rspi_data *rspi, unsigned int len) |
4b6fe3ed HCM |
417 | { |
418 | unsigned int n; | |
419 | ||
420 | n = min(len, QSPI_BUFFER_SIZE); | |
421 | ||
422 | if (len >= QSPI_BUFFER_SIZE) { | |
423 | /* sets triggering number to 32 bytes */ | |
424 | qspi_update(rspi, SPBFCR_RXTRG_MASK, | |
425 | SPBFCR_RXTRG_32B, QSPI_SPBFCR); | |
426 | } else { | |
427 | /* sets triggering number to 1 byte */ | |
428 | qspi_update(rspi, SPBFCR_RXTRG_MASK, | |
429 | SPBFCR_RXTRG_1B, QSPI_SPBFCR); | |
430 | } | |
3be09bec | 431 | return n; |
4b6fe3ed HCM |
432 | } |
433 | ||
5ce0ba88 HCM |
434 | #define set_config_register(spi, n) spi->ops->set_config_register(spi, n) |
435 | ||
baf588f4 | 436 | static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable) |
0b2182dd SY |
437 | { |
438 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR); | |
439 | } | |
440 | ||
baf588f4 | 441 | static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable) |
0b2182dd SY |
442 | { |
443 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR); | |
444 | } | |
445 | ||
446 | static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask, | |
447 | u8 enable_bit) | |
448 | { | |
449 | int ret; | |
450 | ||
451 | rspi->spsr = rspi_read8(rspi, RSPI_SPSR); | |
5dd1ad23 GU |
452 | if (rspi->spsr & wait_mask) |
453 | return 0; | |
454 | ||
0b2182dd SY |
455 | rspi_enable_irq(rspi, enable_bit); |
456 | ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ); | |
457 | if (ret == 0 && !(rspi->spsr & wait_mask)) | |
458 | return -ETIMEDOUT; | |
459 | ||
460 | return 0; | |
461 | } | |
462 | ||
5f684c34 GU |
463 | static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi) |
464 | { | |
465 | return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE); | |
466 | } | |
467 | ||
468 | static inline int rspi_wait_for_rx_full(struct rspi_data *rspi) | |
469 | { | |
470 | return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE); | |
471 | } | |
472 | ||
35301c99 GU |
473 | static int rspi_data_out(struct rspi_data *rspi, u8 data) |
474 | { | |
5f684c34 GU |
475 | int error = rspi_wait_for_tx_empty(rspi); |
476 | if (error < 0) { | |
35301c99 | 477 | dev_err(&rspi->master->dev, "transmit timeout\n"); |
5f684c34 | 478 | return error; |
35301c99 GU |
479 | } |
480 | rspi_write_data(rspi, data); | |
481 | return 0; | |
482 | } | |
483 | ||
484 | static int rspi_data_in(struct rspi_data *rspi) | |
485 | { | |
5f684c34 | 486 | int error; |
35301c99 GU |
487 | u8 data; |
488 | ||
5f684c34 GU |
489 | error = rspi_wait_for_rx_full(rspi); |
490 | if (error < 0) { | |
35301c99 | 491 | dev_err(&rspi->master->dev, "receive timeout\n"); |
5f684c34 | 492 | return error; |
35301c99 GU |
493 | } |
494 | data = rspi_read_data(rspi); | |
495 | return data; | |
496 | } | |
497 | ||
6837b8e9 GU |
498 | static int rspi_pio_transfer(struct rspi_data *rspi, const u8 *tx, u8 *rx, |
499 | unsigned int n) | |
35301c99 | 500 | { |
6837b8e9 GU |
501 | while (n-- > 0) { |
502 | if (tx) { | |
503 | int ret = rspi_data_out(rspi, *tx++); | |
504 | if (ret < 0) | |
505 | return ret; | |
506 | } | |
507 | if (rx) { | |
508 | int ret = rspi_data_in(rspi); | |
509 | if (ret < 0) | |
510 | return ret; | |
511 | *rx++ = ret; | |
512 | } | |
513 | } | |
35301c99 | 514 | |
6837b8e9 | 515 | return 0; |
35301c99 GU |
516 | } |
517 | ||
a3633fe7 SY |
518 | static void rspi_dma_complete(void *arg) |
519 | { | |
520 | struct rspi_data *rspi = arg; | |
521 | ||
522 | rspi->dma_callbacked = 1; | |
523 | wake_up_interruptible(&rspi->wait); | |
524 | } | |
525 | ||
c52fb6d6 GU |
526 | static int rspi_dma_transfer(struct rspi_data *rspi, struct sg_table *tx, |
527 | struct sg_table *rx) | |
a3633fe7 | 528 | { |
c52fb6d6 GU |
529 | struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL; |
530 | u8 irq_mask = 0; | |
531 | unsigned int other_irq = 0; | |
532 | dma_cookie_t cookie; | |
2f777ec9 | 533 | int ret; |
a3633fe7 | 534 | |
3819bc87 | 535 | /* First prepare and submit the DMA request(s), as this may fail */ |
c52fb6d6 GU |
536 | if (rx) { |
537 | desc_rx = dmaengine_prep_slave_sg(rspi->master->dma_rx, | |
538 | rx->sgl, rx->nents, DMA_FROM_DEVICE, | |
539 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); | |
3819bc87 GU |
540 | if (!desc_rx) { |
541 | ret = -EAGAIN; | |
542 | goto no_dma_rx; | |
543 | } | |
544 | ||
545 | desc_rx->callback = rspi_dma_complete; | |
546 | desc_rx->callback_param = rspi; | |
547 | cookie = dmaengine_submit(desc_rx); | |
548 | if (dma_submit_error(cookie)) { | |
549 | ret = cookie; | |
550 | goto no_dma_rx; | |
551 | } | |
c52fb6d6 GU |
552 | |
553 | irq_mask |= SPCR_SPRIE; | |
554 | } | |
a3633fe7 | 555 | |
3819bc87 GU |
556 | if (tx) { |
557 | desc_tx = dmaengine_prep_slave_sg(rspi->master->dma_tx, | |
558 | tx->sgl, tx->nents, DMA_TO_DEVICE, | |
559 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); | |
560 | if (!desc_tx) { | |
561 | ret = -EAGAIN; | |
562 | goto no_dma_tx; | |
563 | } | |
564 | ||
565 | if (rx) { | |
566 | /* No callback */ | |
567 | desc_tx->callback = NULL; | |
568 | } else { | |
569 | desc_tx->callback = rspi_dma_complete; | |
570 | desc_tx->callback_param = rspi; | |
571 | } | |
572 | cookie = dmaengine_submit(desc_tx); | |
573 | if (dma_submit_error(cookie)) { | |
574 | ret = cookie; | |
575 | goto no_dma_tx; | |
576 | } | |
577 | ||
578 | irq_mask |= SPCR_SPTIE; | |
579 | } | |
580 | ||
a3633fe7 | 581 | /* |
c52fb6d6 | 582 | * DMAC needs SPxIE, but if SPxIE is set, the IRQ routine will be |
a3633fe7 SY |
583 | * called. So, this driver disables the IRQ while DMA transfer. |
584 | */ | |
c52fb6d6 GU |
585 | if (tx) |
586 | disable_irq(other_irq = rspi->tx_irq); | |
587 | if (rx && rspi->rx_irq != other_irq) | |
588 | disable_irq(rspi->rx_irq); | |
a3633fe7 | 589 | |
c52fb6d6 | 590 | rspi_enable_irq(rspi, irq_mask); |
a3633fe7 SY |
591 | rspi->dma_callbacked = 0; |
592 | ||
3819bc87 GU |
593 | /* Now start DMA */ |
594 | if (rx) | |
c52fb6d6 | 595 | dma_async_issue_pending(rspi->master->dma_rx); |
3819bc87 | 596 | if (tx) |
c52fb6d6 | 597 | dma_async_issue_pending(rspi->master->dma_tx); |
a3633fe7 SY |
598 | |
599 | ret = wait_event_interruptible_timeout(rspi->wait, | |
600 | rspi->dma_callbacked, HZ); | |
601 | if (ret > 0 && rspi->dma_callbacked) | |
602 | ret = 0; | |
3819bc87 GU |
603 | else if (!ret) { |
604 | dev_err(&rspi->master->dev, "DMA timeout\n"); | |
a3633fe7 | 605 | ret = -ETIMEDOUT; |
3819bc87 GU |
606 | if (tx) |
607 | dmaengine_terminate_all(rspi->master->dma_tx); | |
608 | if (rx) | |
609 | dmaengine_terminate_all(rspi->master->dma_rx); | |
610 | } | |
a3633fe7 | 611 | |
c52fb6d6 GU |
612 | rspi_disable_irq(rspi, irq_mask); |
613 | ||
614 | if (tx) | |
615 | enable_irq(rspi->tx_irq); | |
616 | if (rx && rspi->rx_irq != other_irq) | |
617 | enable_irq(rspi->rx_irq); | |
618 | ||
a3633fe7 | 619 | return ret; |
85912a88 | 620 | |
3819bc87 GU |
621 | no_dma_tx: |
622 | if (rx) | |
623 | dmaengine_terminate_all(rspi->master->dma_rx); | |
624 | no_dma_rx: | |
625 | if (ret == -EAGAIN) { | |
626 | pr_warn_once("%s %s: DMA not available, falling back to PIO\n", | |
627 | dev_driver_string(&rspi->master->dev), | |
628 | dev_name(&rspi->master->dev)); | |
629 | } | |
630 | return ret; | |
a3633fe7 SY |
631 | } |
632 | ||
baf588f4 | 633 | static void rspi_receive_init(const struct rspi_data *rspi) |
0b2182dd | 634 | { |
97b95c11 | 635 | u8 spsr; |
0b2182dd SY |
636 | |
637 | spsr = rspi_read8(rspi, RSPI_SPSR); | |
638 | if (spsr & SPSR_SPRF) | |
74da7686 | 639 | rspi_read_data(rspi); /* dummy read */ |
0b2182dd SY |
640 | if (spsr & SPSR_OVRF) |
641 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF, | |
df900e67 | 642 | RSPI_SPSR); |
a3633fe7 SY |
643 | } |
644 | ||
862d357f GU |
645 | static void rspi_rz_receive_init(const struct rspi_data *rspi) |
646 | { | |
647 | rspi_receive_init(rspi); | |
648 | rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR); | |
649 | rspi_write8(rspi, 0, RSPI_SPBFCR); | |
650 | } | |
651 | ||
baf588f4 | 652 | static void qspi_receive_init(const struct rspi_data *rspi) |
cb52c673 | 653 | { |
97b95c11 | 654 | u8 spsr; |
cb52c673 HCM |
655 | |
656 | spsr = rspi_read8(rspi, RSPI_SPSR); | |
657 | if (spsr & SPSR_SPRF) | |
74da7686 | 658 | rspi_read_data(rspi); /* dummy read */ |
cb52c673 | 659 | rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR); |
340a15e6 | 660 | rspi_write8(rspi, 0, QSPI_SPBFCR); |
cb52c673 HCM |
661 | } |
662 | ||
2f777ec9 GU |
663 | static bool __rspi_can_dma(const struct rspi_data *rspi, |
664 | const struct spi_transfer *xfer) | |
a3633fe7 | 665 | { |
2f777ec9 GU |
666 | return xfer->len > rspi->ops->fifo_size; |
667 | } | |
a3633fe7 | 668 | |
2f777ec9 GU |
669 | static bool rspi_can_dma(struct spi_master *master, struct spi_device *spi, |
670 | struct spi_transfer *xfer) | |
671 | { | |
672 | struct rspi_data *rspi = spi_master_get_devdata(master); | |
673 | ||
674 | return __rspi_can_dma(rspi, xfer); | |
a3633fe7 SY |
675 | } |
676 | ||
4b6fe3ed HCM |
677 | static int rspi_dma_check_then_transfer(struct rspi_data *rspi, |
678 | struct spi_transfer *xfer) | |
8b983e90 | 679 | { |
6310372d HCM |
680 | if (!rspi->master->can_dma || !__rspi_can_dma(rspi, xfer)) |
681 | return -EAGAIN; | |
8b983e90 | 682 | |
6310372d HCM |
683 | /* rx_buf can be NULL on RSPI on SH in TX-only Mode */ |
684 | return rspi_dma_transfer(rspi, &xfer->tx_sg, | |
685 | xfer->rx_buf ? &xfer->rx_sg : NULL); | |
4b6fe3ed HCM |
686 | } |
687 | ||
688 | static int rspi_common_transfer(struct rspi_data *rspi, | |
689 | struct spi_transfer *xfer) | |
690 | { | |
691 | int ret; | |
692 | ||
693 | ret = rspi_dma_check_then_transfer(rspi, xfer); | |
694 | if (ret != -EAGAIN) | |
695 | return ret; | |
696 | ||
8b983e90 GU |
697 | ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len); |
698 | if (ret < 0) | |
699 | return ret; | |
700 | ||
701 | /* Wait for the last transmission */ | |
702 | rspi_wait_for_tx_empty(rspi); | |
703 | ||
704 | return 0; | |
705 | } | |
706 | ||
8393fa78 GU |
707 | static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi, |
708 | struct spi_transfer *xfer) | |
8449fd76 | 709 | { |
8393fa78 | 710 | struct rspi_data *rspi = spi_master_get_devdata(master); |
b42e0359 | 711 | u8 spcr; |
8449fd76 | 712 | |
8449fd76 | 713 | spcr = rspi_read8(rspi, RSPI_SPCR); |
6837b8e9 | 714 | if (xfer->rx_buf) { |
32c64261 | 715 | rspi_receive_init(rspi); |
8449fd76 | 716 | spcr &= ~SPCR_TXMD; |
32c64261 | 717 | } else { |
8449fd76 | 718 | spcr |= SPCR_TXMD; |
32c64261 | 719 | } |
8449fd76 GU |
720 | rspi_write8(rspi, spcr, RSPI_SPCR); |
721 | ||
8b983e90 | 722 | return rspi_common_transfer(rspi, xfer); |
8449fd76 GU |
723 | } |
724 | ||
03e627c5 GU |
725 | static int rspi_rz_transfer_one(struct spi_master *master, |
726 | struct spi_device *spi, | |
727 | struct spi_transfer *xfer) | |
862d357f | 728 | { |
03e627c5 | 729 | struct rspi_data *rspi = spi_master_get_devdata(master); |
862d357f GU |
730 | |
731 | rspi_rz_receive_init(rspi); | |
732 | ||
8b983e90 | 733 | return rspi_common_transfer(rspi, xfer); |
862d357f GU |
734 | } |
735 | ||
a91bbe7d | 736 | static int qspi_trigger_transfer_out_in(struct rspi_data *rspi, const u8 *tx, |
4b6fe3ed HCM |
737 | u8 *rx, unsigned int len) |
738 | { | |
cb76b1ca GU |
739 | unsigned int i, n; |
740 | int ret; | |
4b6fe3ed HCM |
741 | |
742 | while (len > 0) { | |
743 | n = qspi_set_send_trigger(rspi, len); | |
744 | qspi_set_receive_trigger(rspi, len); | |
745 | if (n == QSPI_BUFFER_SIZE) { | |
5d4db691 GU |
746 | ret = rspi_wait_for_tx_empty(rspi); |
747 | if (ret < 0) { | |
4b6fe3ed | 748 | dev_err(&rspi->master->dev, "transmit timeout\n"); |
5d4db691 | 749 | return ret; |
4b6fe3ed HCM |
750 | } |
751 | for (i = 0; i < n; i++) | |
752 | rspi_write_data(rspi, *tx++); | |
753 | ||
5d4db691 GU |
754 | ret = rspi_wait_for_rx_full(rspi); |
755 | if (ret < 0) { | |
4b6fe3ed | 756 | dev_err(&rspi->master->dev, "receive timeout\n"); |
5d4db691 | 757 | return ret; |
4b6fe3ed HCM |
758 | } |
759 | for (i = 0; i < n; i++) | |
760 | *rx++ = rspi_read_data(rspi); | |
761 | } else { | |
762 | ret = rspi_pio_transfer(rspi, tx, rx, n); | |
763 | if (ret < 0) | |
764 | return ret; | |
765 | } | |
766 | len -= n; | |
767 | } | |
768 | ||
769 | return 0; | |
770 | } | |
771 | ||
340a15e6 GU |
772 | static int qspi_transfer_out_in(struct rspi_data *rspi, |
773 | struct spi_transfer *xfer) | |
eb557f75 | 774 | { |
4b6fe3ed HCM |
775 | int ret; |
776 | ||
340a15e6 GU |
777 | qspi_receive_init(rspi); |
778 | ||
4b6fe3ed HCM |
779 | ret = rspi_dma_check_then_transfer(rspi, xfer); |
780 | if (ret != -EAGAIN) | |
781 | return ret; | |
782 | ||
cc2e9328 | 783 | return qspi_trigger_transfer_out_in(rspi, xfer->tx_buf, |
4b6fe3ed | 784 | xfer->rx_buf, xfer->len); |
340a15e6 GU |
785 | } |
786 | ||
880c6d11 GU |
787 | static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer) |
788 | { | |
db300838 AB |
789 | const u8 *tx = xfer->tx_buf; |
790 | unsigned int n = xfer->len; | |
791 | unsigned int i, len; | |
880c6d11 GU |
792 | int ret; |
793 | ||
85912a88 GU |
794 | if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) { |
795 | ret = rspi_dma_transfer(rspi, &xfer->tx_sg, NULL); | |
796 | if (ret != -EAGAIN) | |
797 | return ret; | |
798 | } | |
4f12b5e5 | 799 | |
db300838 AB |
800 | while (n > 0) { |
801 | len = qspi_set_send_trigger(rspi, n); | |
802 | if (len == QSPI_BUFFER_SIZE) { | |
803 | ret = rspi_wait_for_tx_empty(rspi); | |
804 | if (ret < 0) { | |
805 | dev_err(&rspi->master->dev, "transmit timeout\n"); | |
806 | return ret; | |
807 | } | |
808 | for (i = 0; i < len; i++) | |
809 | rspi_write_data(rspi, *tx++); | |
810 | } else { | |
811 | ret = rspi_pio_transfer(rspi, tx, NULL, n); | |
812 | if (ret < 0) | |
813 | return ret; | |
814 | } | |
815 | n -= len; | |
816 | } | |
880c6d11 GU |
817 | |
818 | /* Wait for the last transmission */ | |
5f684c34 | 819 | rspi_wait_for_tx_empty(rspi); |
880c6d11 GU |
820 | |
821 | return 0; | |
822 | } | |
823 | ||
824 | static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer) | |
825 | { | |
db300838 AB |
826 | u8 *rx = xfer->rx_buf; |
827 | unsigned int n = xfer->len; | |
828 | unsigned int i, len; | |
829 | int ret; | |
830 | ||
85912a88 GU |
831 | if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) { |
832 | int ret = rspi_dma_transfer(rspi, NULL, &xfer->rx_sg); | |
833 | if (ret != -EAGAIN) | |
834 | return ret; | |
835 | } | |
4f12b5e5 | 836 | |
db300838 AB |
837 | while (n > 0) { |
838 | len = qspi_set_receive_trigger(rspi, n); | |
839 | if (len == QSPI_BUFFER_SIZE) { | |
840 | ret = rspi_wait_for_rx_full(rspi); | |
841 | if (ret < 0) { | |
842 | dev_err(&rspi->master->dev, "receive timeout\n"); | |
843 | return ret; | |
844 | } | |
845 | for (i = 0; i < len; i++) | |
846 | *rx++ = rspi_read_data(rspi); | |
847 | } else { | |
848 | ret = rspi_pio_transfer(rspi, NULL, rx, n); | |
849 | if (ret < 0) | |
850 | return ret; | |
851 | *rx++ = ret; | |
852 | } | |
853 | n -= len; | |
854 | } | |
855 | ||
856 | return 0; | |
880c6d11 GU |
857 | } |
858 | ||
340a15e6 GU |
859 | static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi, |
860 | struct spi_transfer *xfer) | |
861 | { | |
862 | struct rspi_data *rspi = spi_master_get_devdata(master); | |
863 | ||
ba824d49 GU |
864 | if (spi->mode & SPI_LOOP) { |
865 | return qspi_transfer_out_in(rspi, xfer); | |
b42e0359 | 866 | } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) { |
880c6d11 GU |
867 | /* Quad or Dual SPI Write */ |
868 | return qspi_transfer_out(rspi, xfer); | |
b42e0359 | 869 | } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) { |
880c6d11 GU |
870 | /* Quad or Dual SPI Read */ |
871 | return qspi_transfer_in(rspi, xfer); | |
872 | } else { | |
873 | /* Single SPI Transfer */ | |
874 | return qspi_transfer_out_in(rspi, xfer); | |
875 | } | |
0b2182dd SY |
876 | } |
877 | ||
878 | static int rspi_setup(struct spi_device *spi) | |
879 | { | |
880 | struct rspi_data *rspi = spi_master_get_devdata(spi->master); | |
881 | ||
0b2182dd SY |
882 | rspi->max_speed_hz = spi->max_speed_hz; |
883 | ||
348e5153 GU |
884 | rspi->spcmd = SPCMD_SSLKP; |
885 | if (spi->mode & SPI_CPOL) | |
886 | rspi->spcmd |= SPCMD_CPOL; | |
887 | if (spi->mode & SPI_CPHA) | |
888 | rspi->spcmd |= SPCMD_CPHA; | |
889 | ||
06a7a3cf GU |
890 | /* CMOS output mode and MOSI signal from previous transfer */ |
891 | rspi->sppcr = 0; | |
892 | if (spi->mode & SPI_LOOP) | |
893 | rspi->sppcr |= SPPCR_SPLP; | |
894 | ||
5ce0ba88 | 895 | set_config_register(rspi, 8); |
0b2182dd SY |
896 | |
897 | return 0; | |
898 | } | |
899 | ||
880c6d11 GU |
900 | static u16 qspi_transfer_mode(const struct spi_transfer *xfer) |
901 | { | |
902 | if (xfer->tx_buf) | |
903 | switch (xfer->tx_nbits) { | |
904 | case SPI_NBITS_QUAD: | |
905 | return SPCMD_SPIMOD_QUAD; | |
906 | case SPI_NBITS_DUAL: | |
907 | return SPCMD_SPIMOD_DUAL; | |
908 | default: | |
909 | return 0; | |
910 | } | |
911 | if (xfer->rx_buf) | |
912 | switch (xfer->rx_nbits) { | |
913 | case SPI_NBITS_QUAD: | |
914 | return SPCMD_SPIMOD_QUAD | SPCMD_SPRW; | |
915 | case SPI_NBITS_DUAL: | |
916 | return SPCMD_SPIMOD_DUAL | SPCMD_SPRW; | |
917 | default: | |
918 | return 0; | |
919 | } | |
920 | ||
921 | return 0; | |
922 | } | |
923 | ||
924 | static int qspi_setup_sequencer(struct rspi_data *rspi, | |
925 | const struct spi_message *msg) | |
926 | { | |
927 | const struct spi_transfer *xfer; | |
928 | unsigned int i = 0, len = 0; | |
929 | u16 current_mode = 0xffff, mode; | |
930 | ||
931 | list_for_each_entry(xfer, &msg->transfers, transfer_list) { | |
932 | mode = qspi_transfer_mode(xfer); | |
933 | if (mode == current_mode) { | |
934 | len += xfer->len; | |
935 | continue; | |
936 | } | |
937 | ||
938 | /* Transfer mode change */ | |
939 | if (i) { | |
940 | /* Set transfer data length of previous transfer */ | |
941 | rspi_write32(rspi, len, QSPI_SPBMUL(i - 1)); | |
942 | } | |
943 | ||
944 | if (i >= QSPI_NUM_SPCMD) { | |
945 | dev_err(&msg->spi->dev, | |
946 | "Too many different transfer modes"); | |
947 | return -EINVAL; | |
948 | } | |
949 | ||
950 | /* Program transfer mode for this transfer */ | |
951 | rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i)); | |
952 | current_mode = mode; | |
953 | len = xfer->len; | |
954 | i++; | |
955 | } | |
956 | if (i) { | |
957 | /* Set final transfer data length and sequence length */ | |
958 | rspi_write32(rspi, len, QSPI_SPBMUL(i - 1)); | |
959 | rspi_write8(rspi, i - 1, RSPI_SPSCR); | |
960 | } | |
961 | ||
962 | return 0; | |
963 | } | |
964 | ||
79d23495 | 965 | static int rspi_prepare_message(struct spi_master *master, |
880c6d11 | 966 | struct spi_message *msg) |
79d23495 GU |
967 | { |
968 | struct rspi_data *rspi = spi_master_get_devdata(master); | |
880c6d11 | 969 | int ret; |
0b2182dd | 970 | |
880c6d11 GU |
971 | if (msg->spi->mode & |
972 | (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) { | |
973 | /* Setup sequencer for messages with multiple transfer modes */ | |
974 | ret = qspi_setup_sequencer(rspi, msg); | |
975 | if (ret < 0) | |
976 | return ret; | |
977 | } | |
978 | ||
979 | /* Enable SPI function in master mode */ | |
79d23495 | 980 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR); |
0b2182dd SY |
981 | return 0; |
982 | } | |
983 | ||
79d23495 | 984 | static int rspi_unprepare_message(struct spi_master *master, |
880c6d11 | 985 | struct spi_message *msg) |
0b2182dd | 986 | { |
79d23495 GU |
987 | struct rspi_data *rspi = spi_master_get_devdata(master); |
988 | ||
880c6d11 | 989 | /* Disable SPI function */ |
79d23495 | 990 | rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR); |
880c6d11 GU |
991 | |
992 | /* Reset sequencer for Single SPI Transfers */ | |
993 | rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0); | |
994 | rspi_write8(rspi, 0, RSPI_SPSCR); | |
79d23495 | 995 | return 0; |
0b2182dd SY |
996 | } |
997 | ||
93722206 | 998 | static irqreturn_t rspi_irq_mux(int irq, void *_sr) |
0b2182dd | 999 | { |
c132f094 | 1000 | struct rspi_data *rspi = _sr; |
97b95c11 | 1001 | u8 spsr; |
0b2182dd | 1002 | irqreturn_t ret = IRQ_NONE; |
97b95c11 | 1003 | u8 disable_irq = 0; |
0b2182dd SY |
1004 | |
1005 | rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR); | |
1006 | if (spsr & SPSR_SPRF) | |
1007 | disable_irq |= SPCR_SPRIE; | |
1008 | if (spsr & SPSR_SPTEF) | |
1009 | disable_irq |= SPCR_SPTIE; | |
1010 | ||
1011 | if (disable_irq) { | |
1012 | ret = IRQ_HANDLED; | |
1013 | rspi_disable_irq(rspi, disable_irq); | |
1014 | wake_up(&rspi->wait); | |
1015 | } | |
1016 | ||
1017 | return ret; | |
1018 | } | |
1019 | ||
93722206 GU |
1020 | static irqreturn_t rspi_irq_rx(int irq, void *_sr) |
1021 | { | |
1022 | struct rspi_data *rspi = _sr; | |
1023 | u8 spsr; | |
1024 | ||
1025 | rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR); | |
1026 | if (spsr & SPSR_SPRF) { | |
1027 | rspi_disable_irq(rspi, SPCR_SPRIE); | |
1028 | wake_up(&rspi->wait); | |
1029 | return IRQ_HANDLED; | |
1030 | } | |
1031 | ||
1032 | return 0; | |
1033 | } | |
1034 | ||
1035 | static irqreturn_t rspi_irq_tx(int irq, void *_sr) | |
1036 | { | |
1037 | struct rspi_data *rspi = _sr; | |
1038 | u8 spsr; | |
1039 | ||
1040 | rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR); | |
1041 | if (spsr & SPSR_SPTEF) { | |
1042 | rspi_disable_irq(rspi, SPCR_SPTIE); | |
1043 | wake_up(&rspi->wait); | |
1044 | return IRQ_HANDLED; | |
1045 | } | |
1046 | ||
1047 | return 0; | |
1048 | } | |
1049 | ||
65bf2205 GU |
1050 | static struct dma_chan *rspi_request_dma_chan(struct device *dev, |
1051 | enum dma_transfer_direction dir, | |
1052 | unsigned int id, | |
1053 | dma_addr_t port_addr) | |
a3633fe7 | 1054 | { |
a3633fe7 | 1055 | dma_cap_mask_t mask; |
65bf2205 | 1056 | struct dma_chan *chan; |
0243c536 SY |
1057 | struct dma_slave_config cfg; |
1058 | int ret; | |
a3633fe7 | 1059 | |
65bf2205 GU |
1060 | dma_cap_zero(mask); |
1061 | dma_cap_set(DMA_SLAVE, mask); | |
1062 | ||
e825b8dd GU |
1063 | chan = dma_request_slave_channel_compat(mask, shdma_chan_filter, |
1064 | (void *)(unsigned long)id, dev, | |
1065 | dir == DMA_MEM_TO_DEV ? "tx" : "rx"); | |
65bf2205 | 1066 | if (!chan) { |
e825b8dd | 1067 | dev_warn(dev, "dma_request_slave_channel_compat failed\n"); |
65bf2205 GU |
1068 | return NULL; |
1069 | } | |
1070 | ||
1071 | memset(&cfg, 0, sizeof(cfg)); | |
65bf2205 | 1072 | cfg.direction = dir; |
a30b95a7 | 1073 | if (dir == DMA_MEM_TO_DEV) { |
65bf2205 | 1074 | cfg.dst_addr = port_addr; |
a30b95a7 GU |
1075 | cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
1076 | } else { | |
65bf2205 | 1077 | cfg.src_addr = port_addr; |
a30b95a7 GU |
1078 | cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; |
1079 | } | |
65bf2205 GU |
1080 | |
1081 | ret = dmaengine_slave_config(chan, &cfg); | |
1082 | if (ret) { | |
1083 | dev_warn(dev, "dmaengine_slave_config failed %d\n", ret); | |
1084 | dma_release_channel(chan); | |
1085 | return NULL; | |
1086 | } | |
1087 | ||
1088 | return chan; | |
1089 | } | |
1090 | ||
2f777ec9 | 1091 | static int rspi_request_dma(struct device *dev, struct spi_master *master, |
fcdc49ae | 1092 | const struct resource *res) |
65bf2205 | 1093 | { |
fcdc49ae | 1094 | const struct rspi_plat_data *rspi_pd = dev_get_platdata(dev); |
e825b8dd GU |
1095 | unsigned int dma_tx_id, dma_rx_id; |
1096 | ||
1097 | if (dev->of_node) { | |
1098 | /* In the OF case we will get the slave IDs from the DT */ | |
1099 | dma_tx_id = 0; | |
1100 | dma_rx_id = 0; | |
1101 | } else if (rspi_pd && rspi_pd->dma_tx_id && rspi_pd->dma_rx_id) { | |
1102 | dma_tx_id = rspi_pd->dma_tx_id; | |
1103 | dma_rx_id = rspi_pd->dma_rx_id; | |
1104 | } else { | |
1105 | /* The driver assumes no error. */ | |
1106 | return 0; | |
1107 | } | |
65bf2205 | 1108 | |
e825b8dd | 1109 | master->dma_tx = rspi_request_dma_chan(dev, DMA_MEM_TO_DEV, dma_tx_id, |
2f777ec9 | 1110 | res->start + RSPI_SPDR); |
e825b8dd | 1111 | if (!master->dma_tx) |
5f338d0c GU |
1112 | return -ENODEV; |
1113 | ||
e825b8dd | 1114 | master->dma_rx = rspi_request_dma_chan(dev, DMA_DEV_TO_MEM, dma_rx_id, |
2f777ec9 | 1115 | res->start + RSPI_SPDR); |
e825b8dd GU |
1116 | if (!master->dma_rx) { |
1117 | dma_release_channel(master->dma_tx); | |
1118 | master->dma_tx = NULL; | |
5f338d0c | 1119 | return -ENODEV; |
a3633fe7 | 1120 | } |
0243c536 | 1121 | |
2f777ec9 | 1122 | master->can_dma = rspi_can_dma; |
5f338d0c | 1123 | dev_info(dev, "DMA available"); |
0243c536 | 1124 | return 0; |
a3633fe7 SY |
1125 | } |
1126 | ||
afcc98de | 1127 | static void rspi_release_dma(struct spi_master *master) |
a3633fe7 | 1128 | { |
afcc98de GU |
1129 | if (master->dma_tx) |
1130 | dma_release_channel(master->dma_tx); | |
1131 | if (master->dma_rx) | |
1132 | dma_release_channel(master->dma_rx); | |
a3633fe7 SY |
1133 | } |
1134 | ||
fd4a319b | 1135 | static int rspi_remove(struct platform_device *pdev) |
0b2182dd | 1136 | { |
5ffbe2d9 | 1137 | struct rspi_data *rspi = platform_get_drvdata(pdev); |
0b2182dd | 1138 | |
afcc98de | 1139 | rspi_release_dma(rspi->master); |
490c9774 | 1140 | pm_runtime_disable(&pdev->dev); |
0b2182dd SY |
1141 | |
1142 | return 0; | |
1143 | } | |
1144 | ||
426ef76d | 1145 | static const struct spi_ops rspi_ops = { |
b42e0359 GU |
1146 | .set_config_register = rspi_set_config_register, |
1147 | .transfer_one = rspi_transfer_one, | |
1148 | .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP, | |
1149 | .flags = SPI_MASTER_MUST_TX, | |
2f777ec9 | 1150 | .fifo_size = 8, |
426ef76d GU |
1151 | }; |
1152 | ||
1153 | static const struct spi_ops rspi_rz_ops = { | |
b42e0359 GU |
1154 | .set_config_register = rspi_rz_set_config_register, |
1155 | .transfer_one = rspi_rz_transfer_one, | |
1156 | .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP, | |
1157 | .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX, | |
2f777ec9 | 1158 | .fifo_size = 8, /* 8 for TX, 32 for RX */ |
426ef76d GU |
1159 | }; |
1160 | ||
1161 | static const struct spi_ops qspi_ops = { | |
b42e0359 GU |
1162 | .set_config_register = qspi_set_config_register, |
1163 | .transfer_one = qspi_transfer_one, | |
1164 | .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP | | |
1165 | SPI_TX_DUAL | SPI_TX_QUAD | | |
1166 | SPI_RX_DUAL | SPI_RX_QUAD, | |
1167 | .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX, | |
2f777ec9 | 1168 | .fifo_size = 32, |
426ef76d GU |
1169 | }; |
1170 | ||
1171 | #ifdef CONFIG_OF | |
1172 | static const struct of_device_id rspi_of_match[] = { | |
1173 | /* RSPI on legacy SH */ | |
1174 | { .compatible = "renesas,rspi", .data = &rspi_ops }, | |
1175 | /* RSPI on RZ/A1H */ | |
1176 | { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops }, | |
1177 | /* QSPI on R-Car Gen2 */ | |
1178 | { .compatible = "renesas,qspi", .data = &qspi_ops }, | |
1179 | { /* sentinel */ } | |
1180 | }; | |
1181 | ||
1182 | MODULE_DEVICE_TABLE(of, rspi_of_match); | |
1183 | ||
1184 | static int rspi_parse_dt(struct device *dev, struct spi_master *master) | |
1185 | { | |
1186 | u32 num_cs; | |
1187 | int error; | |
1188 | ||
1189 | /* Parse DT properties */ | |
1190 | error = of_property_read_u32(dev->of_node, "num-cs", &num_cs); | |
1191 | if (error) { | |
1192 | dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error); | |
1193 | return error; | |
1194 | } | |
1195 | ||
1196 | master->num_chipselect = num_cs; | |
1197 | return 0; | |
1198 | } | |
1199 | #else | |
64b67def | 1200 | #define rspi_of_match NULL |
426ef76d GU |
1201 | static inline int rspi_parse_dt(struct device *dev, struct spi_master *master) |
1202 | { | |
1203 | return -EINVAL; | |
1204 | } | |
1205 | #endif /* CONFIG_OF */ | |
1206 | ||
93722206 GU |
1207 | static int rspi_request_irq(struct device *dev, unsigned int irq, |
1208 | irq_handler_t handler, const char *suffix, | |
1209 | void *dev_id) | |
1210 | { | |
43937455 GU |
1211 | const char *name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s", |
1212 | dev_name(dev), suffix); | |
93722206 GU |
1213 | if (!name) |
1214 | return -ENOMEM; | |
43937455 | 1215 | |
93722206 GU |
1216 | return devm_request_irq(dev, irq, handler, 0, name, dev_id); |
1217 | } | |
1218 | ||
fd4a319b | 1219 | static int rspi_probe(struct platform_device *pdev) |
0b2182dd SY |
1220 | { |
1221 | struct resource *res; | |
1222 | struct spi_master *master; | |
1223 | struct rspi_data *rspi; | |
93722206 | 1224 | int ret; |
426ef76d GU |
1225 | const struct of_device_id *of_id; |
1226 | const struct rspi_plat_data *rspi_pd; | |
5ce0ba88 | 1227 | const struct spi_ops *ops; |
0b2182dd | 1228 | |
0b2182dd SY |
1229 | master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data)); |
1230 | if (master == NULL) { | |
1231 | dev_err(&pdev->dev, "spi_alloc_master error.\n"); | |
1232 | return -ENOMEM; | |
1233 | } | |
1234 | ||
426ef76d GU |
1235 | of_id = of_match_device(rspi_of_match, &pdev->dev); |
1236 | if (of_id) { | |
1237 | ops = of_id->data; | |
1238 | ret = rspi_parse_dt(&pdev->dev, master); | |
1239 | if (ret) | |
1240 | goto error1; | |
1241 | } else { | |
1242 | ops = (struct spi_ops *)pdev->id_entry->driver_data; | |
1243 | rspi_pd = dev_get_platdata(&pdev->dev); | |
1244 | if (rspi_pd && rspi_pd->num_chipselect) | |
1245 | master->num_chipselect = rspi_pd->num_chipselect; | |
1246 | else | |
1247 | master->num_chipselect = 2; /* default */ | |
d64b4726 | 1248 | } |
426ef76d GU |
1249 | |
1250 | /* ops parameter check */ | |
1251 | if (!ops->set_config_register) { | |
1252 | dev_err(&pdev->dev, "there is no set_config_register\n"); | |
1253 | ret = -ENODEV; | |
1254 | goto error1; | |
1255 | } | |
1256 | ||
0b2182dd | 1257 | rspi = spi_master_get_devdata(master); |
24b5a82c | 1258 | platform_set_drvdata(pdev, rspi); |
5ce0ba88 | 1259 | rspi->ops = ops; |
0b2182dd | 1260 | rspi->master = master; |
5d79e9ac LP |
1261 | |
1262 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
1263 | rspi->addr = devm_ioremap_resource(&pdev->dev, res); | |
1264 | if (IS_ERR(rspi->addr)) { | |
1265 | ret = PTR_ERR(rspi->addr); | |
0b2182dd SY |
1266 | goto error1; |
1267 | } | |
1268 | ||
29f397b7 | 1269 | rspi->clk = devm_clk_get(&pdev->dev, NULL); |
0b2182dd SY |
1270 | if (IS_ERR(rspi->clk)) { |
1271 | dev_err(&pdev->dev, "cannot get clock\n"); | |
1272 | ret = PTR_ERR(rspi->clk); | |
5d79e9ac | 1273 | goto error1; |
0b2182dd | 1274 | } |
17fe0d9a | 1275 | |
490c9774 | 1276 | pm_runtime_enable(&pdev->dev); |
0b2182dd | 1277 | |
0b2182dd SY |
1278 | init_waitqueue_head(&rspi->wait); |
1279 | ||
0b2182dd SY |
1280 | master->bus_num = pdev->id; |
1281 | master->setup = rspi_setup; | |
490c9774 | 1282 | master->auto_runtime_pm = true; |
eb557f75 | 1283 | master->transfer_one = ops->transfer_one; |
79d23495 GU |
1284 | master->prepare_message = rspi_prepare_message; |
1285 | master->unprepare_message = rspi_unprepare_message; | |
880c6d11 | 1286 | master->mode_bits = ops->mode_bits; |
b42e0359 | 1287 | master->flags = ops->flags; |
426ef76d | 1288 | master->dev.of_node = pdev->dev.of_node; |
0b2182dd | 1289 | |
93722206 GU |
1290 | ret = platform_get_irq_byname(pdev, "rx"); |
1291 | if (ret < 0) { | |
1292 | ret = platform_get_irq_byname(pdev, "mux"); | |
1293 | if (ret < 0) | |
1294 | ret = platform_get_irq(pdev, 0); | |
1295 | if (ret >= 0) | |
1296 | rspi->rx_irq = rspi->tx_irq = ret; | |
1297 | } else { | |
1298 | rspi->rx_irq = ret; | |
1299 | ret = platform_get_irq_byname(pdev, "tx"); | |
1300 | if (ret >= 0) | |
1301 | rspi->tx_irq = ret; | |
1302 | } | |
1303 | if (ret < 0) { | |
1304 | dev_err(&pdev->dev, "platform_get_irq error\n"); | |
1305 | goto error2; | |
1306 | } | |
1307 | ||
1308 | if (rspi->rx_irq == rspi->tx_irq) { | |
1309 | /* Single multiplexed interrupt */ | |
1310 | ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux, | |
1311 | "mux", rspi); | |
1312 | } else { | |
1313 | /* Multi-interrupt mode, only SPRI and SPTI are used */ | |
1314 | ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx, | |
1315 | "rx", rspi); | |
1316 | if (!ret) | |
1317 | ret = rspi_request_irq(&pdev->dev, rspi->tx_irq, | |
1318 | rspi_irq_tx, "tx", rspi); | |
1319 | } | |
0b2182dd SY |
1320 | if (ret < 0) { |
1321 | dev_err(&pdev->dev, "request_irq error\n"); | |
fcb4ed74 | 1322 | goto error2; |
0b2182dd SY |
1323 | } |
1324 | ||
2f777ec9 | 1325 | ret = rspi_request_dma(&pdev->dev, master, res); |
27e105a6 GU |
1326 | if (ret < 0) |
1327 | dev_warn(&pdev->dev, "DMA not available, using PIO\n"); | |
a3633fe7 | 1328 | |
9e03d05e | 1329 | ret = devm_spi_register_master(&pdev->dev, master); |
0b2182dd SY |
1330 | if (ret < 0) { |
1331 | dev_err(&pdev->dev, "spi_register_master error.\n"); | |
fcb4ed74 | 1332 | goto error3; |
0b2182dd SY |
1333 | } |
1334 | ||
1335 | dev_info(&pdev->dev, "probed\n"); | |
1336 | ||
1337 | return 0; | |
1338 | ||
fcb4ed74 | 1339 | error3: |
afcc98de | 1340 | rspi_release_dma(master); |
fcb4ed74 | 1341 | error2: |
490c9774 | 1342 | pm_runtime_disable(&pdev->dev); |
0b2182dd SY |
1343 | error1: |
1344 | spi_master_put(master); | |
1345 | ||
1346 | return ret; | |
1347 | } | |
1348 | ||
8634dafa | 1349 | static const struct platform_device_id spi_driver_ids[] = { |
5ce0ba88 | 1350 | { "rspi", (kernel_ulong_t)&rspi_ops }, |
862d357f | 1351 | { "rspi-rz", (kernel_ulong_t)&rspi_rz_ops }, |
5ce0ba88 HCM |
1352 | { "qspi", (kernel_ulong_t)&qspi_ops }, |
1353 | {}, | |
1354 | }; | |
1355 | ||
1356 | MODULE_DEVICE_TABLE(platform, spi_driver_ids); | |
1357 | ||
0b2182dd SY |
1358 | static struct platform_driver rspi_driver = { |
1359 | .probe = rspi_probe, | |
fd4a319b | 1360 | .remove = rspi_remove, |
5ce0ba88 | 1361 | .id_table = spi_driver_ids, |
0b2182dd | 1362 | .driver = { |
5ce0ba88 | 1363 | .name = "renesas_spi", |
426ef76d | 1364 | .of_match_table = of_match_ptr(rspi_of_match), |
0b2182dd SY |
1365 | }, |
1366 | }; | |
1367 | module_platform_driver(rspi_driver); | |
1368 | ||
1369 | MODULE_DESCRIPTION("Renesas RSPI bus driver"); | |
1370 | MODULE_LICENSE("GPL v2"); | |
1371 | MODULE_AUTHOR("Yoshihiro Shimoda"); | |
1372 | MODULE_ALIAS("platform:rspi"); |