]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * This program is free software; you can redistribute it and/or | |
3 | * modify it under the terms of the GNU General Public License | |
4 | * as published by the Free Software Foundation; either version 2 | |
5 | * of the License, or (at your option) any later version. | |
6 | * | |
7 | * This program is distributed in the hope that it will be useful, | |
8 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
9 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
10 | * GNU General Public License for more details. | |
11 | * | |
12 | * You should have received a copy of the GNU General Public License | |
13 | * along with this program; if not, write to the Free Software | |
14 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. | |
15 | * | |
16 | * Copyright (C) 2000, 2001 Kanoj Sarcar | |
17 | * Copyright (C) 2000, 2001 Ralf Baechle | |
18 | * Copyright (C) 2000, 2001 Silicon Graphics, Inc. | |
19 | * Copyright (C) 2000, 2001, 2003 Broadcom Corporation | |
20 | */ | |
21 | #include <linux/cache.h> | |
22 | #include <linux/delay.h> | |
23 | #include <linux/init.h> | |
24 | #include <linux/interrupt.h> | |
631330f5 | 25 | #include <linux/smp.h> |
1da177e4 LT |
26 | #include <linux/spinlock.h> |
27 | #include <linux/threads.h> | |
28 | #include <linux/module.h> | |
29 | #include <linux/time.h> | |
30 | #include <linux/timex.h> | |
31 | #include <linux/sched.h> | |
32 | #include <linux/cpumask.h> | |
1e35aaba | 33 | #include <linux/cpu.h> |
4e950f6f | 34 | #include <linux/err.h> |
8f99a162 | 35 | #include <linux/ftrace.h> |
1da177e4 | 36 | |
60063497 | 37 | #include <linux/atomic.h> |
1da177e4 LT |
38 | #include <asm/cpu.h> |
39 | #include <asm/processor.h> | |
bdc92d74 | 40 | #include <asm/idle.h> |
39b8d525 | 41 | #include <asm/r4k-timer.h> |
1da177e4 | 42 | #include <asm/mmu_context.h> |
7bcf7717 | 43 | #include <asm/time.h> |
b81947c6 | 44 | #include <asm/setup.h> |
1da177e4 | 45 | |
41c594ab RB |
46 | #ifdef CONFIG_MIPS_MT_SMTC |
47 | #include <asm/mipsmtregs.h> | |
48 | #endif /* CONFIG_MIPS_MT_SMTC */ | |
49 | ||
1b2bc75c | 50 | volatile cpumask_t cpu_callin_map; /* Bitmask of started secondaries */ |
2dc2ae34 | 51 | |
1da177e4 | 52 | int __cpu_number_map[NR_CPUS]; /* Map physical to logical */ |
2dc2ae34 DD |
53 | EXPORT_SYMBOL(__cpu_number_map); |
54 | ||
1da177e4 | 55 | int __cpu_logical_map[NR_CPUS]; /* Map logical to physical */ |
2dc2ae34 | 56 | EXPORT_SYMBOL(__cpu_logical_map); |
1da177e4 | 57 | |
0ab7aefc RB |
58 | /* Number of TCs (or siblings in Intel speak) per CPU core */ |
59 | int smp_num_siblings = 1; | |
60 | EXPORT_SYMBOL(smp_num_siblings); | |
61 | ||
62 | /* representing the TCs (or siblings in Intel speak) of each logical CPU */ | |
63 | cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly; | |
64 | EXPORT_SYMBOL(cpu_sibling_map); | |
65 | ||
66 | /* representing cpus for which sibling maps can be computed */ | |
67 | static cpumask_t cpu_sibling_setup_map; | |
68 | ||
69 | static inline void set_cpu_sibling_map(int cpu) | |
70 | { | |
71 | int i; | |
72 | ||
73 | cpu_set(cpu, cpu_sibling_setup_map); | |
74 | ||
75 | if (smp_num_siblings > 1) { | |
76 | for_each_cpu_mask(i, cpu_sibling_setup_map) { | |
77 | if (cpu_data[cpu].core == cpu_data[i].core) { | |
78 | cpu_set(i, cpu_sibling_map[cpu]); | |
79 | cpu_set(cpu, cpu_sibling_map[i]); | |
80 | } | |
81 | } | |
82 | } else | |
83 | cpu_set(cpu, cpu_sibling_map[cpu]); | |
84 | } | |
85 | ||
87353d8a | 86 | struct plat_smp_ops *mp_ops; |
82d45de6 | 87 | EXPORT_SYMBOL(mp_ops); |
87353d8a RB |
88 | |
89 | __cpuinit void register_smp_ops(struct plat_smp_ops *ops) | |
90 | { | |
83738e30 TS |
91 | if (mp_ops) |
92 | printk(KERN_WARNING "Overriding previously set SMP ops\n"); | |
87353d8a RB |
93 | |
94 | mp_ops = ops; | |
95 | } | |
96 | ||
1da177e4 LT |
97 | /* |
98 | * First C code run on the secondary CPUs after being started up by | |
99 | * the master. | |
100 | */ | |
4ebd5233 | 101 | asmlinkage __cpuinit void start_secondary(void) |
1da177e4 | 102 | { |
5bfb5d69 | 103 | unsigned int cpu; |
1da177e4 | 104 | |
41c594ab RB |
105 | #ifdef CONFIG_MIPS_MT_SMTC |
106 | /* Only do cpu_probe for first TC of CPU */ | |
889a4c7b SH |
107 | if ((read_c0_tcbind() & TCBIND_CURTC) != 0) |
108 | __cpu_name[smp_processor_id()] = __cpu_name[0]; | |
109 | else | |
41c594ab | 110 | #endif /* CONFIG_MIPS_MT_SMTC */ |
1da177e4 LT |
111 | cpu_probe(); |
112 | cpu_report(); | |
6650df3c | 113 | per_cpu_trap_init(false); |
7bcf7717 | 114 | mips_clockevent_init(); |
87353d8a | 115 | mp_ops->init_secondary(); |
1da177e4 LT |
116 | |
117 | /* | |
118 | * XXX parity protection should be folded in here when it's converted | |
119 | * to an option instead of something based on .cputype | |
120 | */ | |
121 | ||
122 | calibrate_delay(); | |
5bfb5d69 NP |
123 | preempt_disable(); |
124 | cpu = smp_processor_id(); | |
1da177e4 LT |
125 | cpu_data[cpu].udelay_val = loops_per_jiffy; |
126 | ||
e545a614 MS |
127 | notify_cpu_starting(cpu); |
128 | ||
b9a09a06 YZ |
129 | set_cpu_online(cpu, true); |
130 | ||
0ab7aefc | 131 | set_cpu_sibling_map(cpu); |
1da177e4 LT |
132 | |
133 | cpu_set(cpu, cpu_callin_map); | |
134 | ||
cf9bfe55 | 135 | synchronise_count_slave(cpu); |
39b8d525 | 136 | |
b789ad63 YZ |
137 | /* |
138 | * irq will be enabled in ->smp_finish(), enabling it too early | |
139 | * is dangerous. | |
140 | */ | |
141 | WARN_ON_ONCE(!irqs_disabled()); | |
5309bdac YZ |
142 | mp_ops->smp_finish(); |
143 | ||
cdbedc61 | 144 | cpu_startup_entry(CPUHP_ONLINE); |
1da177e4 LT |
145 | } |
146 | ||
2f304c0a JA |
147 | /* |
148 | * Call into both interrupt handlers, as we share the IPI for them | |
149 | */ | |
8f99a162 | 150 | void __irq_entry smp_call_function_interrupt(void) |
1da177e4 | 151 | { |
1da177e4 | 152 | irq_enter(); |
2f304c0a JA |
153 | generic_smp_call_function_single_interrupt(); |
154 | generic_smp_call_function_interrupt(); | |
1da177e4 | 155 | irq_exit(); |
b4b2917c PW |
156 | } |
157 | ||
1da177e4 LT |
158 | static void stop_this_cpu(void *dummy) |
159 | { | |
160 | /* | |
161 | * Remove this CPU: | |
162 | */ | |
0b5f9c00 | 163 | set_cpu_online(smp_processor_id(), false); |
7920c4d6 RB |
164 | for (;;) { |
165 | if (cpu_wait) | |
166 | (*cpu_wait)(); /* Wait if available. */ | |
167 | } | |
1da177e4 LT |
168 | } |
169 | ||
170 | void smp_send_stop(void) | |
171 | { | |
8691e5a8 | 172 | smp_call_function(stop_this_cpu, NULL, 0); |
1da177e4 LT |
173 | } |
174 | ||
175 | void __init smp_cpus_done(unsigned int max_cpus) | |
176 | { | |
87353d8a | 177 | mp_ops->cpus_done(); |
1da177e4 LT |
178 | } |
179 | ||
180 | /* called from main before smp_init() */ | |
181 | void __init smp_prepare_cpus(unsigned int max_cpus) | |
182 | { | |
1da177e4 LT |
183 | init_new_context(current, &init_mm); |
184 | current_thread_info()->cpu = 0; | |
87353d8a | 185 | mp_ops->prepare_cpus(max_cpus); |
0ab7aefc | 186 | set_cpu_sibling_map(0); |
320e6aba | 187 | #ifndef CONFIG_HOTPLUG_CPU |
0b5f9c00 | 188 | init_cpu_present(cpu_possible_mask); |
320e6aba | 189 | #endif |
1da177e4 LT |
190 | } |
191 | ||
192 | /* preload SMP state for boot cpu */ | |
28eb0e46 | 193 | void smp_prepare_boot_cpu(void) |
1da177e4 | 194 | { |
4037ac6e RR |
195 | set_cpu_possible(0, true); |
196 | set_cpu_online(0, true); | |
1da177e4 LT |
197 | cpu_set(0, cpu_callin_map); |
198 | } | |
199 | ||
8239c25f | 200 | int __cpuinit __cpu_up(unsigned int cpu, struct task_struct *tidle) |
1da177e4 | 201 | { |
360014a3 | 202 | mp_ops->boot_secondary(cpu, tidle); |
1da177e4 | 203 | |
b727a602 RB |
204 | /* |
205 | * Trust is futile. We should really have timeouts ... | |
206 | */ | |
1da177e4 LT |
207 | while (!cpu_isset(cpu, cpu_callin_map)) |
208 | udelay(100); | |
1da177e4 | 209 | |
cf9bfe55 | 210 | synchronise_count_master(cpu); |
1da177e4 LT |
211 | return 0; |
212 | } | |
213 | ||
1da177e4 LT |
214 | /* Not really SMP stuff ... */ |
215 | int setup_profiling_timer(unsigned int multiplier) | |
216 | { | |
217 | return 0; | |
218 | } | |
219 | ||
220 | static void flush_tlb_all_ipi(void *info) | |
221 | { | |
222 | local_flush_tlb_all(); | |
223 | } | |
224 | ||
225 | void flush_tlb_all(void) | |
226 | { | |
15c8b6c1 | 227 | on_each_cpu(flush_tlb_all_ipi, NULL, 1); |
1da177e4 LT |
228 | } |
229 | ||
230 | static void flush_tlb_mm_ipi(void *mm) | |
231 | { | |
232 | local_flush_tlb_mm((struct mm_struct *)mm); | |
233 | } | |
234 | ||
25969354 RB |
235 | /* |
236 | * Special Variant of smp_call_function for use by TLB functions: | |
237 | * | |
238 | * o No return value | |
239 | * o collapses to normal function call on UP kernels | |
240 | * o collapses to normal function call on systems with a single shared | |
241 | * primary cache. | |
242 | * o CONFIG_MIPS_MT_SMTC currently implies there is only one physical core. | |
243 | */ | |
244 | static inline void smp_on_other_tlbs(void (*func) (void *info), void *info) | |
245 | { | |
246 | #ifndef CONFIG_MIPS_MT_SMTC | |
8691e5a8 | 247 | smp_call_function(func, info, 1); |
25969354 RB |
248 | #endif |
249 | } | |
250 | ||
251 | static inline void smp_on_each_tlb(void (*func) (void *info), void *info) | |
252 | { | |
253 | preempt_disable(); | |
254 | ||
255 | smp_on_other_tlbs(func, info); | |
256 | func(info); | |
257 | ||
258 | preempt_enable(); | |
259 | } | |
260 | ||
1da177e4 LT |
261 | /* |
262 | * The following tlb flush calls are invoked when old translations are | |
263 | * being torn down, or pte attributes are changing. For single threaded | |
264 | * address spaces, a new context is obtained on the current cpu, and tlb | |
265 | * context on other cpus are invalidated to force a new context allocation | |
266 | * at switch_mm time, should the mm ever be used on other cpus. For | |
267 | * multithreaded address spaces, intercpu interrupts have to be sent. | |
268 | * Another case where intercpu interrupts are required is when the target | |
269 | * mm might be active on another cpu (eg debuggers doing the flushes on | |
270 | * behalf of debugees, kswapd stealing pages from another process etc). | |
271 | * Kanoj 07/00. | |
272 | */ | |
273 | ||
274 | void flush_tlb_mm(struct mm_struct *mm) | |
275 | { | |
276 | preempt_disable(); | |
277 | ||
278 | if ((atomic_read(&mm->mm_users) != 1) || (current->mm != mm)) { | |
c50cade9 | 279 | smp_on_other_tlbs(flush_tlb_mm_ipi, mm); |
1da177e4 | 280 | } else { |
b5eb5511 RB |
281 | unsigned int cpu; |
282 | ||
0b5f9c00 RR |
283 | for_each_online_cpu(cpu) { |
284 | if (cpu != smp_processor_id() && cpu_context(cpu, mm)) | |
b5eb5511 | 285 | cpu_context(cpu, mm) = 0; |
0b5f9c00 | 286 | } |
1da177e4 LT |
287 | } |
288 | local_flush_tlb_mm(mm); | |
289 | ||
290 | preempt_enable(); | |
291 | } | |
292 | ||
293 | struct flush_tlb_data { | |
294 | struct vm_area_struct *vma; | |
295 | unsigned long addr1; | |
296 | unsigned long addr2; | |
297 | }; | |
298 | ||
299 | static void flush_tlb_range_ipi(void *info) | |
300 | { | |
c50cade9 | 301 | struct flush_tlb_data *fd = info; |
1da177e4 LT |
302 | |
303 | local_flush_tlb_range(fd->vma, fd->addr1, fd->addr2); | |
304 | } | |
305 | ||
306 | void flush_tlb_range(struct vm_area_struct *vma, unsigned long start, unsigned long end) | |
307 | { | |
308 | struct mm_struct *mm = vma->vm_mm; | |
309 | ||
310 | preempt_disable(); | |
311 | if ((atomic_read(&mm->mm_users) != 1) || (current->mm != mm)) { | |
89a8a5a6 RB |
312 | struct flush_tlb_data fd = { |
313 | .vma = vma, | |
314 | .addr1 = start, | |
315 | .addr2 = end, | |
316 | }; | |
1da177e4 | 317 | |
c50cade9 | 318 | smp_on_other_tlbs(flush_tlb_range_ipi, &fd); |
1da177e4 | 319 | } else { |
b5eb5511 RB |
320 | unsigned int cpu; |
321 | ||
0b5f9c00 RR |
322 | for_each_online_cpu(cpu) { |
323 | if (cpu != smp_processor_id() && cpu_context(cpu, mm)) | |
b5eb5511 | 324 | cpu_context(cpu, mm) = 0; |
0b5f9c00 | 325 | } |
1da177e4 LT |
326 | } |
327 | local_flush_tlb_range(vma, start, end); | |
328 | preempt_enable(); | |
329 | } | |
330 | ||
331 | static void flush_tlb_kernel_range_ipi(void *info) | |
332 | { | |
c50cade9 | 333 | struct flush_tlb_data *fd = info; |
1da177e4 LT |
334 | |
335 | local_flush_tlb_kernel_range(fd->addr1, fd->addr2); | |
336 | } | |
337 | ||
338 | void flush_tlb_kernel_range(unsigned long start, unsigned long end) | |
339 | { | |
89a8a5a6 RB |
340 | struct flush_tlb_data fd = { |
341 | .addr1 = start, | |
342 | .addr2 = end, | |
343 | }; | |
1da177e4 | 344 | |
15c8b6c1 | 345 | on_each_cpu(flush_tlb_kernel_range_ipi, &fd, 1); |
1da177e4 LT |
346 | } |
347 | ||
348 | static void flush_tlb_page_ipi(void *info) | |
349 | { | |
c50cade9 | 350 | struct flush_tlb_data *fd = info; |
1da177e4 LT |
351 | |
352 | local_flush_tlb_page(fd->vma, fd->addr1); | |
353 | } | |
354 | ||
355 | void flush_tlb_page(struct vm_area_struct *vma, unsigned long page) | |
356 | { | |
357 | preempt_disable(); | |
358 | if ((atomic_read(&vma->vm_mm->mm_users) != 1) || (current->mm != vma->vm_mm)) { | |
89a8a5a6 RB |
359 | struct flush_tlb_data fd = { |
360 | .vma = vma, | |
361 | .addr1 = page, | |
362 | }; | |
1da177e4 | 363 | |
c50cade9 | 364 | smp_on_other_tlbs(flush_tlb_page_ipi, &fd); |
1da177e4 | 365 | } else { |
b5eb5511 RB |
366 | unsigned int cpu; |
367 | ||
0b5f9c00 RR |
368 | for_each_online_cpu(cpu) { |
369 | if (cpu != smp_processor_id() && cpu_context(cpu, vma->vm_mm)) | |
b5eb5511 | 370 | cpu_context(cpu, vma->vm_mm) = 0; |
0b5f9c00 | 371 | } |
1da177e4 LT |
372 | } |
373 | local_flush_tlb_page(vma, page); | |
374 | preempt_enable(); | |
375 | } | |
376 | ||
377 | static void flush_tlb_one_ipi(void *info) | |
378 | { | |
379 | unsigned long vaddr = (unsigned long) info; | |
380 | ||
381 | local_flush_tlb_one(vaddr); | |
382 | } | |
383 | ||
384 | void flush_tlb_one(unsigned long vaddr) | |
385 | { | |
25969354 | 386 | smp_on_each_tlb(flush_tlb_one_ipi, (void *) vaddr); |
1da177e4 LT |
387 | } |
388 | ||
389 | EXPORT_SYMBOL(flush_tlb_page); | |
390 | EXPORT_SYMBOL(flush_tlb_one); | |
7aa1c8f4 RB |
391 | |
392 | #if defined(CONFIG_KEXEC) | |
393 | void (*dump_ipi_function_ptr)(void *) = NULL; | |
394 | void dump_send_ipi(void (*dump_ipi_callback)(void *)) | |
395 | { | |
396 | int i; | |
397 | int cpu = smp_processor_id(); | |
398 | ||
399 | dump_ipi_function_ptr = dump_ipi_callback; | |
400 | smp_mb(); | |
401 | for_each_online_cpu(i) | |
402 | if (i != cpu) | |
403 | mp_ops->send_ipi_single(i, SMP_DUMP); | |
404 | ||
405 | } | |
406 | EXPORT_SYMBOL(dump_send_ipi); | |
407 | #endif |