]> Git Repo - linux.git/blame - drivers/gpio/gpio-sch.c
Merge branch 'timers-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[linux.git] / drivers / gpio / gpio-sch.c
CommitLineData
be9b06b2 1/*
c103de24 2 * GPIO interface for Intel Poulsbo SCH
be9b06b2
DT
3 *
4 * Copyright (c) 2010 CompuLab Ltd
5 * Author: Denis Turischev <[email protected]>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License 2 as published
9 * by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; see the file COPYING. If not, write to
18 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#include <linux/init.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/io.h>
25#include <linux/errno.h>
26#include <linux/acpi.h>
27#include <linux/platform_device.h>
f04ddfcd 28#include <linux/pci_ids.h>
4c1abc84 29#include <linux/gpio/driver.h>
be9b06b2 30
c479ff09
MW
31#define GEN 0x00
32#define GIO 0x04
33#define GLV 0x08
34
35struct sch_gpio {
36 struct gpio_chip chip;
37 spinlock_t lock;
38 unsigned short iobase;
39 unsigned short core_base;
40 unsigned short resume_base;
41};
be9b06b2 42
c479ff09
MW
43static unsigned sch_gpio_offset(struct sch_gpio *sch, unsigned gpio,
44 unsigned reg)
be9b06b2 45{
c479ff09 46 unsigned base = 0;
be9b06b2 47
c479ff09
MW
48 if (gpio >= sch->resume_base) {
49 gpio -= sch->resume_base;
50 base += 0x20;
51 }
be9b06b2 52
c479ff09 53 return base + reg + gpio / 8;
be9b06b2
DT
54}
55
c479ff09 56static unsigned sch_gpio_bit(struct sch_gpio *sch, unsigned gpio)
be9b06b2 57{
c479ff09
MW
58 if (gpio >= sch->resume_base)
59 gpio -= sch->resume_base;
60 return gpio % 8;
be9b06b2
DT
61}
62
87041a58 63static int sch_gpio_reg_get(struct sch_gpio *sch, unsigned gpio, unsigned reg)
be9b06b2 64{
be9b06b2 65 unsigned short offset, bit;
920dfd82 66 u8 reg_val;
be9b06b2 67
920dfd82 68 offset = sch_gpio_offset(sch, gpio, reg);
c479ff09 69 bit = sch_gpio_bit(sch, gpio);
be9b06b2 70
920dfd82 71 reg_val = !!(inb(sch->iobase + offset) & BIT(bit));
1e0d9823 72
920dfd82 73 return reg_val;
be9b06b2
DT
74}
75
87041a58 76static void sch_gpio_reg_set(struct sch_gpio *sch, unsigned gpio, unsigned reg,
920dfd82 77 int val)
be9b06b2 78{
3cbf1822 79 unsigned short offset, bit;
920dfd82 80 u8 reg_val;
be9b06b2 81
920dfd82
CRSF
82 offset = sch_gpio_offset(sch, gpio, reg);
83 bit = sch_gpio_bit(sch, gpio);
be9b06b2 84
920dfd82 85 reg_val = inb(sch->iobase + offset);
3cbf1822 86
920dfd82
CRSF
87 if (val)
88 outb(reg_val | BIT(bit), sch->iobase + offset);
89 else
90 outb((reg_val & ~BIT(bit)), sch->iobase + offset);
91}
be9b06b2 92
920dfd82
CRSF
93static int sch_gpio_direction_in(struct gpio_chip *gc, unsigned gpio_num)
94{
737c8fcc 95 struct sch_gpio *sch = gpiochip_get_data(gc);
be9b06b2 96
920dfd82 97 spin_lock(&sch->lock);
87041a58 98 sch_gpio_reg_set(sch, gpio_num, GIO, 1);
c479ff09 99 spin_unlock(&sch->lock);
be9b06b2
DT
100 return 0;
101}
102
c479ff09 103static int sch_gpio_get(struct gpio_chip *gc, unsigned gpio_num)
be9b06b2 104{
87041a58
CP
105 struct sch_gpio *sch = gpiochip_get_data(gc);
106 return sch_gpio_reg_get(sch, gpio_num, GLV);
be9b06b2
DT
107}
108
c479ff09 109static void sch_gpio_set(struct gpio_chip *gc, unsigned gpio_num, int val)
be9b06b2 110{
737c8fcc 111 struct sch_gpio *sch = gpiochip_get_data(gc);
be9b06b2 112
c479ff09 113 spin_lock(&sch->lock);
87041a58 114 sch_gpio_reg_set(sch, gpio_num, GLV, val);
c479ff09 115 spin_unlock(&sch->lock);
be9b06b2
DT
116}
117
c479ff09
MW
118static int sch_gpio_direction_out(struct gpio_chip *gc, unsigned gpio_num,
119 int val)
be9b06b2 120{
737c8fcc 121 struct sch_gpio *sch = gpiochip_get_data(gc);
be9b06b2 122
c479ff09 123 spin_lock(&sch->lock);
87041a58 124 sch_gpio_reg_set(sch, gpio_num, GIO, 0);
c479ff09 125 spin_unlock(&sch->lock);
1e0d9823
DK
126
127 /*
c479ff09
MW
128 * according to the datasheet, writing to the level register has no
129 * effect when GPIO is programmed as input.
130 * Actually the the level register is read-only when configured as input.
131 * Thus presetting the output level before switching to output is _NOT_ possible.
132 * Hence we set the level after configuring the GPIO as output.
133 * But we cannot prevent a short low pulse if direction is set to high
134 * and an external pull-up is connected.
135 */
136 sch_gpio_set(gc, gpio_num, val);
be9b06b2
DT
137 return 0;
138}
139
d8e764c2
LW
140static int sch_gpio_get_direction(struct gpio_chip *gc, unsigned gpio_num)
141{
142 struct sch_gpio *sch = gpiochip_get_data(gc);
143
144 return sch_gpio_reg_get(sch, gpio_num, GIO);
145}
146
e35b5ab0 147static const struct gpio_chip sch_gpio_chip = {
c479ff09 148 .label = "sch_gpio",
be9b06b2 149 .owner = THIS_MODULE,
c479ff09
MW
150 .direction_input = sch_gpio_direction_in,
151 .get = sch_gpio_get,
152 .direction_output = sch_gpio_direction_out,
153 .set = sch_gpio_set,
d8e764c2 154 .get_direction = sch_gpio_get_direction,
be9b06b2
DT
155};
156
3836309d 157static int sch_gpio_probe(struct platform_device *pdev)
be9b06b2 158{
c479ff09 159 struct sch_gpio *sch;
be9b06b2 160 struct resource *res;
f04ddfcd 161
c479ff09
MW
162 sch = devm_kzalloc(&pdev->dev, sizeof(*sch), GFP_KERNEL);
163 if (!sch)
164 return -ENOMEM;
be9b06b2
DT
165
166 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
167 if (!res)
168 return -EBUSY;
169
c479ff09
MW
170 if (!devm_request_region(&pdev->dev, res->start, resource_size(res),
171 pdev->name))
be9b06b2
DT
172 return -EBUSY;
173
c479ff09
MW
174 spin_lock_init(&sch->lock);
175 sch->iobase = res->start;
176 sch->chip = sch_gpio_chip;
177 sch->chip.label = dev_name(&pdev->dev);
58383c78 178 sch->chip.parent = &pdev->dev;
be9b06b2 179
c479ff09 180 switch (pdev->id) {
be41cf58 181 case PCI_DEVICE_ID_INTEL_SCH_LPC:
c479ff09
MW
182 sch->core_base = 0;
183 sch->resume_base = 10;
184 sch->chip.ngpio = 14;
185
be41cf58
LN
186 /*
187 * GPIO[6:0] enabled by default
188 * GPIO7 is configured by the CMC as SLPIOVR
189 * Enable GPIO[9:8] core powered gpios explicitly
190 */
87041a58
CP
191 sch_gpio_reg_set(sch, 8, GEN, 1);
192 sch_gpio_reg_set(sch, 9, GEN, 1);
be41cf58
LN
193 /*
194 * SUS_GPIO[2:0] enabled by default
195 * Enable SUS_GPIO3 resume powered gpio explicitly
196 */
87041a58 197 sch_gpio_reg_set(sch, 13, GEN, 1);
be41cf58
LN
198 break;
199
200 case PCI_DEVICE_ID_INTEL_ITC_LPC:
c479ff09
MW
201 sch->core_base = 0;
202 sch->resume_base = 5;
203 sch->chip.ngpio = 14;
be41cf58
LN
204 break;
205
206 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB:
c479ff09
MW
207 sch->core_base = 0;
208 sch->resume_base = 21;
209 sch->chip.ngpio = 30;
be41cf58
LN
210 break;
211
92021490
CRSF
212 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB:
213 sch->core_base = 0;
214 sch->resume_base = 2;
215 sch->chip.ngpio = 8;
216 break;
217
be41cf58 218 default:
c479ff09 219 return -ENODEV;
f04ddfcd 220 }
be9b06b2 221
c479ff09 222 platform_set_drvdata(pdev, sch);
be9b06b2 223
c1411464 224 return devm_gpiochip_add_data(&pdev->dev, &sch->chip, sch);
be9b06b2
DT
225}
226
227static struct platform_driver sch_gpio_driver = {
228 .driver = {
229 .name = "sch_gpio",
be9b06b2
DT
230 },
231 .probe = sch_gpio_probe,
be9b06b2
DT
232};
233
6f61415e 234module_platform_driver(sch_gpio_driver);
be9b06b2
DT
235
236MODULE_AUTHOR("Denis Turischev <[email protected]>");
237MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
238MODULE_LICENSE("GPL");
239MODULE_ALIAS("platform:sch_gpio");
This page took 0.567819 seconds and 4 git commands to generate.