]> Git Repo - linux.git/blame - drivers/tty/serial/imx.c
tty: serial: imx: fix potential deadlock
[linux.git] / drivers / tty / serial / imx.c
CommitLineData
e3b3d0f5 1// SPDX-License-Identifier: GPL-2.0+
1da177e4 2/*
f890cef2 3 * Driver for Motorola/Freescale IMX serial ports
1da177e4 4 *
f890cef2 5 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
1da177e4 6 *
f890cef2
UKK
7 * Author: Sascha Hauer <[email protected]>
8 * Copyright (C) 2004 Pengutronix
1da177e4 9 */
1da177e4 10
1da177e4
LT
11#include <linux/module.h>
12#include <linux/ioport.h>
13#include <linux/init.h>
14#include <linux/console.h>
15#include <linux/sysrq.h>
d052d1be 16#include <linux/platform_device.h>
1da177e4
LT
17#include <linux/tty.h>
18#include <linux/tty_flip.h>
19#include <linux/serial_core.h>
20#include <linux/serial.h>
38a41fdf 21#include <linux/clk.h>
b6e49138 22#include <linux/delay.h>
bd78ecd6 23#include <linux/ktime.h>
fcfed1be 24#include <linux/pinctrl/consumer.h>
534fca06 25#include <linux/rational.h>
5a0e3ad6 26#include <linux/slab.h>
22698aa2
SG
27#include <linux/of.h>
28#include <linux/of_device.h>
e32a9f8f 29#include <linux/io.h>
b4cdc8f6 30#include <linux/dma-mapping.h>
1da177e4 31
1da177e4 32#include <asm/irq.h>
82906b13 33#include <linux/platform_data/serial-imx.h>
b4cdc8f6 34#include <linux/platform_data/dma-imx.h>
1da177e4 35
58362d5b
UKK
36#include "serial_mctrl_gpio.h"
37
ff4bfb21
SH
38/* Register definitions */
39#define URXD0 0x0 /* Receiver Register */
40#define URTX0 0x40 /* Transmitter Register */
41#define UCR1 0x80 /* Control Register 1 */
42#define UCR2 0x84 /* Control Register 2 */
43#define UCR3 0x88 /* Control Register 3 */
44#define UCR4 0x8c /* Control Register 4 */
45#define UFCR 0x90 /* FIFO Control Register */
46#define USR1 0x94 /* Status Register 1 */
47#define USR2 0x98 /* Status Register 2 */
48#define UESC 0x9c /* Escape Character Register */
49#define UTIM 0xa0 /* Escape Timer Register */
50#define UBIR 0xa4 /* BRM Incremental Register */
51#define UBMR 0xa8 /* BRM Modulator Register */
52#define UBRC 0xac /* Baud Rate Count Register */
fe6b540a
SG
53#define IMX21_ONEMS 0xb0 /* One Millisecond register */
54#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
55#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
ff4bfb21
SH
56
57/* UART Control Register Bit Fields.*/
55d8693a 58#define URXD_DUMMY_READ (1<<16)
82313e66
SK
59#define URXD_CHARRDY (1<<15)
60#define URXD_ERR (1<<14)
61#define URXD_OVRRUN (1<<13)
62#define URXD_FRMERR (1<<12)
63#define URXD_BRK (1<<11)
64#define URXD_PRERR (1<<10)
26c47412 65#define URXD_RX_DATA (0xFF<<0)
82313e66
SK
66#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
67#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
68#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
69#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
b4cdc8f6 70#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
82313e66 71#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
302e8dcc 72#define UCR1_RXDMAEN (1<<8) /* Recv ready DMA enable */
82313e66
SK
73#define UCR1_IREN (1<<7) /* Infrared interface enable */
74#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
75#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
76#define UCR1_SNDBRK (1<<4) /* Send break */
302e8dcc 77#define UCR1_TXDMAEN (1<<3) /* Transmitter ready DMA enable */
82313e66 78#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
b4cdc8f6 79#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
82313e66
SK
80#define UCR1_DOZE (1<<1) /* Doze */
81#define UCR1_UARTEN (1<<0) /* UART enabled */
82#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
83#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
84#define UCR2_CTSC (1<<13) /* CTS pin control */
85#define UCR2_CTS (1<<12) /* Clear to send */
86#define UCR2_ESCEN (1<<11) /* Escape enable */
87#define UCR2_PREN (1<<8) /* Parity enable */
88#define UCR2_PROE (1<<7) /* Parity odd/even */
89#define UCR2_STPB (1<<6) /* Stop */
90#define UCR2_WS (1<<5) /* Word size */
91#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
92#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
93#define UCR2_TXEN (1<<2) /* Transmitter enabled */
94#define UCR2_RXEN (1<<1) /* Receiver enabled */
95#define UCR2_SRST (1<<0) /* SW reset */
96#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
97#define UCR3_PARERREN (1<<12) /* Parity enable */
98#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
99#define UCR3_DSR (1<<10) /* Data set ready */
100#define UCR3_DCD (1<<9) /* Data carrier detect */
101#define UCR3_RI (1<<8) /* Ring indicator */
b38cb7d2 102#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
82313e66
SK
103#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
104#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
105#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
27e16501 106#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
82313e66
SK
107#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
108#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
109#define UCR3_BPEN (1<<0) /* Preset registers enable */
110#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
111#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
112#define UCR4_INVR (1<<9) /* Inverted infrared reception */
113#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
114#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
115#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
b4cdc8f6 116#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
82313e66
SK
117#define UCR4_IRSC (1<<5) /* IR special case */
118#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
119#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
120#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
121#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
122#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
123#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
124#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
125#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
126#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
127#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
128#define USR1_RTSS (1<<14) /* RTS pin status */
129#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
130#define USR1_RTSD (1<<12) /* RTS delta */
131#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
132#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
133#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
86a04ba6 134#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
27e16501 135#define USR1_DTRD (1<<7) /* DTR Delta */
82313e66
SK
136#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
137#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
138#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
139#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
140#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
141#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
142#define USR2_IDLE (1<<12) /* Idle condition */
90ebc483
UKK
143#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
144#define USR2_RIIN (1<<9) /* Ring Indicator Input */
82313e66
SK
145#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
146#define USR2_WAKE (1<<7) /* Wake */
90ebc483 147#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
82313e66
SK
148#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
149#define USR2_TXDC (1<<3) /* Transmitter complete */
150#define USR2_BRCD (1<<2) /* Break condition */
151#define USR2_ORE (1<<1) /* Overrun error */
152#define USR2_RDR (1<<0) /* Recv data ready */
153#define UTS_FRCPERR (1<<13) /* Force parity error */
154#define UTS_LOOP (1<<12) /* Loop tx and rx */
155#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
156#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
157#define UTS_TXFULL (1<<4) /* TxFIFO full */
158#define UTS_RXFULL (1<<3) /* RxFIFO full */
159#define UTS_SOFTRST (1<<0) /* Software reset */
ff4bfb21 160
1da177e4 161/* We've been assigned a range on the "Low-density serial ports" major */
82313e66
SK
162#define SERIAL_IMX_MAJOR 207
163#define MINOR_START 16
e3d13ff4 164#define DEV_NAME "ttymxc"
1da177e4 165
1da177e4
LT
166/*
167 * This determines how often we check the modem status signals
168 * for any change. They generally aren't connected to an IRQ
169 * so we have to poll them. We also check immediately before
170 * filling the TX fifo incase CTS has been dropped.
171 */
172#define MCTRL_TIMEOUT (250*HZ/1000)
173
174#define DRIVER_NAME "IMX-uart"
175
dbff4e9e
SH
176#define UART_NR 8
177
f95661b2 178/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
fe6b540a
SG
179enum imx_uart_type {
180 IMX1_UART,
181 IMX21_UART,
1c06bde6 182 IMX53_UART,
a496e628 183 IMX6Q_UART,
fe6b540a
SG
184};
185
186/* device type dependent stuff */
187struct imx_uart_data {
188 unsigned uts_reg;
189 enum imx_uart_type devtype;
190};
191
cb1a6092
UKK
192enum imx_tx_state {
193 OFF,
194 WAIT_AFTER_RTS,
195 SEND,
196 WAIT_AFTER_SEND,
197};
198
1da177e4
LT
199struct imx_port {
200 struct uart_port port;
201 struct timer_list timer;
202 unsigned int old_status;
26bbb3ff 203 unsigned int have_rtscts:1;
7b7e8e8e 204 unsigned int have_rtsgpio:1;
20ff2fe6 205 unsigned int dte_mode:1;
5a08a487
GH
206 unsigned int inverted_tx:1;
207 unsigned int inverted_rx:1;
3a9465fa
SH
208 struct clk *clk_ipg;
209 struct clk *clk_per;
7d0b066f 210 const struct imx_uart_data *devdata;
b4cdc8f6 211
58362d5b
UKK
212 struct mctrl_gpios *gpios;
213
3a0ab62f
UKK
214 /* shadow registers */
215 unsigned int ucr1;
216 unsigned int ucr2;
217 unsigned int ucr3;
218 unsigned int ucr4;
219 unsigned int ufcr;
220
b4cdc8f6 221 /* DMA fields */
b4cdc8f6
HS
222 unsigned int dma_is_enabled:1;
223 unsigned int dma_is_rxing:1;
224 unsigned int dma_is_txing:1;
225 struct dma_chan *dma_chan_rx, *dma_chan_tx;
226 struct scatterlist rx_sgl, tx_sgl[2];
227 void *rx_buf;
9d297239
NH
228 struct circ_buf rx_ring;
229 unsigned int rx_periods;
230 dma_cookie_t rx_cookie;
7cb92fd2 231 unsigned int tx_bytes;
b4cdc8f6 232 unsigned int dma_tx_nents;
90bb6bd3 233 unsigned int saved_reg[10];
c868cbb7 234 bool context_saved;
cb1a6092
UKK
235
236 enum imx_tx_state tx_state;
bd78ecd6
AF
237 struct hrtimer trigger_start_tx;
238 struct hrtimer trigger_stop_tx;
1da177e4
LT
239};
240
0ad5a814
DB
241struct imx_port_ucrs {
242 unsigned int ucr1;
243 unsigned int ucr2;
244 unsigned int ucr3;
245};
246
fe6b540a
SG
247static struct imx_uart_data imx_uart_devdata[] = {
248 [IMX1_UART] = {
249 .uts_reg = IMX1_UTS,
250 .devtype = IMX1_UART,
251 },
252 [IMX21_UART] = {
253 .uts_reg = IMX21_UTS,
254 .devtype = IMX21_UART,
255 },
1c06bde6
MW
256 [IMX53_UART] = {
257 .uts_reg = IMX21_UTS,
258 .devtype = IMX53_UART,
259 },
a496e628
HS
260 [IMX6Q_UART] = {
261 .uts_reg = IMX21_UTS,
262 .devtype = IMX6Q_UART,
263 },
fe6b540a
SG
264};
265
31ada047 266static const struct platform_device_id imx_uart_devtype[] = {
fe6b540a
SG
267 {
268 .name = "imx1-uart",
269 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
270 }, {
271 .name = "imx21-uart",
272 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
1c06bde6
MW
273 }, {
274 .name = "imx53-uart",
275 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
a496e628
HS
276 }, {
277 .name = "imx6q-uart",
278 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
fe6b540a
SG
279 }, {
280 /* sentinel */
281 }
282};
283MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
284
ad3d4fdc 285static const struct of_device_id imx_uart_dt_ids[] = {
a496e628 286 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
1c06bde6 287 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
22698aa2
SG
288 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
289 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
290 { /* sentinel */ }
291};
292MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
293
27c84426
UKK
294static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
295{
3a0ab62f
UKK
296 switch (offset) {
297 case UCR1:
298 sport->ucr1 = val;
299 break;
300 case UCR2:
301 sport->ucr2 = val;
302 break;
303 case UCR3:
304 sport->ucr3 = val;
305 break;
306 case UCR4:
307 sport->ucr4 = val;
308 break;
309 case UFCR:
310 sport->ufcr = val;
311 break;
312 default:
313 break;
314 }
27c84426
UKK
315 writel(val, sport->port.membase + offset);
316}
317
318static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
319{
3a0ab62f
UKK
320 switch (offset) {
321 case UCR1:
322 return sport->ucr1;
323 break;
324 case UCR2:
325 /*
326 * UCR2_SRST is the only bit in the cached registers that might
327 * differ from the value that was last written. As it only
728e74a4
UKK
328 * automatically becomes one after being cleared, reread
329 * conditionally.
3a0ab62f 330 */
0aa821d8 331 if (!(sport->ucr2 & UCR2_SRST))
3a0ab62f
UKK
332 sport->ucr2 = readl(sport->port.membase + offset);
333 return sport->ucr2;
334 break;
335 case UCR3:
336 return sport->ucr3;
337 break;
338 case UCR4:
339 return sport->ucr4;
340 break;
341 case UFCR:
342 return sport->ufcr;
343 break;
344 default:
345 return readl(sport->port.membase + offset);
346 }
27c84426
UKK
347}
348
9d1a50a2 349static inline unsigned imx_uart_uts_reg(struct imx_port *sport)
fe6b540a
SG
350{
351 return sport->devdata->uts_reg;
352}
353
9d1a50a2 354static inline int imx_uart_is_imx1(struct imx_port *sport)
fe6b540a
SG
355{
356 return sport->devdata->devtype == IMX1_UART;
357}
358
9d1a50a2 359static inline int imx_uart_is_imx21(struct imx_port *sport)
fe6b540a
SG
360{
361 return sport->devdata->devtype == IMX21_UART;
362}
363
9d1a50a2 364static inline int imx_uart_is_imx53(struct imx_port *sport)
1c06bde6
MW
365{
366 return sport->devdata->devtype == IMX53_UART;
367}
368
9d1a50a2 369static inline int imx_uart_is_imx6q(struct imx_port *sport)
a496e628
HS
370{
371 return sport->devdata->devtype == IMX6Q_UART;
372}
44a75411 373/*
374 * Save and restore functions for UCR1, UCR2 and UCR3 registers
375 */
0db4f9b9 376#if IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE)
9d1a50a2 377static void imx_uart_ucrs_save(struct imx_port *sport,
44a75411 378 struct imx_port_ucrs *ucr)
379{
380 /* save control registers */
27c84426
UKK
381 ucr->ucr1 = imx_uart_readl(sport, UCR1);
382 ucr->ucr2 = imx_uart_readl(sport, UCR2);
383 ucr->ucr3 = imx_uart_readl(sport, UCR3);
44a75411 384}
385
9d1a50a2 386static void imx_uart_ucrs_restore(struct imx_port *sport,
44a75411 387 struct imx_port_ucrs *ucr)
388{
389 /* restore control registers */
27c84426
UKK
390 imx_uart_writel(sport, ucr->ucr1, UCR1);
391 imx_uart_writel(sport, ucr->ucr2, UCR2);
392 imx_uart_writel(sport, ucr->ucr3, UCR3);
44a75411 393}
e8bfa760 394#endif
44a75411 395
4e828c3e 396/* called with port.lock taken and irqs caller dependent */
9d1a50a2 397static void imx_uart_rts_active(struct imx_port *sport, u32 *ucr2)
58362d5b 398{
bc2be239 399 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
58362d5b 400
a0983c74
IJ
401 sport->port.mctrl |= TIOCM_RTS;
402 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
58362d5b
UKK
403}
404
4e828c3e 405/* called with port.lock taken and irqs caller dependent */
9d1a50a2 406static void imx_uart_rts_inactive(struct imx_port *sport, u32 *ucr2)
58362d5b 407{
bc2be239
FE
408 *ucr2 &= ~UCR2_CTSC;
409 *ucr2 |= UCR2_CTS;
58362d5b 410
a0983c74
IJ
411 sport->port.mctrl &= ~TIOCM_RTS;
412 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
58362d5b
UKK
413}
414
bd78ecd6
AF
415static void start_hrtimer_ms(struct hrtimer *hrt, unsigned long msec)
416{
417 long sec = msec / MSEC_PER_SEC;
418 long nsec = (msec % MSEC_PER_SEC) * 1000000;
419 ktime_t t = ktime_set(sec, nsec);
420
421 hrtimer_start(hrt, t, HRTIMER_MODE_REL);
422}
423
76821e22 424/* called with port.lock taken and irqs off */
9d1a50a2 425static void imx_uart_start_rx(struct uart_port *port)
76821e22
UKK
426{
427 struct imx_port *sport = (struct imx_port *)port;
428 unsigned int ucr1, ucr2;
429
430 ucr1 = imx_uart_readl(sport, UCR1);
431 ucr2 = imx_uart_readl(sport, UCR2);
432
433 ucr2 |= UCR2_RXEN;
434
435 if (sport->dma_is_enabled) {
436 ucr1 |= UCR1_RXDMAEN | UCR1_ATDMAEN;
437 } else {
438 ucr1 |= UCR1_RRDYEN;
81ca8e82 439 ucr2 |= UCR2_ATEN;
76821e22
UKK
440 }
441
442 /* Write UCR2 first as it includes RXEN */
443 imx_uart_writel(sport, ucr2, UCR2);
444 imx_uart_writel(sport, ucr1, UCR1);
445}
446
6aed2a88 447/* called with port.lock taken and irqs off */
9d1a50a2 448static void imx_uart_stop_tx(struct uart_port *port)
1da177e4
LT
449{
450 struct imx_port *sport = (struct imx_port *)port;
cb1a6092
UKK
451 u32 ucr1, ucr4, usr2;
452
453 if (sport->tx_state == OFF)
454 return;
ff4bfb21 455
9ce4f8f3
GKH
456 /*
457 * We are maybe in the SMP context, so if the DMA TX thread is running
458 * on other cpu, we have to wait for it to finish.
459 */
686351f3 460 if (sport->dma_is_txing)
9ce4f8f3 461 return;
b4cdc8f6 462
4444dcf1 463 ucr1 = imx_uart_readl(sport, UCR1);
c514a6f8 464 imx_uart_writel(sport, ucr1 & ~UCR1_TRDYEN, UCR1);
17b8f2a3 465
cb1a6092
UKK
466 usr2 = imx_uart_readl(sport, USR2);
467 if (!(usr2 & USR2_TXDC)) {
468 /* The shifter is still busy, so retry once TC triggers */
469 return;
470 }
17b8f2a3 471
cb1a6092
UKK
472 ucr4 = imx_uart_readl(sport, UCR4);
473 ucr4 &= ~UCR4_TCEN;
474 imx_uart_writel(sport, ucr4, UCR4);
76821e22 475
cb1a6092
UKK
476 /* in rs485 mode disable transmitter */
477 if (port->rs485.flags & SER_RS485_ENABLED) {
478 if (sport->tx_state == SEND) {
479 sport->tx_state = WAIT_AFTER_SEND;
bd78ecd6
AF
480 start_hrtimer_ms(&sport->trigger_stop_tx,
481 port->rs485.delay_rts_after_send);
482 return;
cb1a6092
UKK
483 }
484
485 if (sport->tx_state == WAIT_AFTER_RTS ||
bd78ecd6 486 sport->tx_state == WAIT_AFTER_SEND) {
cb1a6092
UKK
487 u32 ucr2;
488
bd78ecd6 489 hrtimer_try_to_cancel(&sport->trigger_start_tx);
cb1a6092
UKK
490
491 ucr2 = imx_uart_readl(sport, UCR2);
492 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
493 imx_uart_rts_active(sport, &ucr2);
494 else
495 imx_uart_rts_inactive(sport, &ucr2);
496 imx_uart_writel(sport, ucr2, UCR2);
497
498 imx_uart_start_rx(port);
499
500 sport->tx_state = OFF;
cb1a6092
UKK
501 }
502 } else {
503 sport->tx_state = OFF;
17b8f2a3 504 }
1da177e4
LT
505}
506
6aed2a88 507/* called with port.lock taken and irqs off */
9d1a50a2 508static void imx_uart_stop_rx(struct uart_port *port)
1da177e4
LT
509{
510 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 511 u32 ucr1, ucr2;
ff4bfb21 512
76821e22 513 ucr1 = imx_uart_readl(sport, UCR1);
4444dcf1 514 ucr2 = imx_uart_readl(sport, UCR2);
85878399 515
76821e22
UKK
516 if (sport->dma_is_enabled) {
517 ucr1 &= ~(UCR1_RXDMAEN | UCR1_ATDMAEN);
518 } else {
519 ucr1 &= ~UCR1_RRDYEN;
81ca8e82 520 ucr2 &= ~UCR2_ATEN;
76821e22
UKK
521 }
522 imx_uart_writel(sport, ucr1, UCR1);
523
524 ucr2 &= ~UCR2_RXEN;
525 imx_uart_writel(sport, ucr2, UCR2);
1da177e4
LT
526}
527
6aed2a88 528/* called with port.lock taken and irqs off */
9d1a50a2 529static void imx_uart_enable_ms(struct uart_port *port)
1da177e4
LT
530{
531 struct imx_port *sport = (struct imx_port *)port;
532
533 mod_timer(&sport->timer, jiffies);
58362d5b
UKK
534
535 mctrl_gpio_enable_ms(sport->gpios);
1da177e4
LT
536}
537
9d1a50a2 538static void imx_uart_dma_tx(struct imx_port *sport);
6aed2a88
UKK
539
540/* called with port.lock taken and irqs off */
9d1a50a2 541static inline void imx_uart_transmit_buffer(struct imx_port *sport)
1da177e4 542{
ebd2c8f6 543 struct circ_buf *xmit = &sport->port.state->xmit;
1da177e4 544
5e42e9a3
PH
545 if (sport->port.x_char) {
546 /* Send next char */
27c84426 547 imx_uart_writel(sport, sport->port.x_char, URTX0);
7e2fb5aa
JW
548 sport->port.icount.tx++;
549 sport->port.x_char = 0;
5e42e9a3
PH
550 return;
551 }
552
553 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
9d1a50a2 554 imx_uart_stop_tx(&sport->port);
5e42e9a3
PH
555 return;
556 }
557
91a1a909 558 if (sport->dma_is_enabled) {
4444dcf1 559 u32 ucr1;
91a1a909
JW
560 /*
561 * We've just sent a X-char Ensure the TX DMA is enabled
562 * and the TX IRQ is disabled.
563 **/
4444dcf1 564 ucr1 = imx_uart_readl(sport, UCR1);
c514a6f8 565 ucr1 &= ~UCR1_TRDYEN;
91a1a909 566 if (sport->dma_is_txing) {
4444dcf1
UKK
567 ucr1 |= UCR1_TXDMAEN;
568 imx_uart_writel(sport, ucr1, UCR1);
91a1a909 569 } else {
4444dcf1 570 imx_uart_writel(sport, ucr1, UCR1);
9d1a50a2 571 imx_uart_dma_tx(sport);
91a1a909 572 }
91a1a909 573
5aabd3b0 574 return;
0c549223 575 }
5aabd3b0
IJ
576
577 while (!uart_circ_empty(xmit) &&
9d1a50a2 578 !(imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)) {
1da177e4
LT
579 /* send xmit->buf[xmit->tail]
580 * out the port here */
27c84426 581 imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
d3810cd4 582 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1da177e4 583 sport->port.icount.tx++;
8c0b254b 584 }
1da177e4 585
97775731
FG
586 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
587 uart_write_wakeup(&sport->port);
588
1da177e4 589 if (uart_circ_empty(xmit))
9d1a50a2 590 imx_uart_stop_tx(&sport->port);
1da177e4
LT
591}
592
9d1a50a2 593static void imx_uart_dma_tx_callback(void *data)
b4cdc8f6
HS
594{
595 struct imx_port *sport = data;
596 struct scatterlist *sgl = &sport->tx_sgl[0];
597 struct circ_buf *xmit = &sport->port.state->xmit;
598 unsigned long flags;
4444dcf1 599 u32 ucr1;
b4cdc8f6 600
42f752b3 601 spin_lock_irqsave(&sport->port.lock, flags);
b4cdc8f6 602
42f752b3 603 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
b4cdc8f6 604
4444dcf1
UKK
605 ucr1 = imx_uart_readl(sport, UCR1);
606 ucr1 &= ~UCR1_TXDMAEN;
607 imx_uart_writel(sport, ucr1, UCR1);
a2c718ce 608
b4cdc8f6 609 /* update the stat */
b4cdc8f6
HS
610 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
611 sport->port.icount.tx += sport->tx_bytes;
b4cdc8f6
HS
612
613 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
614
42f752b3
DB
615 sport->dma_is_txing = 0;
616
d64b8607
JW
617 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
618 uart_write_wakeup(&sport->port);
9ce4f8f3 619
0bbc9b81 620 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
9d1a50a2 621 imx_uart_dma_tx(sport);
18665414
UKK
622 else if (sport->port.rs485.flags & SER_RS485_ENABLED) {
623 u32 ucr4 = imx_uart_readl(sport, UCR4);
624 ucr4 |= UCR4_TCEN;
625 imx_uart_writel(sport, ucr4, UCR4);
626 }
64432a85 627
0bbc9b81 628 spin_unlock_irqrestore(&sport->port.lock, flags);
b4cdc8f6
HS
629}
630
6aed2a88 631/* called with port.lock taken and irqs off */
9d1a50a2 632static void imx_uart_dma_tx(struct imx_port *sport)
b4cdc8f6 633{
b4cdc8f6
HS
634 struct circ_buf *xmit = &sport->port.state->xmit;
635 struct scatterlist *sgl = sport->tx_sgl;
636 struct dma_async_tx_descriptor *desc;
637 struct dma_chan *chan = sport->dma_chan_tx;
638 struct device *dev = sport->port.dev;
18665414 639 u32 ucr1, ucr4;
b4cdc8f6
HS
640 int ret;
641
42f752b3 642 if (sport->dma_is_txing)
b4cdc8f6
HS
643 return;
644
18665414
UKK
645 ucr4 = imx_uart_readl(sport, UCR4);
646 ucr4 &= ~UCR4_TCEN;
647 imx_uart_writel(sport, ucr4, UCR4);
648
b4cdc8f6 649 sport->tx_bytes = uart_circ_chars_pending(xmit);
b4cdc8f6 650
f7670783 651 if (xmit->tail < xmit->head || xmit->head == 0) {
7942f857
DB
652 sport->dma_tx_nents = 1;
653 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
654 } else {
b4cdc8f6
HS
655 sport->dma_tx_nents = 2;
656 sg_init_table(sgl, 2);
657 sg_set_buf(sgl, xmit->buf + xmit->tail,
658 UART_XMIT_SIZE - xmit->tail);
659 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
b4cdc8f6 660 }
b4cdc8f6
HS
661
662 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
663 if (ret == 0) {
664 dev_err(dev, "DMA mapping error for TX.\n");
665 return;
666 }
596fd8df 667 desc = dmaengine_prep_slave_sg(chan, sgl, ret,
b4cdc8f6
HS
668 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
669 if (!desc) {
24649821
DB
670 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
671 DMA_TO_DEVICE);
b4cdc8f6
HS
672 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
673 return;
674 }
9d1a50a2 675 desc->callback = imx_uart_dma_tx_callback;
b4cdc8f6
HS
676 desc->callback_param = sport;
677
678 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
679 uart_circ_chars_pending(xmit));
a2c718ce 680
4444dcf1
UKK
681 ucr1 = imx_uart_readl(sport, UCR1);
682 ucr1 |= UCR1_TXDMAEN;
683 imx_uart_writel(sport, ucr1, UCR1);
a2c718ce 684
b4cdc8f6
HS
685 /* fire it */
686 sport->dma_is_txing = 1;
687 dmaengine_submit(desc);
688 dma_async_issue_pending(chan);
689 return;
690}
691
6aed2a88 692/* called with port.lock taken and irqs off */
9d1a50a2 693static void imx_uart_start_tx(struct uart_port *port)
1da177e4
LT
694{
695 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 696 u32 ucr1;
1da177e4 697
48669b69
UKK
698 if (!sport->port.x_char && uart_circ_empty(&port->state->xmit))
699 return;
700
cb1a6092
UKK
701 /*
702 * We cannot simply do nothing here if sport->tx_state == SEND already
703 * because UCR1_TXMPTYEN might already have been cleared in
704 * imx_uart_stop_tx(), but tx_state is still SEND.
705 */
706
17b8f2a3 707 if (port->rs485.flags & SER_RS485_ENABLED) {
cb1a6092
UKK
708 if (sport->tx_state == OFF) {
709 u32 ucr2 = imx_uart_readl(sport, UCR2);
710 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
711 imx_uart_rts_active(sport, &ucr2);
712 else
713 imx_uart_rts_inactive(sport, &ucr2);
714 imx_uart_writel(sport, ucr2, UCR2);
4444dcf1 715
cb1a6092
UKK
716 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
717 imx_uart_stop_rx(port);
17b8f2a3 718
cb1a6092 719 sport->tx_state = WAIT_AFTER_RTS;
bd78ecd6
AF
720 start_hrtimer_ms(&sport->trigger_start_tx,
721 port->rs485.delay_rts_before_send);
722 return;
cb1a6092 723 }
76821e22 724
bd78ecd6
AF
725 if (sport->tx_state == WAIT_AFTER_SEND
726 || sport->tx_state == WAIT_AFTER_RTS) {
727
728 hrtimer_try_to_cancel(&sport->trigger_stop_tx);
cb1a6092 729
cb1a6092
UKK
730 /*
731 * Enable transmitter and shifter empty irq only if DMA
732 * is off. In the DMA case this is done in the
733 * tx-callback.
734 */
735 if (!sport->dma_is_enabled) {
736 u32 ucr4 = imx_uart_readl(sport, UCR4);
737 ucr4 |= UCR4_TCEN;
738 imx_uart_writel(sport, ucr4, UCR4);
739 }
740
741 sport->tx_state = SEND;
18665414 742 }
cb1a6092
UKK
743 } else {
744 sport->tx_state = SEND;
17b8f2a3
UKK
745 }
746
b4cdc8f6 747 if (!sport->dma_is_enabled) {
4444dcf1 748 ucr1 = imx_uart_readl(sport, UCR1);
c514a6f8 749 imx_uart_writel(sport, ucr1 | UCR1_TRDYEN, UCR1);
b4cdc8f6 750 }
1da177e4 751
b4cdc8f6 752 if (sport->dma_is_enabled) {
91a1a909
JW
753 if (sport->port.x_char) {
754 /* We have X-char to send, so enable TX IRQ and
755 * disable TX DMA to let TX interrupt to send X-char */
4444dcf1
UKK
756 ucr1 = imx_uart_readl(sport, UCR1);
757 ucr1 &= ~UCR1_TXDMAEN;
c514a6f8 758 ucr1 |= UCR1_TRDYEN;
4444dcf1 759 imx_uart_writel(sport, ucr1, UCR1);
91a1a909
JW
760 return;
761 }
762
5e42e9a3
PH
763 if (!uart_circ_empty(&port->state->xmit) &&
764 !uart_tx_stopped(port))
9d1a50a2 765 imx_uart_dma_tx(sport);
b4cdc8f6
HS
766 return;
767 }
1da177e4
LT
768}
769
101aa46b 770static irqreturn_t __imx_uart_rtsint(int irq, void *dev_id)
ceca629e 771{
15aafa2f 772 struct imx_port *sport = dev_id;
4444dcf1 773 u32 usr1;
ceca629e 774
27c84426 775 imx_uart_writel(sport, USR1_RTSD, USR1);
4444dcf1
UKK
776 usr1 = imx_uart_readl(sport, USR1) & USR1_RTSS;
777 uart_handle_cts_change(&sport->port, !!usr1);
bdc04e31 778 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
ceca629e 779
ceca629e
SH
780 return IRQ_HANDLED;
781}
782
101aa46b
UKK
783static irqreturn_t imx_uart_rtsint(int irq, void *dev_id)
784{
785 struct imx_port *sport = dev_id;
786 irqreturn_t ret;
787
788 spin_lock(&sport->port.lock);
789
790 ret = __imx_uart_rtsint(irq, dev_id);
791
792 spin_unlock(&sport->port.lock);
793
794 return ret;
795}
796
9d1a50a2 797static irqreturn_t imx_uart_txint(int irq, void *dev_id)
1da177e4 798{
15aafa2f 799 struct imx_port *sport = dev_id;
1da177e4 800
c974991d 801 spin_lock(&sport->port.lock);
9d1a50a2 802 imx_uart_transmit_buffer(sport);
c974991d 803 spin_unlock(&sport->port.lock);
1da177e4
LT
804 return IRQ_HANDLED;
805}
806
101aa46b 807static irqreturn_t __imx_uart_rxint(int irq, void *dev_id)
1da177e4
LT
808{
809 struct imx_port *sport = dev_id;
82313e66 810 unsigned int rx, flg, ignored = 0;
92a19f9c 811 struct tty_port *port = &sport->port.state->port;
1da177e4 812
27c84426 813 while (imx_uart_readl(sport, USR2) & USR2_RDR) {
4444dcf1
UKK
814 u32 usr2;
815
1da177e4
LT
816 flg = TTY_NORMAL;
817 sport->port.icount.rx++;
818
27c84426 819 rx = imx_uart_readl(sport, URXD0);
0d3c3938 820
4444dcf1
UKK
821 usr2 = imx_uart_readl(sport, USR2);
822 if (usr2 & USR2_BRCD) {
27c84426 823 imx_uart_writel(sport, USR2_BRCD, USR2);
864eeed0
SH
824 if (uart_handle_break(&sport->port))
825 continue;
1da177e4
LT
826 }
827
d3810cd4 828 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
864eeed0
SH
829 continue;
830
019dc9ea
HW
831 if (unlikely(rx & URXD_ERR)) {
832 if (rx & URXD_BRK)
833 sport->port.icount.brk++;
834 else if (rx & URXD_PRERR)
864eeed0
SH
835 sport->port.icount.parity++;
836 else if (rx & URXD_FRMERR)
837 sport->port.icount.frame++;
838 if (rx & URXD_OVRRUN)
839 sport->port.icount.overrun++;
840
841 if (rx & sport->port.ignore_status_mask) {
842 if (++ignored > 100)
843 goto out;
844 continue;
845 }
846
8d267fd9 847 rx &= (sport->port.read_status_mask | 0xFF);
864eeed0 848
019dc9ea
HW
849 if (rx & URXD_BRK)
850 flg = TTY_BREAK;
851 else if (rx & URXD_PRERR)
864eeed0
SH
852 flg = TTY_PARITY;
853 else if (rx & URXD_FRMERR)
854 flg = TTY_FRAME;
855 if (rx & URXD_OVRRUN)
856 flg = TTY_OVERRUN;
1da177e4 857
864eeed0 858 sport->port.sysrq = 0;
864eeed0 859 }
1da177e4 860
55d8693a
JW
861 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
862 goto out;
863
9b289932
MS
864 if (tty_insert_flip_char(port, rx, flg) == 0)
865 sport->port.icount.buf_overrun++;
864eeed0 866 }
1da177e4
LT
867
868out:
2e124b4a 869 tty_flip_buffer_push(port);
101aa46b 870
1da177e4 871 return IRQ_HANDLED;
1da177e4
LT
872}
873
101aa46b
UKK
874static irqreturn_t imx_uart_rxint(int irq, void *dev_id)
875{
876 struct imx_port *sport = dev_id;
877 irqreturn_t ret;
878
879 spin_lock(&sport->port.lock);
880
881 ret = __imx_uart_rxint(irq, dev_id);
882
883 spin_unlock(&sport->port.lock);
884
885 return ret;
886}
887
9d1a50a2 888static void imx_uart_clear_rx_errors(struct imx_port *sport);
b4cdc8f6 889
66f95884
UKK
890/*
891 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
892 */
9d1a50a2 893static unsigned int imx_uart_get_hwmctrl(struct imx_port *sport)
66f95884
UKK
894{
895 unsigned int tmp = TIOCM_DSR;
27c84426
UKK
896 unsigned usr1 = imx_uart_readl(sport, USR1);
897 unsigned usr2 = imx_uart_readl(sport, USR2);
66f95884
UKK
898
899 if (usr1 & USR1_RTSS)
900 tmp |= TIOCM_CTS;
901
902 /* in DCE mode DCDIN is always 0 */
4b75f800 903 if (!(usr2 & USR2_DCDIN))
66f95884
UKK
904 tmp |= TIOCM_CAR;
905
906 if (sport->dte_mode)
27c84426 907 if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
66f95884
UKK
908 tmp |= TIOCM_RI;
909
910 return tmp;
911}
912
913/*
914 * Handle any change of modem status signal since we were last called.
915 */
9d1a50a2 916static void imx_uart_mctrl_check(struct imx_port *sport)
66f95884
UKK
917{
918 unsigned int status, changed;
919
9d1a50a2 920 status = imx_uart_get_hwmctrl(sport);
66f95884
UKK
921 changed = status ^ sport->old_status;
922
923 if (changed == 0)
924 return;
925
926 sport->old_status = status;
927
928 if (changed & TIOCM_RI && status & TIOCM_RI)
929 sport->port.icount.rng++;
930 if (changed & TIOCM_DSR)
931 sport->port.icount.dsr++;
932 if (changed & TIOCM_CAR)
933 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
934 if (changed & TIOCM_CTS)
935 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
936
937 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
938}
939
9d1a50a2 940static irqreturn_t imx_uart_int(int irq, void *dev_id)
e3d13ff4
SH
941{
942 struct imx_port *sport = dev_id;
43776896 943 unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
4d845a62 944 irqreturn_t ret = IRQ_NONE;
33f16855 945 unsigned long flags = 0;
e3d13ff4 946
33f16855
SN
947 /*
948 * IRQs might not be disabled upon entering this interrupt handler,
949 * e.g. when interrupt handlers are forced to be threaded. To support
950 * this scenario as well, disable IRQs when acquiring the spinlock.
951 */
952 spin_lock_irqsave(&sport->port.lock, flags);
101aa46b 953
27c84426
UKK
954 usr1 = imx_uart_readl(sport, USR1);
955 usr2 = imx_uart_readl(sport, USR2);
956 ucr1 = imx_uart_readl(sport, UCR1);
957 ucr2 = imx_uart_readl(sport, UCR2);
958 ucr3 = imx_uart_readl(sport, UCR3);
959 ucr4 = imx_uart_readl(sport, UCR4);
e3d13ff4 960
43776896
UKK
961 /*
962 * Even if a condition is true that can trigger an irq only handle it if
963 * the respective irq source is enabled. This prevents some undesired
964 * actions, for example if a character that sits in the RX FIFO and that
965 * should be fetched via DMA is tried to be fetched using PIO. Or the
966 * receiver is currently off and so reading from URXD0 results in an
967 * exception. So just mask the (raw) status bits for disabled irqs.
968 */
969 if ((ucr1 & UCR1_RRDYEN) == 0)
970 usr1 &= ~USR1_RRDY;
971 if ((ucr2 & UCR2_ATEN) == 0)
972 usr1 &= ~USR1_AGTIM;
c514a6f8 973 if ((ucr1 & UCR1_TRDYEN) == 0)
43776896
UKK
974 usr1 &= ~USR1_TRDY;
975 if ((ucr4 & UCR4_TCEN) == 0)
976 usr2 &= ~USR2_TXDC;
977 if ((ucr3 & UCR3_DTRDEN) == 0)
978 usr1 &= ~USR1_DTRD;
979 if ((ucr1 & UCR1_RTSDEN) == 0)
980 usr1 &= ~USR1_RTSD;
981 if ((ucr3 & UCR3_AWAKEN) == 0)
982 usr1 &= ~USR1_AWAKE;
983 if ((ucr4 & UCR4_OREN) == 0)
984 usr2 &= ~USR2_ORE;
985
986 if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
d1d996af
MS
987 imx_uart_writel(sport, USR1_AGTIM, USR1);
988
101aa46b 989 __imx_uart_rxint(irq, dev_id);
4d845a62 990 ret = IRQ_HANDLED;
b4cdc8f6 991 }
e3d13ff4 992
43776896 993 if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
101aa46b 994 imx_uart_transmit_buffer(sport);
4d845a62
UKK
995 ret = IRQ_HANDLED;
996 }
e3d13ff4 997
0399fd61 998 if (usr1 & USR1_DTRD) {
27c84426 999 imx_uart_writel(sport, USR1_DTRD, USR1);
27e16501 1000
9d1a50a2 1001 imx_uart_mctrl_check(sport);
27e16501
UKK
1002
1003 ret = IRQ_HANDLED;
1004 }
1005
0399fd61 1006 if (usr1 & USR1_RTSD) {
101aa46b 1007 __imx_uart_rtsint(irq, dev_id);
4d845a62
UKK
1008 ret = IRQ_HANDLED;
1009 }
e3d13ff4 1010
0399fd61 1011 if (usr1 & USR1_AWAKE) {
27c84426 1012 imx_uart_writel(sport, USR1_AWAKE, USR1);
4d845a62
UKK
1013 ret = IRQ_HANDLED;
1014 }
db1a9b55 1015
0399fd61 1016 if (usr2 & USR2_ORE) {
f1f836e4 1017 sport->port.icount.overrun++;
27c84426 1018 imx_uart_writel(sport, USR2_ORE, USR2);
4d845a62 1019 ret = IRQ_HANDLED;
f1f836e4
AS
1020 }
1021
33f16855 1022 spin_unlock_irqrestore(&sport->port.lock, flags);
101aa46b 1023
4d845a62 1024 return ret;
e3d13ff4
SH
1025}
1026
1da177e4
LT
1027/*
1028 * Return TIOCSER_TEMT when transmitter is not busy.
1029 */
9d1a50a2 1030static unsigned int imx_uart_tx_empty(struct uart_port *port)
1da177e4
LT
1031{
1032 struct imx_port *sport = (struct imx_port *)port;
1ce43e58 1033 unsigned int ret;
1da177e4 1034
27c84426 1035 ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
1da177e4 1036
1ce43e58 1037 /* If the TX DMA is working, return 0. */
686351f3 1038 if (sport->dma_is_txing)
1ce43e58
HS
1039 ret = 0;
1040
1041 return ret;
1da177e4
LT
1042}
1043
6aed2a88 1044/* called with port.lock taken and irqs off */
9d1a50a2 1045static unsigned int imx_uart_get_mctrl(struct uart_port *port)
58362d5b
UKK
1046{
1047 struct imx_port *sport = (struct imx_port *)port;
9d1a50a2 1048 unsigned int ret = imx_uart_get_hwmctrl(sport);
58362d5b
UKK
1049
1050 mctrl_gpio_get(sport->gpios, &ret);
1051
1052 return ret;
1053}
1054
6aed2a88 1055/* called with port.lock taken and irqs off */
9d1a50a2 1056static void imx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1da177e4 1057{
d3810cd4 1058 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 1059 u32 ucr3, uts;
ff4bfb21 1060
17b8f2a3 1061 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
4444dcf1
UKK
1062 u32 ucr2;
1063
197540dc
SO
1064 /*
1065 * Turn off autoRTS if RTS is lowered and restore autoRTS
1066 * setting if RTS is raised.
1067 */
4444dcf1
UKK
1068 ucr2 = imx_uart_readl(sport, UCR2);
1069 ucr2 &= ~(UCR2_CTS | UCR2_CTSC);
197540dc
SO
1070 if (mctrl & TIOCM_RTS) {
1071 ucr2 |= UCR2_CTS;
1072 /*
1073 * UCR2_IRTS is unset if and only if the port is
1074 * configured for CRTSCTS, so we use inverted UCR2_IRTS
1075 * to get the state to restore to.
1076 */
1077 if (!(ucr2 & UCR2_IRTS))
1078 ucr2 |= UCR2_CTSC;
1079 }
4444dcf1 1080 imx_uart_writel(sport, ucr2, UCR2);
17b8f2a3 1081 }
6b471a98 1082
4444dcf1 1083 ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
90ebc483 1084 if (!(mctrl & TIOCM_DTR))
4444dcf1
UKK
1085 ucr3 |= UCR3_DSR;
1086 imx_uart_writel(sport, ucr3, UCR3);
90ebc483 1087
9d1a50a2 1088 uts = imx_uart_readl(sport, imx_uart_uts_reg(sport)) & ~UTS_LOOP;
6b471a98 1089 if (mctrl & TIOCM_LOOP)
4444dcf1 1090 uts |= UTS_LOOP;
9d1a50a2 1091 imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
58362d5b
UKK
1092
1093 mctrl_gpio_set(sport->gpios, mctrl);
1da177e4
LT
1094}
1095
1096/*
1097 * Interrupts always disabled.
1098 */
9d1a50a2 1099static void imx_uart_break_ctl(struct uart_port *port, int break_state)
1da177e4
LT
1100{
1101 struct imx_port *sport = (struct imx_port *)port;
4444dcf1
UKK
1102 unsigned long flags;
1103 u32 ucr1;
1da177e4
LT
1104
1105 spin_lock_irqsave(&sport->port.lock, flags);
1106
4444dcf1 1107 ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
ff4bfb21 1108
82313e66 1109 if (break_state != 0)
4444dcf1 1110 ucr1 |= UCR1_SNDBRK;
ff4bfb21 1111
4444dcf1 1112 imx_uart_writel(sport, ucr1, UCR1);
1da177e4
LT
1113
1114 spin_unlock_irqrestore(&sport->port.lock, flags);
1115}
1116
cc568849
UKK
1117/*
1118 * This is our per-port timeout handler, for checking the
1119 * modem status signals.
1120 */
9d1a50a2 1121static void imx_uart_timeout(struct timer_list *t)
cc568849 1122{
e99e88a9 1123 struct imx_port *sport = from_timer(sport, t, timer);
cc568849
UKK
1124 unsigned long flags;
1125
1126 if (sport->port.state) {
1127 spin_lock_irqsave(&sport->port.lock, flags);
9d1a50a2 1128 imx_uart_mctrl_check(sport);
cc568849
UKK
1129 spin_unlock_irqrestore(&sport->port.lock, flags);
1130
1131 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
1132 }
1133}
1134
b4cdc8f6 1135/*
905c0dec 1136 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
b4cdc8f6 1137 * [1] the RX DMA buffer is full.
905c0dec 1138 * [2] the aging timer expires
b4cdc8f6 1139 *
905c0dec
LS
1140 * Condition [2] is triggered when a character has been sitting in the FIFO
1141 * for at least 8 byte durations.
b4cdc8f6 1142 */
9d1a50a2 1143static void imx_uart_dma_rx_callback(void *data)
b4cdc8f6
HS
1144{
1145 struct imx_port *sport = data;
1146 struct dma_chan *chan = sport->dma_chan_rx;
1147 struct scatterlist *sgl = &sport->rx_sgl;
7cb92fd2 1148 struct tty_port *port = &sport->port.state->port;
b4cdc8f6 1149 struct dma_tx_state state;
9d297239 1150 struct circ_buf *rx_ring = &sport->rx_ring;
b4cdc8f6 1151 enum dma_status status;
9d297239
NH
1152 unsigned int w_bytes = 0;
1153 unsigned int r_bytes;
1154 unsigned int bd_size;
b4cdc8f6 1155
fb7f1bf8 1156 status = dmaengine_tx_status(chan, sport->rx_cookie, &state);
392bceed 1157
9d297239 1158 if (status == DMA_ERROR) {
9d1a50a2 1159 imx_uart_clear_rx_errors(sport);
9d297239
NH
1160 return;
1161 }
1162
1163 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
b4cdc8f6 1164
9d297239
NH
1165 /*
1166 * The state-residue variable represents the empty space
1167 * relative to the entire buffer. Taking this in consideration
1168 * the head is always calculated base on the buffer total
1169 * length - DMA transaction residue. The UART script from the
1170 * SDMA firmware will jump to the next buffer descriptor,
1171 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
1172 * Taking this in consideration the tail is always at the
1173 * beginning of the buffer descriptor that contains the head.
1174 */
9b289932 1175
9d297239
NH
1176 /* Calculate the head */
1177 rx_ring->head = sg_dma_len(sgl) - state.residue;
1178
1179 /* Calculate the tail. */
1180 bd_size = sg_dma_len(sgl) / sport->rx_periods;
1181 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1182
1183 if (rx_ring->head <= sg_dma_len(sgl) &&
1184 rx_ring->head > rx_ring->tail) {
1185
1186 /* Move data from tail to head */
1187 r_bytes = rx_ring->head - rx_ring->tail;
1188
1189 /* CPU claims ownership of RX DMA buffer */
1190 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1191 DMA_FROM_DEVICE);
1192
1193 w_bytes = tty_insert_flip_string(port,
1194 sport->rx_buf + rx_ring->tail, r_bytes);
1195
1196 /* UART retrieves ownership of RX DMA buffer */
1197 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1198 DMA_FROM_DEVICE);
1199
1200 if (w_bytes != r_bytes)
9b289932 1201 sport->port.icount.buf_overrun++;
9d297239
NH
1202
1203 sport->port.icount.rx += w_bytes;
1204 } else {
1205 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1206 WARN_ON(rx_ring->head <= rx_ring->tail);
9b289932 1207 }
976b39cd 1208 }
7cb92fd2 1209
9d297239
NH
1210 if (w_bytes) {
1211 tty_flip_buffer_push(port);
1212 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1213 }
b4cdc8f6
HS
1214}
1215
351ea50d 1216/* RX DMA buffer periods */
76c38d30
PP
1217#define RX_DMA_PERIODS 16
1218#define RX_BUF_SIZE (RX_DMA_PERIODS * PAGE_SIZE / 4)
351ea50d 1219
9d1a50a2 1220static int imx_uart_start_rx_dma(struct imx_port *sport)
b4cdc8f6
HS
1221{
1222 struct scatterlist *sgl = &sport->rx_sgl;
1223 struct dma_chan *chan = sport->dma_chan_rx;
1224 struct device *dev = sport->port.dev;
1225 struct dma_async_tx_descriptor *desc;
1226 int ret;
1227
9d297239
NH
1228 sport->rx_ring.head = 0;
1229 sport->rx_ring.tail = 0;
351ea50d 1230 sport->rx_periods = RX_DMA_PERIODS;
9d297239 1231
351ea50d 1232 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
b4cdc8f6
HS
1233 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1234 if (ret == 0) {
1235 dev_err(dev, "DMA mapping error for RX.\n");
1236 return -EINVAL;
1237 }
9d297239
NH
1238
1239 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1240 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1241 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1242
b4cdc8f6 1243 if (!desc) {
24649821 1244 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
b4cdc8f6
HS
1245 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1246 return -EINVAL;
1247 }
9d1a50a2 1248 desc->callback = imx_uart_dma_rx_callback;
b4cdc8f6
HS
1249 desc->callback_param = sport;
1250
1251 dev_dbg(dev, "RX: prepare for the DMA.\n");
4139fd76 1252 sport->dma_is_rxing = 1;
9d297239 1253 sport->rx_cookie = dmaengine_submit(desc);
b4cdc8f6
HS
1254 dma_async_issue_pending(chan);
1255 return 0;
1256}
41d98b5d 1257
9d1a50a2 1258static void imx_uart_clear_rx_errors(struct imx_port *sport)
41d98b5d 1259{
45ca673e 1260 struct tty_port *port = &sport->port.state->port;
4444dcf1 1261 u32 usr1, usr2;
41d98b5d 1262
4444dcf1
UKK
1263 usr1 = imx_uart_readl(sport, USR1);
1264 usr2 = imx_uart_readl(sport, USR2);
41d98b5d 1265
4444dcf1 1266 if (usr2 & USR2_BRCD) {
41d98b5d 1267 sport->port.icount.brk++;
27c84426 1268 imx_uart_writel(sport, USR2_BRCD, USR2);
45ca673e
TK
1269 uart_handle_break(&sport->port);
1270 if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
1271 sport->port.icount.buf_overrun++;
1272 tty_flip_buffer_push(port);
1273 } else {
4444dcf1 1274 if (usr1 & USR1_FRAMERR) {
45ca673e 1275 sport->port.icount.frame++;
27c84426 1276 imx_uart_writel(sport, USR1_FRAMERR, USR1);
4444dcf1 1277 } else if (usr1 & USR1_PARITYERR) {
45ca673e 1278 sport->port.icount.parity++;
27c84426 1279 imx_uart_writel(sport, USR1_PARITYERR, USR1);
45ca673e 1280 }
41d98b5d
NH
1281 }
1282
4444dcf1 1283 if (usr2 & USR2_ORE) {
41d98b5d 1284 sport->port.icount.overrun++;
27c84426 1285 imx_uart_writel(sport, USR2_ORE, USR2);
41d98b5d
NH
1286 }
1287
1288}
b4cdc8f6 1289
cc32382d
LS
1290#define TXTL_DEFAULT 2 /* reset default */
1291#define RXTL_DEFAULT 1 /* reset default */
184bd70b
LS
1292#define TXTL_DMA 8 /* DMA burst setting */
1293#define RXTL_DMA 9 /* DMA burst setting */
cc32382d 1294
9d1a50a2
UKK
1295static void imx_uart_setup_ufcr(struct imx_port *sport,
1296 unsigned char txwl, unsigned char rxwl)
cc32382d
LS
1297{
1298 unsigned int val;
1299
1300 /* set receiver / transmitter trigger level */
27c84426 1301 val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
cc32382d 1302 val |= txwl << UFCR_TXTL_SHF | rxwl;
27c84426 1303 imx_uart_writel(sport, val, UFCR);
cc32382d
LS
1304}
1305
b4cdc8f6
HS
1306static void imx_uart_dma_exit(struct imx_port *sport)
1307{
1308 if (sport->dma_chan_rx) {
e5e89602 1309 dmaengine_terminate_sync(sport->dma_chan_rx);
b4cdc8f6
HS
1310 dma_release_channel(sport->dma_chan_rx);
1311 sport->dma_chan_rx = NULL;
9d297239 1312 sport->rx_cookie = -EINVAL;
b4cdc8f6
HS
1313 kfree(sport->rx_buf);
1314 sport->rx_buf = NULL;
1315 }
1316
1317 if (sport->dma_chan_tx) {
e5e89602 1318 dmaengine_terminate_sync(sport->dma_chan_tx);
b4cdc8f6
HS
1319 dma_release_channel(sport->dma_chan_tx);
1320 sport->dma_chan_tx = NULL;
1321 }
b4cdc8f6
HS
1322}
1323
1324static int imx_uart_dma_init(struct imx_port *sport)
1325{
b09c74ae 1326 struct dma_slave_config slave_config = {};
b4cdc8f6
HS
1327 struct device *dev = sport->port.dev;
1328 int ret;
1329
1330 /* Prepare for RX : */
1331 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1332 if (!sport->dma_chan_rx) {
1333 dev_dbg(dev, "cannot get the DMA channel.\n");
1334 ret = -EINVAL;
1335 goto err;
1336 }
1337
1338 slave_config.direction = DMA_DEV_TO_MEM;
1339 slave_config.src_addr = sport->port.mapbase + URXD0;
1340 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
184bd70b
LS
1341 /* one byte less than the watermark level to enable the aging timer */
1342 slave_config.src_maxburst = RXTL_DMA - 1;
b4cdc8f6
HS
1343 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1344 if (ret) {
1345 dev_err(dev, "error in RX dma configuration.\n");
1346 goto err;
1347 }
1348
f654b23c 1349 sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
b4cdc8f6 1350 if (!sport->rx_buf) {
b4cdc8f6
HS
1351 ret = -ENOMEM;
1352 goto err;
1353 }
9d297239 1354 sport->rx_ring.buf = sport->rx_buf;
b4cdc8f6
HS
1355
1356 /* Prepare for TX : */
1357 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1358 if (!sport->dma_chan_tx) {
1359 dev_err(dev, "cannot get the TX DMA channel!\n");
1360 ret = -EINVAL;
1361 goto err;
1362 }
1363
1364 slave_config.direction = DMA_MEM_TO_DEV;
1365 slave_config.dst_addr = sport->port.mapbase + URTX0;
1366 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
184bd70b 1367 slave_config.dst_maxburst = TXTL_DMA;
b4cdc8f6
HS
1368 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1369 if (ret) {
1370 dev_err(dev, "error in TX dma configuration.");
1371 goto err;
1372 }
1373
b4cdc8f6
HS
1374 return 0;
1375err:
1376 imx_uart_dma_exit(sport);
1377 return ret;
1378}
1379
9d1a50a2 1380static void imx_uart_enable_dma(struct imx_port *sport)
b4cdc8f6 1381{
4444dcf1 1382 u32 ucr1;
b4cdc8f6 1383
9d1a50a2 1384 imx_uart_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
02b0abd3 1385
b4cdc8f6 1386 /* set UCR1 */
4444dcf1
UKK
1387 ucr1 = imx_uart_readl(sport, UCR1);
1388 ucr1 |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
1389 imx_uart_writel(sport, ucr1, UCR1);
b4cdc8f6 1390
b4cdc8f6
HS
1391 sport->dma_is_enabled = 1;
1392}
1393
9d1a50a2 1394static void imx_uart_disable_dma(struct imx_port *sport)
b4cdc8f6 1395{
676a31d8 1396 u32 ucr1;
b4cdc8f6
HS
1397
1398 /* clear UCR1 */
4444dcf1
UKK
1399 ucr1 = imx_uart_readl(sport, UCR1);
1400 ucr1 &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
1401 imx_uart_writel(sport, ucr1, UCR1);
b4cdc8f6 1402
9d1a50a2 1403 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
184bd70b 1404
b4cdc8f6 1405 sport->dma_is_enabled = 0;
b4cdc8f6
HS
1406}
1407
1c5250d6
VL
1408/* half the RX buffer size */
1409#define CTSTL 16
1410
9d1a50a2 1411static int imx_uart_startup(struct uart_port *port)
1da177e4
LT
1412{
1413 struct imx_port *sport = (struct imx_port *)port;
458e2c82 1414 int retval, i;
4444dcf1 1415 unsigned long flags;
4238c00b 1416 int dma_is_inited = 0;
5a08a487 1417 u32 ucr1, ucr2, ucr3, ucr4;
1da177e4 1418
1cf93e0d
HS
1419 retval = clk_prepare_enable(sport->clk_per);
1420 if (retval)
cb0f0a5f 1421 return retval;
1cf93e0d
HS
1422 retval = clk_prepare_enable(sport->clk_ipg);
1423 if (retval) {
1424 clk_disable_unprepare(sport->clk_per);
cb0f0a5f 1425 return retval;
0c375501 1426 }
28eb4274 1427
9d1a50a2 1428 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1da177e4
LT
1429
1430 /* disable the DREN bit (Data Ready interrupt enable) before
1431 * requesting IRQs
1432 */
4444dcf1 1433 ucr4 = imx_uart_readl(sport, UCR4);
b6e49138 1434
1c5250d6 1435 /* set the trigger level for CTS */
4444dcf1
UKK
1436 ucr4 &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1437 ucr4 |= CTSTL << UCR4_CTSTL_SHF;
1c5250d6 1438
4444dcf1 1439 imx_uart_writel(sport, ucr4 & ~UCR4_DREN, UCR4);
1da177e4 1440
7e11577e 1441 /* Can we enable the DMA support? */
4238c00b
UKK
1442 if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
1443 dma_is_inited = 1;
7e11577e 1444
53794183 1445 spin_lock_irqsave(&sport->port.lock, flags);
772f8991 1446 /* Reset fifo's and state machines */
458e2c82
FE
1447 i = 100;
1448
4444dcf1
UKK
1449 ucr2 = imx_uart_readl(sport, UCR2);
1450 ucr2 &= ~UCR2_SRST;
1451 imx_uart_writel(sport, ucr2, UCR2);
458e2c82 1452
27c84426 1453 while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
458e2c82 1454 udelay(1);
b6e49138 1455
1da177e4
LT
1456 /*
1457 * Finally, clear and enable interrupts
1458 */
27c84426
UKK
1459 imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
1460 imx_uart_writel(sport, USR2_ORE, USR2);
ff4bfb21 1461
4444dcf1 1462 ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
4444dcf1 1463 ucr1 |= UCR1_UARTEN;
6376cd39 1464 if (sport->have_rtscts)
4444dcf1 1465 ucr1 |= UCR1_RTSDEN;
b6e49138 1466
4444dcf1 1467 imx_uart_writel(sport, ucr1, UCR1);
1da177e4 1468
5a08a487 1469 ucr4 = imx_uart_readl(sport, UCR4) & ~(UCR4_OREN | UCR4_INVR);
1f043572 1470 if (!sport->dma_is_enabled)
4444dcf1 1471 ucr4 |= UCR4_OREN;
5a08a487
GH
1472 if (sport->inverted_rx)
1473 ucr4 |= UCR4_INVR;
4444dcf1 1474 imx_uart_writel(sport, ucr4, UCR4);
6f026d6b 1475
5a08a487
GH
1476 ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_INVT;
1477 /*
1478 * configure tx polarity before enabling tx
1479 */
1480 if (sport->inverted_tx)
1481 ucr3 |= UCR3_INVT;
1482
1483 if (!imx_uart_is_imx1(sport)) {
1484 ucr3 |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
1485
1486 if (sport->dte_mode)
1487 /* disable broken interrupts */
1488 ucr3 &= ~(UCR3_RI | UCR3_DCD);
1489 }
1490 imx_uart_writel(sport, ucr3, UCR3);
1491
4444dcf1
UKK
1492 ucr2 = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
1493 ucr2 |= (UCR2_RXEN | UCR2_TXEN);
bff09b09 1494 if (!sport->have_rtscts)
4444dcf1 1495 ucr2 |= UCR2_IRTS;
16804d68
UKK
1496 /*
1497 * make sure the edge sensitive RTS-irq is disabled,
1498 * we're using RTSD instead.
1499 */
9d1a50a2 1500 if (!imx_uart_is_imx1(sport))
4444dcf1
UKK
1501 ucr2 &= ~UCR2_RTSEN;
1502 imx_uart_writel(sport, ucr2, UCR2);
1da177e4 1503
1da177e4
LT
1504 /*
1505 * Enable modem status interrupts
1506 */
9d1a50a2 1507 imx_uart_enable_ms(&sport->port);
18a42088 1508
76821e22 1509 if (dma_is_inited) {
9d1a50a2
UKK
1510 imx_uart_enable_dma(sport);
1511 imx_uart_start_rx_dma(sport);
76821e22
UKK
1512 } else {
1513 ucr1 = imx_uart_readl(sport, UCR1);
1514 ucr1 |= UCR1_RRDYEN;
1515 imx_uart_writel(sport, ucr1, UCR1);
81ca8e82
UKK
1516
1517 ucr2 = imx_uart_readl(sport, UCR2);
1518 ucr2 |= UCR2_ATEN;
1519 imx_uart_writel(sport, ucr2, UCR2);
76821e22 1520 }
18a42088 1521
82313e66 1522 spin_unlock_irqrestore(&sport->port.lock, flags);
1da177e4
LT
1523
1524 return 0;
1da177e4
LT
1525}
1526
9d1a50a2 1527static void imx_uart_shutdown(struct uart_port *port)
1da177e4
LT
1528{
1529 struct imx_port *sport = (struct imx_port *)port;
9ec1882d 1530 unsigned long flags;
339c7a87 1531 u32 ucr1, ucr2, ucr4;
1da177e4 1532
b4cdc8f6 1533 if (sport->dma_is_enabled) {
e5e89602 1534 dmaengine_terminate_sync(sport->dma_chan_tx);
7722c240
SR
1535 if (sport->dma_is_txing) {
1536 dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
1537 sport->dma_tx_nents, DMA_TO_DEVICE);
1538 sport->dma_is_txing = 0;
1539 }
e5e89602 1540 dmaengine_terminate_sync(sport->dma_chan_rx);
7722c240
SR
1541 if (sport->dma_is_rxing) {
1542 dma_unmap_sg(sport->port.dev, &sport->rx_sgl,
1543 1, DMA_FROM_DEVICE);
1544 sport->dma_is_rxing = 0;
1545 }
a4688bcd 1546
73631813 1547 spin_lock_irqsave(&sport->port.lock, flags);
9d1a50a2
UKK
1548 imx_uart_stop_tx(port);
1549 imx_uart_stop_rx(port);
1550 imx_uart_disable_dma(sport);
73631813 1551 spin_unlock_irqrestore(&sport->port.lock, flags);
b4cdc8f6
HS
1552 imx_uart_dma_exit(sport);
1553 }
1554
58362d5b
UKK
1555 mctrl_gpio_disable_ms(sport->gpios);
1556
9ec1882d 1557 spin_lock_irqsave(&sport->port.lock, flags);
4444dcf1 1558 ucr2 = imx_uart_readl(sport, UCR2);
0fdf1787 1559 ucr2 &= ~(UCR2_TXEN | UCR2_ATEN);
4444dcf1 1560 imx_uart_writel(sport, ucr2, UCR2);
9ec1882d 1561 spin_unlock_irqrestore(&sport->port.lock, flags);
2e146392 1562
1da177e4
LT
1563 /*
1564 * Stop our timer.
1565 */
1566 del_timer_sync(&sport->timer);
1567
1da177e4
LT
1568 /*
1569 * Disable all interrupts, port and break condition.
1570 */
1571
9ec1882d 1572 spin_lock_irqsave(&sport->port.lock, flags);
edd64f30 1573
4444dcf1 1574 ucr1 = imx_uart_readl(sport, UCR1);
c514a6f8 1575 ucr1 &= ~(UCR1_TRDYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN | UCR1_RXDMAEN | UCR1_ATDMAEN);
4444dcf1 1576 imx_uart_writel(sport, ucr1, UCR1);
edd64f30
MS
1577
1578 ucr4 = imx_uart_readl(sport, UCR4);
1579 ucr4 &= ~(UCR4_OREN | UCR4_TCEN);
1580 imx_uart_writel(sport, ucr4, UCR4);
1581
9ec1882d 1582 spin_unlock_irqrestore(&sport->port.lock, flags);
28eb4274 1583
1cf93e0d
HS
1584 clk_disable_unprepare(sport->clk_per);
1585 clk_disable_unprepare(sport->clk_ipg);
1da177e4
LT
1586}
1587
6aed2a88 1588/* called with port.lock taken and irqs off */
9d1a50a2 1589static void imx_uart_flush_buffer(struct uart_port *port)
eb56b7ed
HS
1590{
1591 struct imx_port *sport = (struct imx_port *)port;
82e86ae9 1592 struct scatterlist *sgl = &sport->tx_sgl[0];
4444dcf1 1593 u32 ucr2;
4f86a95d 1594 int i = 100, ubir, ubmr, uts;
eb56b7ed 1595
82e86ae9
DB
1596 if (!sport->dma_chan_tx)
1597 return;
1598
1599 sport->tx_bytes = 0;
1600 dmaengine_terminate_all(sport->dma_chan_tx);
1601 if (sport->dma_is_txing) {
4444dcf1
UKK
1602 u32 ucr1;
1603
82e86ae9
DB
1604 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1605 DMA_TO_DEVICE);
4444dcf1
UKK
1606 ucr1 = imx_uart_readl(sport, UCR1);
1607 ucr1 &= ~UCR1_TXDMAEN;
1608 imx_uart_writel(sport, ucr1, UCR1);
0f7bdbd2 1609 sport->dma_is_txing = 0;
eb56b7ed 1610 }
934084a9
FE
1611
1612 /*
1613 * According to the Reference Manual description of the UART SRST bit:
263763c1 1614 *
934084a9
FE
1615 * "Reset the transmit and receive state machines,
1616 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
263763c1
MW
1617 * and UTS[6-3]".
1618 *
1619 * We don't need to restore the old values from USR1, USR2, URXD and
1620 * UTXD. UBRC is read only, so only save/restore the other three
1621 * registers.
934084a9 1622 */
27c84426
UKK
1623 ubir = imx_uart_readl(sport, UBIR);
1624 ubmr = imx_uart_readl(sport, UBMR);
1625 uts = imx_uart_readl(sport, IMX21_UTS);
934084a9 1626
4444dcf1
UKK
1627 ucr2 = imx_uart_readl(sport, UCR2);
1628 ucr2 &= ~UCR2_SRST;
1629 imx_uart_writel(sport, ucr2, UCR2);
934084a9 1630
27c84426 1631 while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
934084a9
FE
1632 udelay(1);
1633
1634 /* Restore the registers */
27c84426
UKK
1635 imx_uart_writel(sport, ubir, UBIR);
1636 imx_uart_writel(sport, ubmr, UBMR);
1637 imx_uart_writel(sport, uts, IMX21_UTS);
eb56b7ed
HS
1638}
1639
1da177e4 1640static void
9d1a50a2
UKK
1641imx_uart_set_termios(struct uart_port *port, struct ktermios *termios,
1642 struct ktermios *old)
1da177e4
LT
1643{
1644 struct imx_port *sport = (struct imx_port *)port;
1645 unsigned long flags;
85f30fbf 1646 u32 ucr2, old_ucr2, ufcr;
58362d5b 1647 unsigned int baud, quot;
1da177e4 1648 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
4444dcf1 1649 unsigned long div;
d47bcb4a 1650 unsigned long num, denom, old_ubir, old_ubmr;
d7f8d437 1651 uint64_t tdiv64;
1da177e4 1652
1da177e4
LT
1653 /*
1654 * We only support CS7 and CS8.
1655 */
1656 while ((termios->c_cflag & CSIZE) != CS7 &&
1657 (termios->c_cflag & CSIZE) != CS8) {
1658 termios->c_cflag &= ~CSIZE;
1659 termios->c_cflag |= old_csize;
1660 old_csize = CS8;
1661 }
1662
4e828c3e
SO
1663 del_timer_sync(&sport->timer);
1664
1665 /*
1666 * Ask the core to calculate the divisor for us.
1667 */
1668 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1669 quot = uart_get_divisor(port, baud);
1670
1671 spin_lock_irqsave(&sport->port.lock, flags);
1672
011bd05d
SO
1673 /*
1674 * Read current UCR2 and save it for future use, then clear all the bits
1675 * except those we will or may need to preserve.
1676 */
1677 old_ucr2 = imx_uart_readl(sport, UCR2);
1678 ucr2 = old_ucr2 & (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN | UCR2_CTS);
1679
1680 ucr2 |= UCR2_SRST | UCR2_IRTS;
1da177e4 1681 if ((termios->c_cflag & CSIZE) == CS8)
41ffa48e 1682 ucr2 |= UCR2_WS;
1da177e4 1683
ddf89e75
SO
1684 if (!sport->have_rtscts)
1685 termios->c_cflag &= ~CRTSCTS;
1686
1687 if (port->rs485.flags & SER_RS485_ENABLED) {
1688 /*
1689 * RTS is mandatory for rs485 operation, so keep
1690 * it under manual control and keep transmitter
1691 * disabled.
1692 */
58362d5b 1693 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
9d1a50a2 1694 imx_uart_rts_active(sport, &ucr2);
1a613626 1695 else
9d1a50a2 1696 imx_uart_rts_inactive(sport, &ucr2);
58362d5b 1697
b777b5de
SO
1698 } else if (termios->c_cflag & CRTSCTS) {
1699 /*
1700 * Only let receiver control RTS output if we were not requested
1701 * to have RTS inactive (which then should take precedence).
1702 */
1703 if (ucr2 & UCR2_CTS)
1704 ucr2 |= UCR2_CTSC;
1705 }
ddf89e75
SO
1706
1707 if (termios->c_cflag & CRTSCTS)
1708 ucr2 &= ~UCR2_IRTS;
1da177e4
LT
1709 if (termios->c_cflag & CSTOPB)
1710 ucr2 |= UCR2_STPB;
1711 if (termios->c_cflag & PARENB) {
1712 ucr2 |= UCR2_PREN;
3261e362 1713 if (termios->c_cflag & PARODD)
1da177e4
LT
1714 ucr2 |= UCR2_PROE;
1715 }
1716
1da177e4
LT
1717 sport->port.read_status_mask = 0;
1718 if (termios->c_iflag & INPCK)
1719 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1720 if (termios->c_iflag & (BRKINT | PARMRK))
1721 sport->port.read_status_mask |= URXD_BRK;
1722
1723 /*
1724 * Characters to ignore
1725 */
1726 sport->port.ignore_status_mask = 0;
1727 if (termios->c_iflag & IGNPAR)
865cea85 1728 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
1da177e4
LT
1729 if (termios->c_iflag & IGNBRK) {
1730 sport->port.ignore_status_mask |= URXD_BRK;
1731 /*
1732 * If we're ignoring parity and break indicators,
1733 * ignore overruns too (for real raw support).
1734 */
1735 if (termios->c_iflag & IGNPAR)
1736 sport->port.ignore_status_mask |= URXD_OVRRUN;
1737 }
1738
55d8693a
JW
1739 if ((termios->c_cflag & CREAD) == 0)
1740 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1741
1da177e4
LT
1742 /*
1743 * Update the per-port timeout.
1744 */
1745 uart_update_timeout(port, termios->c_cflag, baud);
1746
afe9cbb1
UKK
1747 /* custom-baudrate handling */
1748 div = sport->port.uartclk / (baud * 16);
1749 if (baud == 38400 && quot != div)
1750 baud = sport->port.uartclk / (quot * 16);
1751
1752 div = sport->port.uartclk / (baud * 16);
1753 if (div > 7)
1754 div = 7;
1755 if (!div)
036bb15e
SH
1756 div = 1;
1757
534fca06
OS
1758 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1759 1 << 16, 1 << 16, &num, &denom);
036bb15e 1760
eab4f5af
AC
1761 tdiv64 = sport->port.uartclk;
1762 tdiv64 *= num;
1763 do_div(tdiv64, denom * 16 * div);
1764 tty_termios_encode_baud_rate(termios,
1a2c4b31 1765 (speed_t)tdiv64, (speed_t)tdiv64);
d7f8d437 1766
534fca06
OS
1767 num -= 1;
1768 denom -= 1;
036bb15e 1769
27c84426 1770 ufcr = imx_uart_readl(sport, UFCR);
b6e49138 1771 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
27c84426 1772 imx_uart_writel(sport, ufcr, UFCR);
036bb15e 1773
d47bcb4a
SO
1774 /*
1775 * Two registers below should always be written both and in this
1776 * particular order. One consequence is that we need to check if any of
1777 * them changes and then update both. We do need the check for change
1778 * as even writing the same values seem to "restart"
1779 * transmission/receiving logic in the hardware, that leads to data
1780 * breakage even when rate doesn't in fact change. E.g., user switches
1781 * RTS/CTS handshake and suddenly gets broken bytes.
1782 */
1783 old_ubir = imx_uart_readl(sport, UBIR);
1784 old_ubmr = imx_uart_readl(sport, UBMR);
1785 if (old_ubir != num || old_ubmr != denom) {
1786 imx_uart_writel(sport, num, UBIR);
1787 imx_uart_writel(sport, denom, UBMR);
1788 }
534fca06 1789
9d1a50a2 1790 if (!imx_uart_is_imx1(sport))
27c84426
UKK
1791 imx_uart_writel(sport, sport->port.uartclk / div / 1000,
1792 IMX21_ONEMS);
ff4bfb21 1793
011bd05d 1794 imx_uart_writel(sport, ucr2, UCR2);
1da177e4
LT
1795
1796 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
9d1a50a2 1797 imx_uart_enable_ms(&sport->port);
1da177e4
LT
1798
1799 spin_unlock_irqrestore(&sport->port.lock, flags);
1800}
1801
9d1a50a2 1802static const char *imx_uart_type(struct uart_port *port)
1da177e4
LT
1803{
1804 struct imx_port *sport = (struct imx_port *)port;
1805
1806 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1807}
1808
1da177e4
LT
1809/*
1810 * Configure/autoconfigure the port.
1811 */
9d1a50a2 1812static void imx_uart_config_port(struct uart_port *port, int flags)
1da177e4
LT
1813{
1814 struct imx_port *sport = (struct imx_port *)port;
1815
da82f997 1816 if (flags & UART_CONFIG_TYPE)
1da177e4
LT
1817 sport->port.type = PORT_IMX;
1818}
1819
1820/*
1821 * Verify the new serial_struct (for TIOCSSERIAL).
1822 * The only change we allow are to the flags and type, and
1823 * even then only between PORT_IMX and PORT_UNKNOWN
1824 */
1825static int
9d1a50a2 1826imx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
1da177e4
LT
1827{
1828 struct imx_port *sport = (struct imx_port *)port;
1829 int ret = 0;
1830
1831 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1832 ret = -EINVAL;
1833 if (sport->port.irq != ser->irq)
1834 ret = -EINVAL;
1835 if (ser->io_type != UPIO_MEM)
1836 ret = -EINVAL;
1837 if (sport->port.uartclk / 16 != ser->baud_base)
1838 ret = -EINVAL;
a50c44ce 1839 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
1da177e4
LT
1840 ret = -EINVAL;
1841 if (sport->port.iobase != ser->port)
1842 ret = -EINVAL;
1843 if (ser->hub6 != 0)
1844 ret = -EINVAL;
1845 return ret;
1846}
1847
01f56abd 1848#if defined(CONFIG_CONSOLE_POLL)
6b8bdad9 1849
9d1a50a2 1850static int imx_uart_poll_init(struct uart_port *port)
6b8bdad9
DT
1851{
1852 struct imx_port *sport = (struct imx_port *)port;
1853 unsigned long flags;
4444dcf1 1854 u32 ucr1, ucr2;
6b8bdad9
DT
1855 int retval;
1856
1857 retval = clk_prepare_enable(sport->clk_ipg);
1858 if (retval)
1859 return retval;
1860 retval = clk_prepare_enable(sport->clk_per);
1861 if (retval)
1862 clk_disable_unprepare(sport->clk_ipg);
1863
9d1a50a2 1864 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
6b8bdad9
DT
1865
1866 spin_lock_irqsave(&sport->port.lock, flags);
1867
76821e22
UKK
1868 /*
1869 * Be careful about the order of enabling bits here. First enable the
1870 * receiver (UARTEN + RXEN) and only then the corresponding irqs.
1871 * This prevents that a character that already sits in the RX fifo is
1872 * triggering an irq but the try to fetch it from there results in an
1873 * exception because UARTEN or RXEN is still off.
1874 */
4444dcf1 1875 ucr1 = imx_uart_readl(sport, UCR1);
76821e22
UKK
1876 ucr2 = imx_uart_readl(sport, UCR2);
1877
9d1a50a2 1878 if (imx_uart_is_imx1(sport))
4444dcf1 1879 ucr1 |= IMX1_UCR1_UARTCLKEN;
6b8bdad9 1880
76821e22 1881 ucr1 |= UCR1_UARTEN;
c514a6f8 1882 ucr1 &= ~(UCR1_TRDYEN | UCR1_RTSDEN | UCR1_RRDYEN);
76821e22 1883
4444dcf1 1884 ucr2 |= UCR2_RXEN;
81ca8e82 1885 ucr2 &= ~UCR2_ATEN;
76821e22
UKK
1886
1887 imx_uart_writel(sport, ucr1, UCR1);
4444dcf1 1888 imx_uart_writel(sport, ucr2, UCR2);
6b8bdad9 1889
76821e22
UKK
1890 /* now enable irqs */
1891 imx_uart_writel(sport, ucr1 | UCR1_RRDYEN, UCR1);
81ca8e82 1892 imx_uart_writel(sport, ucr2 | UCR2_ATEN, UCR2);
76821e22 1893
6b8bdad9
DT
1894 spin_unlock_irqrestore(&sport->port.lock, flags);
1895
1896 return 0;
1897}
1898
9d1a50a2 1899static int imx_uart_poll_get_char(struct uart_port *port)
01f56abd 1900{
27c84426
UKK
1901 struct imx_port *sport = (struct imx_port *)port;
1902 if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
26c47412 1903 return NO_POLL_CHAR;
01f56abd 1904
27c84426 1905 return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
01f56abd
SA
1906}
1907
9d1a50a2 1908static void imx_uart_poll_put_char(struct uart_port *port, unsigned char c)
01f56abd 1909{
27c84426 1910 struct imx_port *sport = (struct imx_port *)port;
01f56abd
SA
1911 unsigned int status;
1912
01f56abd
SA
1913 /* drain */
1914 do {
27c84426 1915 status = imx_uart_readl(sport, USR1);
01f56abd
SA
1916 } while (~status & USR1_TRDY);
1917
1918 /* write */
27c84426 1919 imx_uart_writel(sport, c, URTX0);
01f56abd
SA
1920
1921 /* flush */
1922 do {
27c84426 1923 status = imx_uart_readl(sport, USR2);
01f56abd 1924 } while (~status & USR2_TXDC);
01f56abd
SA
1925}
1926#endif
1927
6aed2a88 1928/* called with port.lock taken and irqs off or from .probe without locking */
9d1a50a2
UKK
1929static int imx_uart_rs485_config(struct uart_port *port,
1930 struct serial_rs485 *rs485conf)
17b8f2a3
UKK
1931{
1932 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 1933 u32 ucr2;
17b8f2a3 1934
17b8f2a3 1935 /* RTS is required to control the transmitter */
7b7e8e8e 1936 if (!sport->have_rtscts && !sport->have_rtsgpio)
17b8f2a3
UKK
1937 rs485conf->flags &= ~SER_RS485_ENABLED;
1938
1939 if (rs485conf->flags & SER_RS485_ENABLED) {
6d215f83
SA
1940 /* Enable receiver if low-active RTS signal is requested */
1941 if (sport->have_rtscts && !sport->have_rtsgpio &&
1942 !(rs485conf->flags & SER_RS485_RTS_ON_SEND))
1943 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1944
17b8f2a3 1945 /* disable transmitter */
4444dcf1 1946 ucr2 = imx_uart_readl(sport, UCR2);
17b8f2a3 1947 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
9d1a50a2 1948 imx_uart_rts_active(sport, &ucr2);
1a613626 1949 else
9d1a50a2 1950 imx_uart_rts_inactive(sport, &ucr2);
4444dcf1 1951 imx_uart_writel(sport, ucr2, UCR2);
17b8f2a3
UKK
1952 }
1953
7d1cadca
BS
1954 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1955 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
76821e22 1956 rs485conf->flags & SER_RS485_RX_DURING_TX)
9d1a50a2 1957 imx_uart_start_rx(port);
7d1cadca 1958
17b8f2a3
UKK
1959 port->rs485 = *rs485conf;
1960
1961 return 0;
1962}
1963
9d1a50a2
UKK
1964static const struct uart_ops imx_uart_pops = {
1965 .tx_empty = imx_uart_tx_empty,
1966 .set_mctrl = imx_uart_set_mctrl,
1967 .get_mctrl = imx_uart_get_mctrl,
1968 .stop_tx = imx_uart_stop_tx,
1969 .start_tx = imx_uart_start_tx,
1970 .stop_rx = imx_uart_stop_rx,
1971 .enable_ms = imx_uart_enable_ms,
1972 .break_ctl = imx_uart_break_ctl,
1973 .startup = imx_uart_startup,
1974 .shutdown = imx_uart_shutdown,
1975 .flush_buffer = imx_uart_flush_buffer,
1976 .set_termios = imx_uart_set_termios,
1977 .type = imx_uart_type,
1978 .config_port = imx_uart_config_port,
1979 .verify_port = imx_uart_verify_port,
01f56abd 1980#if defined(CONFIG_CONSOLE_POLL)
9d1a50a2
UKK
1981 .poll_init = imx_uart_poll_init,
1982 .poll_get_char = imx_uart_poll_get_char,
1983 .poll_put_char = imx_uart_poll_put_char,
01f56abd 1984#endif
1da177e4
LT
1985};
1986
9d1a50a2 1987static struct imx_port *imx_uart_ports[UART_NR];
1da177e4 1988
0db4f9b9 1989#if IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE)
9d1a50a2 1990static void imx_uart_console_putchar(struct uart_port *port, int ch)
d358788f
RK
1991{
1992 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21 1993
9d1a50a2 1994 while (imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)
d358788f 1995 barrier();
ff4bfb21 1996
27c84426 1997 imx_uart_writel(sport, ch, URTX0);
d358788f 1998}
1da177e4
LT
1999
2000/*
2001 * Interrupts are disabled on entering
2002 */
2003static void
9d1a50a2 2004imx_uart_console_write(struct console *co, const char *s, unsigned int count)
1da177e4 2005{
9d1a50a2 2006 struct imx_port *sport = imx_uart_ports[co->index];
0ad5a814
DB
2007 struct imx_port_ucrs old_ucr;
2008 unsigned int ucr1;
f30e8260 2009 unsigned long flags = 0;
677fe555 2010 int locked = 1;
1cf93e0d
HS
2011 int retval;
2012
0c727a42 2013 retval = clk_enable(sport->clk_per);
1cf93e0d
HS
2014 if (retval)
2015 return;
0c727a42 2016 retval = clk_enable(sport->clk_ipg);
1cf93e0d 2017 if (retval) {
0c727a42 2018 clk_disable(sport->clk_per);
1cf93e0d
HS
2019 return;
2020 }
9ec1882d 2021
677fe555
TG
2022 if (sport->port.sysrq)
2023 locked = 0;
2024 else if (oops_in_progress)
2025 locked = spin_trylock_irqsave(&sport->port.lock, flags);
2026 else
2027 spin_lock_irqsave(&sport->port.lock, flags);
1da177e4
LT
2028
2029 /*
0ad5a814 2030 * First, save UCR1/2/3 and then disable interrupts
1da177e4 2031 */
9d1a50a2 2032 imx_uart_ucrs_save(sport, &old_ucr);
0ad5a814 2033 ucr1 = old_ucr.ucr1;
1da177e4 2034
9d1a50a2 2035 if (imx_uart_is_imx1(sport))
fe6b540a 2036 ucr1 |= IMX1_UCR1_UARTCLKEN;
37d6fb62 2037 ucr1 |= UCR1_UARTEN;
c514a6f8 2038 ucr1 &= ~(UCR1_TRDYEN | UCR1_RRDYEN | UCR1_RTSDEN);
37d6fb62 2039
27c84426 2040 imx_uart_writel(sport, ucr1, UCR1);
ff4bfb21 2041
27c84426 2042 imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
1da177e4 2043
9d1a50a2 2044 uart_console_write(&sport->port, s, count, imx_uart_console_putchar);
1da177e4
LT
2045
2046 /*
2047 * Finally, wait for transmitter to become empty
0ad5a814 2048 * and restore UCR1/2/3
1da177e4 2049 */
27c84426 2050 while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
1da177e4 2051
9d1a50a2 2052 imx_uart_ucrs_restore(sport, &old_ucr);
9ec1882d 2053
677fe555
TG
2054 if (locked)
2055 spin_unlock_irqrestore(&sport->port.lock, flags);
1cf93e0d 2056
0c727a42
FE
2057 clk_disable(sport->clk_ipg);
2058 clk_disable(sport->clk_per);
1da177e4
LT
2059}
2060
2061/*
2062 * If the port was already initialised (eg, by a boot loader),
2063 * try to determine the current setup.
2064 */
2065static void __init
9d1a50a2
UKK
2066imx_uart_console_get_options(struct imx_port *sport, int *baud,
2067 int *parity, int *bits)
1da177e4 2068{
587897f5 2069
27c84426 2070 if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
1da177e4 2071 /* ok, the port was enabled */
82313e66 2072 unsigned int ucr2, ubir, ubmr, uartclk;
587897f5
SH
2073 unsigned int baud_raw;
2074 unsigned int ucfr_rfdiv;
1da177e4 2075
27c84426 2076 ucr2 = imx_uart_readl(sport, UCR2);
1da177e4
LT
2077
2078 *parity = 'n';
2079 if (ucr2 & UCR2_PREN) {
2080 if (ucr2 & UCR2_PROE)
2081 *parity = 'o';
2082 else
2083 *parity = 'e';
2084 }
2085
2086 if (ucr2 & UCR2_WS)
2087 *bits = 8;
2088 else
2089 *bits = 7;
2090
27c84426
UKK
2091 ubir = imx_uart_readl(sport, UBIR) & 0xffff;
2092 ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
587897f5 2093
27c84426 2094 ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
587897f5
SH
2095 if (ucfr_rfdiv == 6)
2096 ucfr_rfdiv = 7;
2097 else
2098 ucfr_rfdiv = 6 - ucfr_rfdiv;
2099
3a9465fa 2100 uartclk = clk_get_rate(sport->clk_per);
587897f5
SH
2101 uartclk /= ucfr_rfdiv;
2102
2103 { /*
2104 * The next code provides exact computation of
2105 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
2106 * without need of float support or long long division,
2107 * which would be required to prevent 32bit arithmetic overflow
2108 */
2109 unsigned int mul = ubir + 1;
2110 unsigned int div = 16 * (ubmr + 1);
2111 unsigned int rem = uartclk % div;
2112
2113 baud_raw = (uartclk / div) * mul;
2114 baud_raw += (rem * mul + div / 2) / div;
2115 *baud = (baud_raw + 50) / 100 * 100;
2116 }
2117
82313e66 2118 if (*baud != baud_raw)
f5a9e5f7 2119 dev_info(sport->port.dev, "Console IMX rounded baud rate from %d to %d\n",
587897f5 2120 baud_raw, *baud);
1da177e4
LT
2121 }
2122}
2123
2124static int __init
9d1a50a2 2125imx_uart_console_setup(struct console *co, char *options)
1da177e4
LT
2126{
2127 struct imx_port *sport;
2128 int baud = 9600;
2129 int bits = 8;
2130 int parity = 'n';
2131 int flow = 'n';
1cf93e0d 2132 int retval;
1da177e4
LT
2133
2134 /*
2135 * Check whether an invalid uart number has been specified, and
2136 * if so, search for the first available port that does have
2137 * console support.
2138 */
9d1a50a2 2139 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_uart_ports))
1da177e4 2140 co->index = 0;
9d1a50a2 2141 sport = imx_uart_ports[co->index];
82313e66 2142 if (sport == NULL)
e76afc4e 2143 return -ENODEV;
1da177e4 2144
1cf93e0d
HS
2145 /* For setting the registers, we only need to enable the ipg clock. */
2146 retval = clk_prepare_enable(sport->clk_ipg);
2147 if (retval)
2148 goto error_console;
2149
1da177e4
LT
2150 if (options)
2151 uart_parse_options(options, &baud, &parity, &bits, &flow);
2152 else
9d1a50a2 2153 imx_uart_console_get_options(sport, &baud, &parity, &bits);
1da177e4 2154
9d1a50a2 2155 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
587897f5 2156
1cf93e0d
HS
2157 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
2158
0c727a42
FE
2159 clk_disable(sport->clk_ipg);
2160 if (retval) {
2161 clk_unprepare(sport->clk_ipg);
2162 goto error_console;
2163 }
2164
2165 retval = clk_prepare(sport->clk_per);
2166 if (retval)
63fd4b94 2167 clk_unprepare(sport->clk_ipg);
1cf93e0d
HS
2168
2169error_console:
2170 return retval;
1da177e4
LT
2171}
2172
9d1a50a2
UKK
2173static struct uart_driver imx_uart_uart_driver;
2174static struct console imx_uart_console = {
e3d13ff4 2175 .name = DEV_NAME,
9d1a50a2 2176 .write = imx_uart_console_write,
1da177e4 2177 .device = uart_console_device,
9d1a50a2 2178 .setup = imx_uart_console_setup,
1da177e4
LT
2179 .flags = CON_PRINTBUFFER,
2180 .index = -1,
9d1a50a2 2181 .data = &imx_uart_uart_driver,
1da177e4
LT
2182};
2183
9d1a50a2 2184#define IMX_CONSOLE &imx_uart_console
913c6c0e 2185
1da177e4
LT
2186#else
2187#define IMX_CONSOLE NULL
2188#endif
2189
9d1a50a2 2190static struct uart_driver imx_uart_uart_driver = {
1da177e4
LT
2191 .owner = THIS_MODULE,
2192 .driver_name = DRIVER_NAME,
e3d13ff4 2193 .dev_name = DEV_NAME,
1da177e4
LT
2194 .major = SERIAL_IMX_MAJOR,
2195 .minor = MINOR_START,
9d1a50a2 2196 .nr = ARRAY_SIZE(imx_uart_ports),
1da177e4
LT
2197 .cons = IMX_CONSOLE,
2198};
2199
22698aa2 2200#ifdef CONFIG_OF
20bb8095
UKK
2201/*
2202 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2203 * could successfully get all information from dt or a negative errno.
2204 */
9d1a50a2
UKK
2205static int imx_uart_probe_dt(struct imx_port *sport,
2206 struct platform_device *pdev)
22698aa2
SG
2207{
2208 struct device_node *np = pdev->dev.of_node;
ff05967a 2209 int ret;
22698aa2 2210
5f8b9043
LC
2211 sport->devdata = of_device_get_match_data(&pdev->dev);
2212 if (!sport->devdata)
20bb8095
UKK
2213 /* no device tree device */
2214 return 1;
22698aa2 2215
ff05967a
SG
2216 ret = of_alias_get_id(np, "serial");
2217 if (ret < 0) {
2218 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
a197a191 2219 return ret;
ff05967a
SG
2220 }
2221 sport->port.line = ret;
22698aa2 2222
1006ed7e
GU
2223 if (of_get_property(np, "uart-has-rtscts", NULL) ||
2224 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
22698aa2
SG
2225 sport->have_rtscts = 1;
2226
20ff2fe6
HS
2227 if (of_get_property(np, "fsl,dte-mode", NULL))
2228 sport->dte_mode = 1;
2229
7b7e8e8e
FE
2230 if (of_get_property(np, "rts-gpios", NULL))
2231 sport->have_rtsgpio = 1;
2232
5a08a487
GH
2233 if (of_get_property(np, "fsl,inverted-tx", NULL))
2234 sport->inverted_tx = 1;
2235
2236 if (of_get_property(np, "fsl,inverted-rx", NULL))
2237 sport->inverted_rx = 1;
2238
22698aa2
SG
2239 return 0;
2240}
2241#else
9d1a50a2
UKK
2242static inline int imx_uart_probe_dt(struct imx_port *sport,
2243 struct platform_device *pdev)
22698aa2 2244{
20bb8095 2245 return 1;
22698aa2
SG
2246}
2247#endif
2248
9d1a50a2
UKK
2249static void imx_uart_probe_pdata(struct imx_port *sport,
2250 struct platform_device *pdev)
22698aa2 2251{
574de559 2252 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
22698aa2
SG
2253
2254 sport->port.line = pdev->id;
2255 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2256
2257 if (!pdata)
2258 return;
2259
2260 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2261 sport->have_rtscts = 1;
22698aa2
SG
2262}
2263
bd78ecd6 2264static enum hrtimer_restart imx_trigger_start_tx(struct hrtimer *t)
cb1a6092 2265{
bd78ecd6 2266 struct imx_port *sport = container_of(t, struct imx_port, trigger_start_tx);
cb1a6092
UKK
2267 unsigned long flags;
2268
2269 spin_lock_irqsave(&sport->port.lock, flags);
2270 if (sport->tx_state == WAIT_AFTER_RTS)
2271 imx_uart_start_tx(&sport->port);
2272 spin_unlock_irqrestore(&sport->port.lock, flags);
bd78ecd6
AF
2273
2274 return HRTIMER_NORESTART;
cb1a6092
UKK
2275}
2276
bd78ecd6 2277static enum hrtimer_restart imx_trigger_stop_tx(struct hrtimer *t)
cb1a6092 2278{
bd78ecd6 2279 struct imx_port *sport = container_of(t, struct imx_port, trigger_stop_tx);
cb1a6092
UKK
2280 unsigned long flags;
2281
2282 spin_lock_irqsave(&sport->port.lock, flags);
2283 if (sport->tx_state == WAIT_AFTER_SEND)
2284 imx_uart_stop_tx(&sport->port);
2285 spin_unlock_irqrestore(&sport->port.lock, flags);
bd78ecd6
AF
2286
2287 return HRTIMER_NORESTART;
cb1a6092
UKK
2288}
2289
9d1a50a2 2290static int imx_uart_probe(struct platform_device *pdev)
1da177e4 2291{
dbff4e9e 2292 struct imx_port *sport;
dbff4e9e 2293 void __iomem *base;
4444dcf1
UKK
2294 int ret = 0;
2295 u32 ucr1;
dbff4e9e 2296 struct resource *res;
842633bd 2297 int txirq, rxirq, rtsirq;
dbff4e9e 2298
42d34191 2299 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
dbff4e9e
SH
2300 if (!sport)
2301 return -ENOMEM;
5b802344 2302
9d1a50a2 2303 ret = imx_uart_probe_dt(sport, pdev);
20bb8095 2304 if (ret > 0)
9d1a50a2 2305 imx_uart_probe_pdata(sport, pdev);
20bb8095 2306 else if (ret < 0)
42d34191 2307 return ret;
22698aa2 2308
9d1a50a2 2309 if (sport->port.line >= ARRAY_SIZE(imx_uart_ports)) {
56734448
GU
2310 dev_err(&pdev->dev, "serial%d out of range\n",
2311 sport->port.line);
2312 return -EINVAL;
2313 }
2314
dbff4e9e 2315 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
da82f997
AS
2316 base = devm_ioremap_resource(&pdev->dev, res);
2317 if (IS_ERR(base))
2318 return PTR_ERR(base);
dbff4e9e 2319
842633bd 2320 rxirq = platform_get_irq(pdev, 0);
aa49d8e8
AH
2321 if (rxirq < 0)
2322 return rxirq;
31a8d8fa
AH
2323 txirq = platform_get_irq_optional(pdev, 1);
2324 rtsirq = platform_get_irq_optional(pdev, 2);
842633bd 2325
dbff4e9e
SH
2326 sport->port.dev = &pdev->dev;
2327 sport->port.mapbase = res->start;
2328 sport->port.membase = base;
2329 sport->port.type = PORT_IMX,
2330 sport->port.iotype = UPIO_MEM;
842633bd 2331 sport->port.irq = rxirq;
dbff4e9e 2332 sport->port.fifosize = 32;
aa3479d2 2333 sport->port.has_sysrq = IS_ENABLED(CONFIG_SERIAL_IMX_CONSOLE);
9d1a50a2
UKK
2334 sport->port.ops = &imx_uart_pops;
2335 sport->port.rs485_config = imx_uart_rs485_config;
dbff4e9e 2336 sport->port.flags = UPF_BOOT_AUTOCONF;
9d1a50a2 2337 timer_setup(&sport->timer, imx_uart_timeout, 0);
38a41fdf 2338
58362d5b
UKK
2339 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2340 if (IS_ERR(sport->gpios))
2341 return PTR_ERR(sport->gpios);
2342
3a9465fa
SH
2343 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2344 if (IS_ERR(sport->clk_ipg)) {
2345 ret = PTR_ERR(sport->clk_ipg);
833462e9 2346 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
42d34191 2347 return ret;
38a41fdf 2348 }
38a41fdf 2349
3a9465fa
SH
2350 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2351 if (IS_ERR(sport->clk_per)) {
2352 ret = PTR_ERR(sport->clk_per);
833462e9 2353 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
42d34191 2354 return ret;
3a9465fa
SH
2355 }
2356
3a9465fa 2357 sport->port.uartclk = clk_get_rate(sport->clk_per);
dbff4e9e 2358
8a61f0c7
FE
2359 /* For register access, we only need to enable the ipg clock. */
2360 ret = clk_prepare_enable(sport->clk_ipg);
1e512d45
UKK
2361 if (ret) {
2362 dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
8a61f0c7 2363 return ret;
1e512d45 2364 }
8a61f0c7 2365
3a0ab62f
UKK
2366 /* initialize shadow register values */
2367 sport->ucr1 = readl(sport->port.membase + UCR1);
2368 sport->ucr2 = readl(sport->port.membase + UCR2);
2369 sport->ucr3 = readl(sport->port.membase + UCR3);
2370 sport->ucr4 = readl(sport->port.membase + UCR4);
2371 sport->ufcr = readl(sport->port.membase + UFCR);
2372
c150c0f3
LW
2373 ret = uart_get_rs485_mode(&sport->port);
2374 if (ret) {
2375 clk_disable_unprepare(sport->clk_ipg);
2376 return ret;
2377 }
743f93f8 2378
b8f3bff0 2379 if (sport->port.rs485.flags & SER_RS485_ENABLED &&
5d7f77ec 2380 (!sport->have_rtscts && !sport->have_rtsgpio))
b8f3bff0
LW
2381 dev_err(&pdev->dev, "no RTS control, disabling rs485\n");
2382
6d215f83
SA
2383 /*
2384 * If using the i.MX UART RTS/CTS control then the RTS (CTS_B)
2385 * signal cannot be set low during transmission in case the
2386 * receiver is off (limitation of the i.MX UART IP).
2387 */
2388 if (sport->port.rs485.flags & SER_RS485_ENABLED &&
2389 sport->have_rtscts && !sport->have_rtsgpio &&
2390 (!(sport->port.rs485.flags & SER_RS485_RTS_ON_SEND) &&
2391 !(sport->port.rs485.flags & SER_RS485_RX_DURING_TX)))
2392 dev_err(&pdev->dev,
2393 "low-active RTS not possible when receiver is off, enabling receiver\n");
2394
9d1a50a2 2395 imx_uart_rs485_config(&sport->port, &sport->port.rs485);
b8f3bff0 2396
8a61f0c7 2397 /* Disable interrupts before requesting them */
4444dcf1 2398 ucr1 = imx_uart_readl(sport, UCR1);
5f0e708c 2399 ucr1 &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN | UCR1_RTSDEN);
4444dcf1 2400 imx_uart_writel(sport, ucr1, UCR1);
8a61f0c7 2401
9d1a50a2 2402 if (!imx_uart_is_imx1(sport) && sport->dte_mode) {
e61c38d8
UKK
2403 /*
2404 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2405 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2406 * and DCD (when they are outputs) or enables the respective
2407 * irqs. So set this bit early, i.e. before requesting irqs.
2408 */
4444dcf1
UKK
2409 u32 ufcr = imx_uart_readl(sport, UFCR);
2410 if (!(ufcr & UFCR_DCEDTE))
2411 imx_uart_writel(sport, ufcr | UFCR_DCEDTE, UFCR);
e61c38d8
UKK
2412
2413 /*
2414 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2415 * enabled later because they cannot be cleared
2416 * (confirmed on i.MX25) which makes them unusable.
2417 */
27c84426
UKK
2418 imx_uart_writel(sport,
2419 IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2420 UCR3);
e61c38d8
UKK
2421
2422 } else {
4444dcf1
UKK
2423 u32 ucr3 = UCR3_DSR;
2424 u32 ufcr = imx_uart_readl(sport, UFCR);
2425 if (ufcr & UFCR_DCEDTE)
2426 imx_uart_writel(sport, ufcr & ~UFCR_DCEDTE, UFCR);
6df765dc 2427
9d1a50a2 2428 if (!imx_uart_is_imx1(sport))
6df765dc 2429 ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
27c84426 2430 imx_uart_writel(sport, ucr3, UCR3);
e61c38d8
UKK
2431 }
2432
8a61f0c7
FE
2433 clk_disable_unprepare(sport->clk_ipg);
2434
bd78ecd6
AF
2435 hrtimer_init(&sport->trigger_start_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
2436 hrtimer_init(&sport->trigger_stop_tx, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
2437 sport->trigger_start_tx.function = imx_trigger_start_tx;
2438 sport->trigger_stop_tx.function = imx_trigger_stop_tx;
cb1a6092 2439
c0d1c6b0
FE
2440 /*
2441 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2442 * chips only have one interrupt.
2443 */
842633bd 2444 if (txirq > 0) {
9d1a50a2 2445 ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_rxint, 0,
c0d1c6b0 2446 dev_name(&pdev->dev), sport);
1e512d45
UKK
2447 if (ret) {
2448 dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2449 ret);
c0d1c6b0 2450 return ret;
1e512d45 2451 }
c0d1c6b0 2452
9d1a50a2 2453 ret = devm_request_irq(&pdev->dev, txirq, imx_uart_txint, 0,
c0d1c6b0 2454 dev_name(&pdev->dev), sport);
1e512d45
UKK
2455 if (ret) {
2456 dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2457 ret);
c0d1c6b0 2458 return ret;
1e512d45 2459 }
7e620984
UKK
2460
2461 ret = devm_request_irq(&pdev->dev, rtsirq, imx_uart_rtsint, 0,
2462 dev_name(&pdev->dev), sport);
2463 if (ret) {
2464 dev_err(&pdev->dev, "failed to request rts irq: %d\n",
2465 ret);
2466 return ret;
2467 }
c0d1c6b0 2468 } else {
9d1a50a2 2469 ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_int, 0,
c0d1c6b0 2470 dev_name(&pdev->dev), sport);
1e512d45
UKK
2471 if (ret) {
2472 dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
c0d1c6b0 2473 return ret;
1e512d45 2474 }
c0d1c6b0
FE
2475 }
2476
9d1a50a2 2477 imx_uart_ports[sport->port.line] = sport;
5b802344 2478
0a86a86b 2479 platform_set_drvdata(pdev, sport);
5b802344 2480
9d1a50a2 2481 return uart_add_one_port(&imx_uart_uart_driver, &sport->port);
1da177e4
LT
2482}
2483
9d1a50a2 2484static int imx_uart_remove(struct platform_device *pdev)
1da177e4 2485{
2582d8c1 2486 struct imx_port *sport = platform_get_drvdata(pdev);
1da177e4 2487
9d1a50a2 2488 return uart_remove_one_port(&imx_uart_uart_driver, &sport->port);
1da177e4
LT
2489}
2490
9d1a50a2 2491static void imx_uart_restore_context(struct imx_port *sport)
c868cbb7 2492{
07b5e16e
AH
2493 unsigned long flags;
2494
2495 spin_lock_irqsave(&sport->port.lock, flags);
2496 if (!sport->context_saved) {
2497 spin_unlock_irqrestore(&sport->port.lock, flags);
c868cbb7 2498 return;
07b5e16e 2499 }
c868cbb7 2500
27c84426
UKK
2501 imx_uart_writel(sport, sport->saved_reg[4], UFCR);
2502 imx_uart_writel(sport, sport->saved_reg[5], UESC);
2503 imx_uart_writel(sport, sport->saved_reg[6], UTIM);
2504 imx_uart_writel(sport, sport->saved_reg[7], UBIR);
2505 imx_uart_writel(sport, sport->saved_reg[8], UBMR);
2506 imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
2507 imx_uart_writel(sport, sport->saved_reg[0], UCR1);
2508 imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
2509 imx_uart_writel(sport, sport->saved_reg[2], UCR3);
2510 imx_uart_writel(sport, sport->saved_reg[3], UCR4);
c868cbb7 2511 sport->context_saved = false;
07b5e16e 2512 spin_unlock_irqrestore(&sport->port.lock, flags);
c868cbb7
EV
2513}
2514
9d1a50a2 2515static void imx_uart_save_context(struct imx_port *sport)
c868cbb7 2516{
07b5e16e
AH
2517 unsigned long flags;
2518
c868cbb7 2519 /* Save necessary regs */
07b5e16e 2520 spin_lock_irqsave(&sport->port.lock, flags);
27c84426
UKK
2521 sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
2522 sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
2523 sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
2524 sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
2525 sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
2526 sport->saved_reg[5] = imx_uart_readl(sport, UESC);
2527 sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
2528 sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
2529 sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
2530 sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
c868cbb7 2531 sport->context_saved = true;
07b5e16e 2532 spin_unlock_irqrestore(&sport->port.lock, flags);
c868cbb7
EV
2533}
2534
9d1a50a2 2535static void imx_uart_enable_wakeup(struct imx_port *sport, bool on)
189550b8 2536{
4444dcf1 2537 u32 ucr3;
189550b8 2538
4444dcf1 2539 ucr3 = imx_uart_readl(sport, UCR3);
09df0b34 2540 if (on) {
27c84426 2541 imx_uart_writel(sport, USR1_AWAKE, USR1);
4444dcf1
UKK
2542 ucr3 |= UCR3_AWAKEN;
2543 } else {
2544 ucr3 &= ~UCR3_AWAKEN;
09df0b34 2545 }
4444dcf1 2546 imx_uart_writel(sport, ucr3, UCR3);
bc85734b 2547
38b1f0fb 2548 if (sport->have_rtscts) {
4444dcf1 2549 u32 ucr1 = imx_uart_readl(sport, UCR1);
38b1f0fb 2550 if (on)
4444dcf1 2551 ucr1 |= UCR1_RTSDEN;
38b1f0fb 2552 else
4444dcf1
UKK
2553 ucr1 &= ~UCR1_RTSDEN;
2554 imx_uart_writel(sport, ucr1, UCR1);
38b1f0fb 2555 }
189550b8
EV
2556}
2557
9d1a50a2 2558static int imx_uart_suspend_noirq(struct device *dev)
90bb6bd3 2559{
a406c4b8 2560 struct imx_port *sport = dev_get_drvdata(dev);
90bb6bd3 2561
9d1a50a2 2562 imx_uart_save_context(sport);
90bb6bd3
SW
2563
2564 clk_disable(sport->clk_ipg);
2565
fcfed1be
AH
2566 pinctrl_pm_select_sleep_state(dev);
2567
90bb6bd3
SW
2568 return 0;
2569}
2570
9d1a50a2 2571static int imx_uart_resume_noirq(struct device *dev)
90bb6bd3 2572{
a406c4b8 2573 struct imx_port *sport = dev_get_drvdata(dev);
90bb6bd3
SW
2574 int ret;
2575
fcfed1be
AH
2576 pinctrl_pm_select_default_state(dev);
2577
90bb6bd3
SW
2578 ret = clk_enable(sport->clk_ipg);
2579 if (ret)
2580 return ret;
2581
9d1a50a2 2582 imx_uart_restore_context(sport);
90bb6bd3 2583
90bb6bd3
SW
2584 return 0;
2585}
2586
9d1a50a2 2587static int imx_uart_suspend(struct device *dev)
90bb6bd3 2588{
a406c4b8 2589 struct imx_port *sport = dev_get_drvdata(dev);
09df0b34 2590 int ret;
90bb6bd3 2591
9d1a50a2 2592 uart_suspend_port(&imx_uart_uart_driver, &sport->port);
81b289cc 2593 disable_irq(sport->port.irq);
90bb6bd3 2594
09df0b34
MK
2595 ret = clk_prepare_enable(sport->clk_ipg);
2596 if (ret)
2597 return ret;
2598
2599 /* enable wakeup from i.MX UART */
9d1a50a2 2600 imx_uart_enable_wakeup(sport, true);
09df0b34
MK
2601
2602 return 0;
90bb6bd3
SW
2603}
2604
9d1a50a2 2605static int imx_uart_resume(struct device *dev)
90bb6bd3 2606{
a406c4b8 2607 struct imx_port *sport = dev_get_drvdata(dev);
90bb6bd3
SW
2608
2609 /* disable wakeup from i.MX UART */
9d1a50a2 2610 imx_uart_enable_wakeup(sport, false);
90bb6bd3 2611
9d1a50a2 2612 uart_resume_port(&imx_uart_uart_driver, &sport->port);
81b289cc 2613 enable_irq(sport->port.irq);
90bb6bd3 2614
09df0b34 2615 clk_disable_unprepare(sport->clk_ipg);
29add68d 2616
90bb6bd3
SW
2617 return 0;
2618}
2619
9d1a50a2 2620static int imx_uart_freeze(struct device *dev)
94be6d74 2621{
a406c4b8 2622 struct imx_port *sport = dev_get_drvdata(dev);
94be6d74 2623
9d1a50a2 2624 uart_suspend_port(&imx_uart_uart_driver, &sport->port);
94be6d74 2625
09df0b34 2626 return clk_prepare_enable(sport->clk_ipg);
94be6d74
PZ
2627}
2628
9d1a50a2 2629static int imx_uart_thaw(struct device *dev)
94be6d74 2630{
a406c4b8 2631 struct imx_port *sport = dev_get_drvdata(dev);
94be6d74 2632
9d1a50a2 2633 uart_resume_port(&imx_uart_uart_driver, &sport->port);
94be6d74 2634
09df0b34 2635 clk_disable_unprepare(sport->clk_ipg);
94be6d74
PZ
2636
2637 return 0;
2638}
2639
9d1a50a2
UKK
2640static const struct dev_pm_ops imx_uart_pm_ops = {
2641 .suspend_noirq = imx_uart_suspend_noirq,
2642 .resume_noirq = imx_uart_resume_noirq,
2643 .freeze_noirq = imx_uart_suspend_noirq,
2644 .restore_noirq = imx_uart_resume_noirq,
2645 .suspend = imx_uart_suspend,
2646 .resume = imx_uart_resume,
2647 .freeze = imx_uart_freeze,
2648 .thaw = imx_uart_thaw,
2649 .restore = imx_uart_thaw,
90bb6bd3
SW
2650};
2651
9d1a50a2
UKK
2652static struct platform_driver imx_uart_platform_driver = {
2653 .probe = imx_uart_probe,
2654 .remove = imx_uart_remove,
1da177e4 2655
9d1a50a2
UKK
2656 .id_table = imx_uart_devtype,
2657 .driver = {
2658 .name = "imx-uart",
22698aa2 2659 .of_match_table = imx_uart_dt_ids,
9d1a50a2 2660 .pm = &imx_uart_pm_ops,
3ae5eaec 2661 },
1da177e4
LT
2662};
2663
9d1a50a2 2664static int __init imx_uart_init(void)
1da177e4 2665{
9d1a50a2 2666 int ret = uart_register_driver(&imx_uart_uart_driver);
1da177e4 2667
1da177e4
LT
2668 if (ret)
2669 return ret;
2670
9d1a50a2 2671 ret = platform_driver_register(&imx_uart_platform_driver);
1da177e4 2672 if (ret != 0)
9d1a50a2 2673 uart_unregister_driver(&imx_uart_uart_driver);
1da177e4 2674
f227824e 2675 return ret;
1da177e4
LT
2676}
2677
9d1a50a2 2678static void __exit imx_uart_exit(void)
1da177e4 2679{
9d1a50a2
UKK
2680 platform_driver_unregister(&imx_uart_platform_driver);
2681 uart_unregister_driver(&imx_uart_uart_driver);
1da177e4
LT
2682}
2683
9d1a50a2
UKK
2684module_init(imx_uart_init);
2685module_exit(imx_uart_exit);
1da177e4
LT
2686
2687MODULE_AUTHOR("Sascha Hauer");
2688MODULE_DESCRIPTION("IMX generic serial port driver");
2689MODULE_LICENSE("GPL");
e169c139 2690MODULE_ALIAS("platform:imx-uart");
This page took 1.882713 seconds and 4 git commands to generate.