]> Git Repo - linux.git/blame - drivers/iommu/amd_iommu_init.c
iommu/amd: Extend IVRS special device data structure
[linux.git] / drivers / iommu / amd_iommu_init.c
CommitLineData
f6e2e6b6 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
f6e2e6b6
JR
3 * Author: Joerg Roedel <[email protected]>
4 * Leo Duran <[email protected]>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
f6e2e6b6 22#include <linux/list.h>
5a0e3ad6 23#include <linux/slab.h>
f3c6ea1b 24#include <linux/syscore_ops.h>
a80dc3e0
JR
25#include <linux/interrupt.h>
26#include <linux/msi.h>
403f81d8 27#include <linux/amd-iommu.h>
400a28a0 28#include <linux/export.h>
02f3b3f5 29#include <acpi/acpi.h>
f6e2e6b6 30#include <asm/pci-direct.h>
46a7fa27 31#include <asm/iommu.h>
1d9b16d1 32#include <asm/gart.h>
ea1b0d39 33#include <asm/x86_init.h>
22e6daf4 34#include <asm/iommu_table.h>
eb1eb7ae 35#include <asm/io_apic.h>
6b474b82 36#include <asm/irq_remapping.h>
403f81d8
JR
37
38#include "amd_iommu_proto.h"
39#include "amd_iommu_types.h"
05152a04 40#include "irq_remapping.h"
403f81d8 41
f6e2e6b6
JR
42/*
43 * definitions for the ACPI scanning code
44 */
f6e2e6b6 45#define IVRS_HEADER_LENGTH 48
f6e2e6b6
JR
46
47#define ACPI_IVHD_TYPE 0x10
48#define ACPI_IVMD_TYPE_ALL 0x20
49#define ACPI_IVMD_TYPE 0x21
50#define ACPI_IVMD_TYPE_RANGE 0x22
51
52#define IVHD_DEV_ALL 0x01
53#define IVHD_DEV_SELECT 0x02
54#define IVHD_DEV_SELECT_RANGE_START 0x03
55#define IVHD_DEV_RANGE_END 0x04
56#define IVHD_DEV_ALIAS 0x42
57#define IVHD_DEV_ALIAS_RANGE 0x43
58#define IVHD_DEV_EXT_SELECT 0x46
59#define IVHD_DEV_EXT_SELECT_RANGE 0x47
6efed63b
JR
60#define IVHD_DEV_SPECIAL 0x48
61
62#define IVHD_SPECIAL_IOAPIC 1
63#define IVHD_SPECIAL_HPET 2
f6e2e6b6 64
6da7342f
JR
65#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
66#define IVHD_FLAG_PASSPW_EN_MASK 0x02
67#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
68#define IVHD_FLAG_ISOC_EN_MASK 0x08
f6e2e6b6
JR
69
70#define IVMD_FLAG_EXCL_RANGE 0x08
71#define IVMD_FLAG_UNITY_MAP 0x01
72
73#define ACPI_DEVFLAG_INITPASS 0x01
74#define ACPI_DEVFLAG_EXTINT 0x02
75#define ACPI_DEVFLAG_NMI 0x04
76#define ACPI_DEVFLAG_SYSMGT1 0x10
77#define ACPI_DEVFLAG_SYSMGT2 0x20
78#define ACPI_DEVFLAG_LINT0 0x40
79#define ACPI_DEVFLAG_LINT1 0x80
80#define ACPI_DEVFLAG_ATSDIS 0x10000000
81
b65233a9
JR
82/*
83 * ACPI table definitions
84 *
85 * These data structures are laid over the table to parse the important values
86 * out of it.
87 */
88
89/*
90 * structure describing one IOMMU in the ACPI table. Typically followed by one
91 * or more ivhd_entrys.
92 */
f6e2e6b6
JR
93struct ivhd_header {
94 u8 type;
95 u8 flags;
96 u16 length;
97 u16 devid;
98 u16 cap_ptr;
99 u64 mmio_phys;
100 u16 pci_seg;
101 u16 info;
102 u32 reserved;
103} __attribute__((packed));
104
b65233a9
JR
105/*
106 * A device entry describing which devices a specific IOMMU translates and
107 * which requestor ids they use.
108 */
f6e2e6b6
JR
109struct ivhd_entry {
110 u8 type;
111 u16 devid;
112 u8 flags;
113 u32 ext;
114} __attribute__((packed));
115
b65233a9
JR
116/*
117 * An AMD IOMMU memory definition structure. It defines things like exclusion
118 * ranges for devices and regions that should be unity mapped.
119 */
f6e2e6b6
JR
120struct ivmd_header {
121 u8 type;
122 u8 flags;
123 u16 length;
124 u16 devid;
125 u16 aux;
126 u64 resv;
127 u64 range_start;
128 u64 range_length;
129} __attribute__((packed));
130
fefda117 131bool amd_iommu_dump;
05152a04 132bool amd_iommu_irq_remap __read_mostly;
fefda117 133
02f3b3f5 134static bool amd_iommu_detected;
a5235725 135static bool __initdata amd_iommu_disabled;
c1cbebee 136
b65233a9
JR
137u16 amd_iommu_last_bdf; /* largest PCI device id we have
138 to handle */
2e22847f 139LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
b65233a9 140 we find in ACPI */
3775d481 141u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */
928abd25 142
2e22847f 143LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
b65233a9 144 system */
928abd25 145
bb52777e
JR
146/* Array to assign indices to IOMMUs*/
147struct amd_iommu *amd_iommus[MAX_IOMMUS];
148int amd_iommus_present;
149
318afd41
JR
150/* IOMMUs have a non-present cache? */
151bool amd_iommu_np_cache __read_mostly;
60f723b4 152bool amd_iommu_iotlb_sup __read_mostly = true;
318afd41 153
62f71abb
JR
154u32 amd_iommu_max_pasids __read_mostly = ~0;
155
400a28a0
JR
156bool amd_iommu_v2_present __read_mostly;
157
5abcdba4
JR
158bool amd_iommu_force_isolation __read_mostly;
159
aeb26f55
JR
160/*
161 * List of protection domains - used during resume
162 */
163LIST_HEAD(amd_iommu_pd_list);
164spinlock_t amd_iommu_pd_lock;
165
b65233a9
JR
166/*
167 * Pointer to the device table which is shared by all AMD IOMMUs
168 * it is indexed by the PCI device id or the HT unit id and contains
169 * information about the domain the device belongs to as well as the
170 * page table root pointer.
171 */
928abd25 172struct dev_table_entry *amd_iommu_dev_table;
b65233a9
JR
173
174/*
175 * The alias table is a driver specific data structure which contains the
176 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
177 * More than one device can share the same requestor id.
178 */
928abd25 179u16 *amd_iommu_alias_table;
b65233a9
JR
180
181/*
182 * The rlookup table is used to find the IOMMU which is responsible
183 * for a specific device. It is also indexed by the PCI device id.
184 */
928abd25 185struct amd_iommu **amd_iommu_rlookup_table;
b65233a9 186
b65233a9 187/*
0ea2c422
JR
188 * This table is used to find the irq remapping table for a given device id
189 * quickly.
190 */
191struct irq_remap_table **irq_lookup_table;
192
b65233a9 193/*
df805abb 194 * AMD IOMMU allows up to 2^16 different protection domains. This is a bitmap
b65233a9
JR
195 * to know which ones are already in use.
196 */
928abd25
JR
197unsigned long *amd_iommu_pd_alloc_bitmap;
198
b65233a9
JR
199static u32 dev_table_size; /* size of the device table */
200static u32 alias_table_size; /* size of the alias table */
201static u32 rlookup_table_size; /* size if the rlookup table */
3e8064ba 202
2c0ae172
JR
203enum iommu_init_state {
204 IOMMU_START_STATE,
205 IOMMU_IVRS_DETECTED,
206 IOMMU_ACPI_FINISHED,
207 IOMMU_ENABLED,
208 IOMMU_PCI_INIT,
209 IOMMU_INTERRUPTS_EN,
210 IOMMU_DMA_OPS,
211 IOMMU_INITIALIZED,
212 IOMMU_NOT_FOUND,
213 IOMMU_INIT_ERROR,
214};
215
216static enum iommu_init_state init_state = IOMMU_START_STATE;
217
ae295142 218static int amd_iommu_enable_interrupts(void);
2c0ae172 219static int __init iommu_go_to_state(enum iommu_init_state state);
3d9761e7 220
208ec8c9
JR
221static inline void update_last_devid(u16 devid)
222{
223 if (devid > amd_iommu_last_bdf)
224 amd_iommu_last_bdf = devid;
225}
226
c571484e
JR
227static inline unsigned long tbl_size(int entry_size)
228{
229 unsigned shift = PAGE_SHIFT +
421f909c 230 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
c571484e
JR
231
232 return 1UL << shift;
233}
234
5bcd757f
MG
235/* Access to l1 and l2 indexed register spaces */
236
237static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
238{
239 u32 val;
240
241 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
242 pci_read_config_dword(iommu->dev, 0xfc, &val);
243 return val;
244}
245
246static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
247{
248 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
249 pci_write_config_dword(iommu->dev, 0xfc, val);
250 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
251}
252
253static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
254{
255 u32 val;
256
257 pci_write_config_dword(iommu->dev, 0xf0, address);
258 pci_read_config_dword(iommu->dev, 0xf4, &val);
259 return val;
260}
261
262static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
263{
264 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
265 pci_write_config_dword(iommu->dev, 0xf4, val);
266}
267
b65233a9
JR
268/****************************************************************************
269 *
270 * AMD IOMMU MMIO register space handling functions
271 *
272 * These functions are used to program the IOMMU device registers in
273 * MMIO space required for that driver.
274 *
275 ****************************************************************************/
3e8064ba 276
b65233a9
JR
277/*
278 * This function set the exclusion range in the IOMMU. DMA accesses to the
279 * exclusion range are passed through untranslated
280 */
05f92db9 281static void iommu_set_exclusion_range(struct amd_iommu *iommu)
b2026aa2
JR
282{
283 u64 start = iommu->exclusion_start & PAGE_MASK;
284 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
285 u64 entry;
286
287 if (!iommu->exclusion_start)
288 return;
289
290 entry = start | MMIO_EXCL_ENABLE_MASK;
291 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
292 &entry, sizeof(entry));
293
294 entry = limit;
295 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
296 &entry, sizeof(entry));
297}
298
b65233a9 299/* Programs the physical address of the device table into the IOMMU hardware */
6b7f000e 300static void iommu_set_device_table(struct amd_iommu *iommu)
b2026aa2 301{
f609891f 302 u64 entry;
b2026aa2
JR
303
304 BUG_ON(iommu->mmio_base == NULL);
305
306 entry = virt_to_phys(amd_iommu_dev_table);
307 entry |= (dev_table_size >> 12) - 1;
308 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
309 &entry, sizeof(entry));
310}
311
b65233a9 312/* Generic functions to enable/disable certain features of the IOMMU. */
05f92db9 313static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
314{
315 u32 ctrl;
316
317 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
318 ctrl |= (1 << bit);
319 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
320}
321
ca020711 322static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
b2026aa2
JR
323{
324 u32 ctrl;
325
199d0d50 326 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
b2026aa2
JR
327 ctrl &= ~(1 << bit);
328 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
329}
330
1456e9d2
JR
331static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout)
332{
333 u32 ctrl;
334
335 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
336 ctrl &= ~CTRL_INV_TO_MASK;
337 ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK;
338 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
339}
340
b65233a9 341/* Function to enable the hardware */
05f92db9 342static void iommu_enable(struct amd_iommu *iommu)
b2026aa2 343{
b2026aa2 344 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
b2026aa2
JR
345}
346
92ac4320 347static void iommu_disable(struct amd_iommu *iommu)
126c52be 348{
a8c485bb
CW
349 /* Disable command buffer */
350 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
351
352 /* Disable event logging and event interrupts */
353 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
354 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
355
356 /* Disable IOMMU hardware itself */
92ac4320 357 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
126c52be
JR
358}
359
b65233a9
JR
360/*
361 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
362 * the system has one.
363 */
98f1ad25 364static u8 __iomem * __init iommu_map_mmio_space(u64 address)
6c56747b 365{
e82752d8
JR
366 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
367 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
368 address);
369 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
6c56747b 370 return NULL;
e82752d8 371 }
6c56747b 372
98f1ad25 373 return (u8 __iomem *)ioremap_nocache(address, MMIO_REGION_LENGTH);
6c56747b
JR
374}
375
376static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
377{
378 if (iommu->mmio_base)
379 iounmap(iommu->mmio_base);
380 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
381}
382
b65233a9
JR
383/****************************************************************************
384 *
385 * The functions below belong to the first pass of AMD IOMMU ACPI table
386 * parsing. In this pass we try to find out the highest device id this
387 * code has to handle. Upon this information the size of the shared data
388 * structures is determined later.
389 *
390 ****************************************************************************/
391
b514e555
JR
392/*
393 * This function calculates the length of a given IVHD entry
394 */
395static inline int ivhd_entry_length(u8 *ivhd)
396{
397 return 0x04 << (*ivhd >> 6);
398}
399
b65233a9
JR
400/*
401 * This function reads the last device id the IOMMU has to handle from the PCI
402 * capability header for this IOMMU
403 */
3e8064ba
JR
404static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
405{
406 u32 cap;
407
408 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
d591b0a3 409 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
3e8064ba
JR
410
411 return 0;
412}
413
b65233a9
JR
414/*
415 * After reading the highest device id from the IOMMU PCI capability header
416 * this function looks if there is a higher device id defined in the ACPI table
417 */
3e8064ba
JR
418static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
419{
420 u8 *p = (void *)h, *end = (void *)h;
421 struct ivhd_entry *dev;
422
423 p += sizeof(*h);
424 end += h->length;
425
426 find_last_devid_on_pci(PCI_BUS(h->devid),
427 PCI_SLOT(h->devid),
428 PCI_FUNC(h->devid),
429 h->cap_ptr);
430
431 while (p < end) {
432 dev = (struct ivhd_entry *)p;
433 switch (dev->type) {
434 case IVHD_DEV_SELECT:
435 case IVHD_DEV_RANGE_END:
436 case IVHD_DEV_ALIAS:
437 case IVHD_DEV_EXT_SELECT:
b65233a9 438 /* all the above subfield types refer to device ids */
208ec8c9 439 update_last_devid(dev->devid);
3e8064ba
JR
440 break;
441 default:
442 break;
443 }
b514e555 444 p += ivhd_entry_length(p);
3e8064ba
JR
445 }
446
447 WARN_ON(p != end);
448
449 return 0;
450}
451
b65233a9
JR
452/*
453 * Iterate over all IVHD entries in the ACPI table and find the highest device
454 * id which we need to handle. This is the first of three functions which parse
455 * the ACPI table. So we check the checksum here.
456 */
3e8064ba
JR
457static int __init find_last_devid_acpi(struct acpi_table_header *table)
458{
459 int i;
460 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
461 struct ivhd_header *h;
462
463 /*
464 * Validate checksum here so we don't need to do it when
465 * we actually parse the table
466 */
467 for (i = 0; i < table->length; ++i)
468 checksum += p[i];
02f3b3f5 469 if (checksum != 0)
3e8064ba 470 /* ACPI table corrupt */
02f3b3f5 471 return -ENODEV;
3e8064ba
JR
472
473 p += IVRS_HEADER_LENGTH;
474
475 end += table->length;
476 while (p < end) {
477 h = (struct ivhd_header *)p;
478 switch (h->type) {
479 case ACPI_IVHD_TYPE:
480 find_last_devid_from_ivhd(h);
481 break;
482 default:
483 break;
484 }
485 p += h->length;
486 }
487 WARN_ON(p != end);
488
489 return 0;
490}
491
b65233a9
JR
492/****************************************************************************
493 *
df805abb 494 * The following functions belong to the code path which parses the ACPI table
b65233a9
JR
495 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
496 * data structures, initialize the device/alias/rlookup table and also
497 * basically initialize the hardware.
498 *
499 ****************************************************************************/
500
501/*
502 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
503 * write commands to that buffer later and the IOMMU will execute them
504 * asynchronously
505 */
b36ca91e
JR
506static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
507{
d0312b21 508 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
b36ca91e 509 get_order(CMD_BUFFER_SIZE));
b36ca91e
JR
510
511 if (cmd_buf == NULL)
512 return NULL;
513
549c90dc 514 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
b36ca91e 515
58492e12
JR
516 return cmd_buf;
517}
518
93f1cc67
JR
519/*
520 * This function resets the command buffer if the IOMMU stopped fetching
521 * commands from it.
522 */
523void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
524{
525 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
526
527 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
528 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
529
530 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
531}
532
58492e12
JR
533/*
534 * This function writes the command buffer address to the hardware and
535 * enables it.
536 */
537static void iommu_enable_command_buffer(struct amd_iommu *iommu)
538{
539 u64 entry;
540
541 BUG_ON(iommu->cmd_buf == NULL);
542
543 entry = (u64)virt_to_phys(iommu->cmd_buf);
b36ca91e 544 entry |= MMIO_CMD_SIZE_512;
58492e12 545
b36ca91e 546 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
58492e12 547 &entry, sizeof(entry));
b36ca91e 548
93f1cc67 549 amd_iommu_reset_cmd_buffer(iommu);
549c90dc 550 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
b36ca91e
JR
551}
552
553static void __init free_command_buffer(struct amd_iommu *iommu)
554{
23c1713f 555 free_pages((unsigned long)iommu->cmd_buf,
549c90dc 556 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
b36ca91e
JR
557}
558
335503e5
JR
559/* allocates the memory where the IOMMU will log its events to */
560static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
561{
335503e5
JR
562 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
563 get_order(EVT_BUFFER_SIZE));
564
565 if (iommu->evt_buf == NULL)
566 return NULL;
567
1bc6f838
JR
568 iommu->evt_buf_size = EVT_BUFFER_SIZE;
569
58492e12
JR
570 return iommu->evt_buf;
571}
572
573static void iommu_enable_event_buffer(struct amd_iommu *iommu)
574{
575 u64 entry;
576
577 BUG_ON(iommu->evt_buf == NULL);
578
335503e5 579 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
58492e12 580
335503e5
JR
581 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
582 &entry, sizeof(entry));
583
09067207
JR
584 /* set head and tail to zero manually */
585 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
586 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
587
58492e12 588 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
335503e5
JR
589}
590
591static void __init free_event_buffer(struct amd_iommu *iommu)
592{
593 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
594}
595
1a29ac01
JR
596/* allocates the memory where the IOMMU will log its events to */
597static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
598{
599 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
600 get_order(PPR_LOG_SIZE));
601
602 if (iommu->ppr_log == NULL)
603 return NULL;
604
605 return iommu->ppr_log;
606}
607
608static void iommu_enable_ppr_log(struct amd_iommu *iommu)
609{
610 u64 entry;
611
612 if (iommu->ppr_log == NULL)
613 return;
614
615 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
616
617 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
618 &entry, sizeof(entry));
619
620 /* set head and tail to zero manually */
621 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
622 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
623
624 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
625 iommu_feature_enable(iommu, CONTROL_PPR_EN);
626}
627
628static void __init free_ppr_log(struct amd_iommu *iommu)
629{
630 if (iommu->ppr_log == NULL)
631 return;
632
633 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
634}
635
cbc33a90
JR
636static void iommu_enable_gt(struct amd_iommu *iommu)
637{
638 if (!iommu_feature(iommu, FEATURE_GT))
639 return;
640
641 iommu_feature_enable(iommu, CONTROL_GT_EN);
642}
643
b65233a9 644/* sets a specific bit in the device table entry. */
3566b778
JR
645static void set_dev_entry_bit(u16 devid, u8 bit)
646{
ee6c2868
JR
647 int i = (bit >> 6) & 0x03;
648 int _bit = bit & 0x3f;
3566b778 649
ee6c2868 650 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
3566b778
JR
651}
652
c5cca146
JR
653static int get_dev_entry_bit(u16 devid, u8 bit)
654{
ee6c2868
JR
655 int i = (bit >> 6) & 0x03;
656 int _bit = bit & 0x3f;
c5cca146 657
ee6c2868 658 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
c5cca146
JR
659}
660
661
662void amd_iommu_apply_erratum_63(u16 devid)
663{
664 int sysmgt;
665
666 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
667 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
668
669 if (sysmgt == 0x01)
670 set_dev_entry_bit(devid, DEV_ENTRY_IW);
671}
672
5ff4789d
JR
673/* Writes the specific IOMMU for a device into the rlookup table */
674static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
675{
676 amd_iommu_rlookup_table[devid] = iommu;
677}
678
b65233a9
JR
679/*
680 * This function takes the device specific flags read from the ACPI
681 * table and sets up the device table entry with that information
682 */
5ff4789d
JR
683static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
684 u16 devid, u32 flags, u32 ext_flags)
3566b778
JR
685{
686 if (flags & ACPI_DEVFLAG_INITPASS)
687 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
688 if (flags & ACPI_DEVFLAG_EXTINT)
689 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
690 if (flags & ACPI_DEVFLAG_NMI)
691 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
692 if (flags & ACPI_DEVFLAG_SYSMGT1)
693 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
694 if (flags & ACPI_DEVFLAG_SYSMGT2)
695 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
696 if (flags & ACPI_DEVFLAG_LINT0)
697 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
698 if (flags & ACPI_DEVFLAG_LINT1)
699 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
3566b778 700
c5cca146
JR
701 amd_iommu_apply_erratum_63(devid);
702
5ff4789d 703 set_iommu_for_device(iommu, devid);
3566b778
JR
704}
705
31cff67f 706static int __init add_special_device(u8 type, u8 id, u16 devid, bool cmd_line)
6efed63b
JR
707{
708 struct devid_map *entry;
709 struct list_head *list;
710
31cff67f
JR
711 if (type == IVHD_SPECIAL_IOAPIC)
712 list = &ioapic_map;
713 else if (type == IVHD_SPECIAL_HPET)
714 list = &hpet_map;
715 else
6efed63b
JR
716 return -EINVAL;
717
31cff67f
JR
718 list_for_each_entry(entry, list, list) {
719 if (!(entry->id == id && entry->cmd_line))
720 continue;
721
722 pr_info("AMD-Vi: Command-line override present for %s id %d - ignoring\n",
723 type == IVHD_SPECIAL_IOAPIC ? "IOAPIC" : "HPET", id);
724
725 return 0;
726 }
727
6efed63b
JR
728 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
729 if (!entry)
730 return -ENOMEM;
731
31cff67f
JR
732 entry->id = id;
733 entry->devid = devid;
734 entry->cmd_line = cmd_line;
6efed63b
JR
735
736 list_add_tail(&entry->list, list);
737
738 return 0;
739}
740
b65233a9 741/*
df805abb 742 * Reads the device exclusion range from ACPI and initializes the IOMMU with
b65233a9
JR
743 * it
744 */
3566b778
JR
745static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
746{
747 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
748
749 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
750 return;
751
752 if (iommu) {
b65233a9
JR
753 /*
754 * We only can configure exclusion ranges per IOMMU, not
755 * per device. But we can enable the exclusion range per
756 * device. This is done here
757 */
3566b778
JR
758 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
759 iommu->exclusion_start = m->range_start;
760 iommu->exclusion_length = m->range_length;
761 }
762}
763
b65233a9
JR
764/*
765 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
766 * initializes the hardware and our data structures with it.
767 */
6efed63b 768static int __init init_iommu_from_acpi(struct amd_iommu *iommu,
5d0c8e49
JR
769 struct ivhd_header *h)
770{
771 u8 *p = (u8 *)h;
772 u8 *end = p, flags = 0;
0de66d5b
JR
773 u16 devid = 0, devid_start = 0, devid_to = 0;
774 u32 dev_i, ext_flags = 0;
58a3bee5 775 bool alias = false;
5d0c8e49
JR
776 struct ivhd_entry *e;
777
778 /*
e9bf5197 779 * First save the recommended feature enable bits from ACPI
5d0c8e49 780 */
e9bf5197 781 iommu->acpi_flags = h->flags;
5d0c8e49
JR
782
783 /*
784 * Done. Now parse the device entries
785 */
786 p += sizeof(struct ivhd_header);
787 end += h->length;
788
42a698f4 789
5d0c8e49
JR
790 while (p < end) {
791 e = (struct ivhd_entry *)p;
792 switch (e->type) {
793 case IVHD_DEV_ALL:
42a698f4
JR
794
795 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
796 " last device %02x:%02x.%x flags: %02x\n",
797 PCI_BUS(iommu->first_device),
798 PCI_SLOT(iommu->first_device),
799 PCI_FUNC(iommu->first_device),
800 PCI_BUS(iommu->last_device),
801 PCI_SLOT(iommu->last_device),
802 PCI_FUNC(iommu->last_device),
803 e->flags);
804
5d0c8e49
JR
805 for (dev_i = iommu->first_device;
806 dev_i <= iommu->last_device; ++dev_i)
5ff4789d
JR
807 set_dev_entry_from_acpi(iommu, dev_i,
808 e->flags, 0);
5d0c8e49
JR
809 break;
810 case IVHD_DEV_SELECT:
42a698f4
JR
811
812 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
813 "flags: %02x\n",
814 PCI_BUS(e->devid),
815 PCI_SLOT(e->devid),
816 PCI_FUNC(e->devid),
817 e->flags);
818
5d0c8e49 819 devid = e->devid;
5ff4789d 820 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
5d0c8e49
JR
821 break;
822 case IVHD_DEV_SELECT_RANGE_START:
42a698f4
JR
823
824 DUMP_printk(" DEV_SELECT_RANGE_START\t "
825 "devid: %02x:%02x.%x flags: %02x\n",
826 PCI_BUS(e->devid),
827 PCI_SLOT(e->devid),
828 PCI_FUNC(e->devid),
829 e->flags);
830
5d0c8e49
JR
831 devid_start = e->devid;
832 flags = e->flags;
833 ext_flags = 0;
58a3bee5 834 alias = false;
5d0c8e49
JR
835 break;
836 case IVHD_DEV_ALIAS:
42a698f4
JR
837
838 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
839 "flags: %02x devid_to: %02x:%02x.%x\n",
840 PCI_BUS(e->devid),
841 PCI_SLOT(e->devid),
842 PCI_FUNC(e->devid),
843 e->flags,
844 PCI_BUS(e->ext >> 8),
845 PCI_SLOT(e->ext >> 8),
846 PCI_FUNC(e->ext >> 8));
847
5d0c8e49
JR
848 devid = e->devid;
849 devid_to = e->ext >> 8;
7a6a3a08 850 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
7455aab1 851 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
5d0c8e49
JR
852 amd_iommu_alias_table[devid] = devid_to;
853 break;
854 case IVHD_DEV_ALIAS_RANGE:
42a698f4
JR
855
856 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
857 "devid: %02x:%02x.%x flags: %02x "
858 "devid_to: %02x:%02x.%x\n",
859 PCI_BUS(e->devid),
860 PCI_SLOT(e->devid),
861 PCI_FUNC(e->devid),
862 e->flags,
863 PCI_BUS(e->ext >> 8),
864 PCI_SLOT(e->ext >> 8),
865 PCI_FUNC(e->ext >> 8));
866
5d0c8e49
JR
867 devid_start = e->devid;
868 flags = e->flags;
869 devid_to = e->ext >> 8;
870 ext_flags = 0;
58a3bee5 871 alias = true;
5d0c8e49
JR
872 break;
873 case IVHD_DEV_EXT_SELECT:
42a698f4
JR
874
875 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
876 "flags: %02x ext: %08x\n",
877 PCI_BUS(e->devid),
878 PCI_SLOT(e->devid),
879 PCI_FUNC(e->devid),
880 e->flags, e->ext);
881
5d0c8e49 882 devid = e->devid;
5ff4789d
JR
883 set_dev_entry_from_acpi(iommu, devid, e->flags,
884 e->ext);
5d0c8e49
JR
885 break;
886 case IVHD_DEV_EXT_SELECT_RANGE:
42a698f4
JR
887
888 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
889 "%02x:%02x.%x flags: %02x ext: %08x\n",
890 PCI_BUS(e->devid),
891 PCI_SLOT(e->devid),
892 PCI_FUNC(e->devid),
893 e->flags, e->ext);
894
5d0c8e49
JR
895 devid_start = e->devid;
896 flags = e->flags;
897 ext_flags = e->ext;
58a3bee5 898 alias = false;
5d0c8e49
JR
899 break;
900 case IVHD_DEV_RANGE_END:
42a698f4
JR
901
902 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
903 PCI_BUS(e->devid),
904 PCI_SLOT(e->devid),
905 PCI_FUNC(e->devid));
906
5d0c8e49
JR
907 devid = e->devid;
908 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
7a6a3a08 909 if (alias) {
5d0c8e49 910 amd_iommu_alias_table[dev_i] = devid_to;
7a6a3a08
JR
911 set_dev_entry_from_acpi(iommu,
912 devid_to, flags, ext_flags);
913 }
914 set_dev_entry_from_acpi(iommu, dev_i,
915 flags, ext_flags);
5d0c8e49
JR
916 }
917 break;
6efed63b
JR
918 case IVHD_DEV_SPECIAL: {
919 u8 handle, type;
920 const char *var;
921 u16 devid;
922 int ret;
923
924 handle = e->ext & 0xff;
925 devid = (e->ext >> 8) & 0xffff;
926 type = (e->ext >> 24) & 0xff;
927
928 if (type == IVHD_SPECIAL_IOAPIC)
929 var = "IOAPIC";
930 else if (type == IVHD_SPECIAL_HPET)
931 var = "HPET";
932 else
933 var = "UNKNOWN";
934
935 DUMP_printk(" DEV_SPECIAL(%s[%d])\t\tdevid: %02x:%02x.%x\n",
936 var, (int)handle,
937 PCI_BUS(devid),
938 PCI_SLOT(devid),
939 PCI_FUNC(devid));
940
941 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
31cff67f 942 ret = add_special_device(type, handle, devid, false);
6efed63b
JR
943 if (ret)
944 return ret;
945 break;
946 }
5d0c8e49
JR
947 default:
948 break;
949 }
950
b514e555 951 p += ivhd_entry_length(p);
5d0c8e49 952 }
6efed63b
JR
953
954 return 0;
5d0c8e49
JR
955}
956
b65233a9 957/* Initializes the device->iommu mapping for the driver */
5d0c8e49
JR
958static int __init init_iommu_devices(struct amd_iommu *iommu)
959{
0de66d5b 960 u32 i;
5d0c8e49
JR
961
962 for (i = iommu->first_device; i <= iommu->last_device; ++i)
963 set_iommu_for_device(iommu, i);
964
965 return 0;
966}
967
e47d402d
JR
968static void __init free_iommu_one(struct amd_iommu *iommu)
969{
970 free_command_buffer(iommu);
335503e5 971 free_event_buffer(iommu);
1a29ac01 972 free_ppr_log(iommu);
e47d402d
JR
973 iommu_unmap_mmio_space(iommu);
974}
975
976static void __init free_iommu_all(void)
977{
978 struct amd_iommu *iommu, *next;
979
3bd22172 980 for_each_iommu_safe(iommu, next) {
e47d402d
JR
981 list_del(&iommu->list);
982 free_iommu_one(iommu);
983 kfree(iommu);
984 }
985}
986
318fe782
SS
987/*
988 * Family15h Model 10h-1fh erratum 746 (IOMMU Logging May Stall Translations)
989 * Workaround:
990 * BIOS should disable L2B micellaneous clock gating by setting
991 * L2_L2B_CK_GATE_CONTROL[CKGateL2BMiscDisable](D0F2xF4_x90[2]) = 1b
992 */
e2f1a3bd 993static void amd_iommu_erratum_746_workaround(struct amd_iommu *iommu)
318fe782
SS
994{
995 u32 value;
996
997 if ((boot_cpu_data.x86 != 0x15) ||
998 (boot_cpu_data.x86_model < 0x10) ||
999 (boot_cpu_data.x86_model > 0x1f))
1000 return;
1001
1002 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1003 pci_read_config_dword(iommu->dev, 0xf4, &value);
1004
1005 if (value & BIT(2))
1006 return;
1007
1008 /* Select NB indirect register 0x90 and enable writing */
1009 pci_write_config_dword(iommu->dev, 0xf0, 0x90 | (1 << 8));
1010
1011 pci_write_config_dword(iommu->dev, 0xf4, value | 0x4);
1012 pr_info("AMD-Vi: Applying erratum 746 workaround for IOMMU at %s\n",
1013 dev_name(&iommu->dev->dev));
1014
1015 /* Clear the enable writing bit */
1016 pci_write_config_dword(iommu->dev, 0xf0, 0x90);
1017}
1018
b65233a9
JR
1019/*
1020 * This function clues the initialization function for one IOMMU
1021 * together and also allocates the command buffer and programs the
1022 * hardware. It does NOT enable the IOMMU. This is done afterwards.
1023 */
e47d402d
JR
1024static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
1025{
6efed63b
JR
1026 int ret;
1027
e47d402d 1028 spin_lock_init(&iommu->lock);
bb52777e
JR
1029
1030 /* Add IOMMU to internal data structures */
e47d402d 1031 list_add_tail(&iommu->list, &amd_iommu_list);
bb52777e
JR
1032 iommu->index = amd_iommus_present++;
1033
1034 if (unlikely(iommu->index >= MAX_IOMMUS)) {
1035 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
1036 return -ENOSYS;
1037 }
1038
1039 /* Index is fine - add IOMMU to the array */
1040 amd_iommus[iommu->index] = iommu;
e47d402d
JR
1041
1042 /*
1043 * Copy data from ACPI table entry to the iommu struct
1044 */
23c742db 1045 iommu->devid = h->devid;
e47d402d 1046 iommu->cap_ptr = h->cap_ptr;
ee893c24 1047 iommu->pci_seg = h->pci_seg;
e47d402d
JR
1048 iommu->mmio_phys = h->mmio_phys;
1049 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
1050 if (!iommu->mmio_base)
1051 return -ENOMEM;
1052
e47d402d
JR
1053 iommu->cmd_buf = alloc_command_buffer(iommu);
1054 if (!iommu->cmd_buf)
1055 return -ENOMEM;
1056
335503e5
JR
1057 iommu->evt_buf = alloc_event_buffer(iommu);
1058 if (!iommu->evt_buf)
1059 return -ENOMEM;
1060
a80dc3e0
JR
1061 iommu->int_enabled = false;
1062
6efed63b
JR
1063 ret = init_iommu_from_acpi(iommu, h);
1064 if (ret)
1065 return ret;
f6fec00a
JR
1066
1067 /*
1068 * Make sure IOMMU is not considered to translate itself. The IVRS
1069 * table tells us so, but this is a lie!
1070 */
1071 amd_iommu_rlookup_table[iommu->devid] = NULL;
1072
e47d402d
JR
1073 init_iommu_devices(iommu);
1074
23c742db 1075 return 0;
e47d402d
JR
1076}
1077
b65233a9
JR
1078/*
1079 * Iterates over all IOMMU entries in the ACPI table, allocates the
1080 * IOMMU structure and initializes it with init_iommu_one()
1081 */
e47d402d
JR
1082static int __init init_iommu_all(struct acpi_table_header *table)
1083{
1084 u8 *p = (u8 *)table, *end = (u8 *)table;
1085 struct ivhd_header *h;
1086 struct amd_iommu *iommu;
1087 int ret;
1088
e47d402d
JR
1089 end += table->length;
1090 p += IVRS_HEADER_LENGTH;
1091
1092 while (p < end) {
1093 h = (struct ivhd_header *)p;
1094 switch (*p) {
1095 case ACPI_IVHD_TYPE:
9c72041f 1096
ae908c22 1097 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
9c72041f
JR
1098 "seg: %d flags: %01x info %04x\n",
1099 PCI_BUS(h->devid), PCI_SLOT(h->devid),
1100 PCI_FUNC(h->devid), h->cap_ptr,
1101 h->pci_seg, h->flags, h->info);
1102 DUMP_printk(" mmio-addr: %016llx\n",
1103 h->mmio_phys);
1104
e47d402d 1105 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
02f3b3f5
JR
1106 if (iommu == NULL)
1107 return -ENOMEM;
3551a708 1108
e47d402d 1109 ret = init_iommu_one(iommu, h);
02f3b3f5
JR
1110 if (ret)
1111 return ret;
e47d402d
JR
1112 break;
1113 default:
1114 break;
1115 }
1116 p += h->length;
1117
1118 }
1119 WARN_ON(p != end);
1120
1121 return 0;
1122}
1123
23c742db
JR
1124static int iommu_init_pci(struct amd_iommu *iommu)
1125{
1126 int cap_ptr = iommu->cap_ptr;
1127 u32 range, misc, low, high;
1128
1129 iommu->dev = pci_get_bus_and_slot(PCI_BUS(iommu->devid),
1130 iommu->devid & 0xff);
1131 if (!iommu->dev)
1132 return -ENODEV;
1133
1134 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
1135 &iommu->cap);
1136 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
1137 &range);
1138 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
1139 &misc);
1140
1141 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
1142 MMIO_GET_FD(range));
1143 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
1144 MMIO_GET_LD(range));
1145
1146 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
1147 amd_iommu_iotlb_sup = false;
1148
1149 /* read extended feature bits */
1150 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
1151 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
1152
1153 iommu->features = ((u64)high << 32) | low;
1154
1155 if (iommu_feature(iommu, FEATURE_GT)) {
1156 int glxval;
1157 u32 pasids;
1158 u64 shift;
1159
1160 shift = iommu->features & FEATURE_PASID_MASK;
1161 shift >>= FEATURE_PASID_SHIFT;
1162 pasids = (1 << shift);
1163
1164 amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids);
1165
1166 glxval = iommu->features & FEATURE_GLXVAL_MASK;
1167 glxval >>= FEATURE_GLXVAL_SHIFT;
1168
1169 if (amd_iommu_max_glx_val == -1)
1170 amd_iommu_max_glx_val = glxval;
1171 else
1172 amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval);
1173 }
1174
1175 if (iommu_feature(iommu, FEATURE_GT) &&
1176 iommu_feature(iommu, FEATURE_PPR)) {
1177 iommu->is_iommu_v2 = true;
1178 amd_iommu_v2_present = true;
1179 }
1180
1181 if (iommu_feature(iommu, FEATURE_PPR)) {
1182 iommu->ppr_log = alloc_ppr_log(iommu);
1183 if (!iommu->ppr_log)
1184 return -ENOMEM;
1185 }
1186
1187 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1188 amd_iommu_np_cache = true;
1189
1190 if (is_rd890_iommu(iommu->dev)) {
1191 int i, j;
1192
1193 iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number,
1194 PCI_DEVFN(0, 0));
1195
1196 /*
1197 * Some rd890 systems may not be fully reconfigured by the
1198 * BIOS, so it's necessary for us to store this information so
1199 * it can be reprogrammed on resume
1200 */
1201 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
1202 &iommu->stored_addr_lo);
1203 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
1204 &iommu->stored_addr_hi);
1205
1206 /* Low bit locks writes to configuration space */
1207 iommu->stored_addr_lo &= ~1;
1208
1209 for (i = 0; i < 6; i++)
1210 for (j = 0; j < 0x12; j++)
1211 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
1212
1213 for (i = 0; i < 0x83; i++)
1214 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
1215 }
1216
318fe782
SS
1217 amd_iommu_erratum_746_workaround(iommu);
1218
23c742db
JR
1219 return pci_enable_device(iommu->dev);
1220}
1221
4d121c32
JR
1222static void print_iommu_info(void)
1223{
1224 static const char * const feat_str[] = {
1225 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
1226 "IA", "GA", "HE", "PC"
1227 };
1228 struct amd_iommu *iommu;
1229
1230 for_each_iommu(iommu) {
1231 int i;
1232
1233 pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n",
1234 dev_name(&iommu->dev->dev), iommu->cap_ptr);
1235
1236 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
1237 pr_info("AMD-Vi: Extended features: ");
2bd5ed00 1238 for (i = 0; i < ARRAY_SIZE(feat_str); ++i) {
4d121c32
JR
1239 if (iommu_feature(iommu, (1ULL << i)))
1240 pr_cont(" %s", feat_str[i]);
1241 }
4d121c32 1242 pr_cont("\n");
500c25ed 1243 }
4d121c32 1244 }
ebe60bbf
JR
1245 if (irq_remapping_enabled)
1246 pr_info("AMD-Vi: Interrupt remapping enabled\n");
4d121c32
JR
1247}
1248
2c0ae172 1249static int __init amd_iommu_init_pci(void)
23c742db
JR
1250{
1251 struct amd_iommu *iommu;
1252 int ret = 0;
1253
1254 for_each_iommu(iommu) {
1255 ret = iommu_init_pci(iommu);
1256 if (ret)
1257 break;
1258 }
1259
23c742db
JR
1260 ret = amd_iommu_init_devices();
1261
4d121c32
JR
1262 print_iommu_info();
1263
23c742db
JR
1264 return ret;
1265}
1266
a80dc3e0
JR
1267/****************************************************************************
1268 *
1269 * The following functions initialize the MSI interrupts for all IOMMUs
df805abb 1270 * in the system. It's a bit challenging because there could be multiple
a80dc3e0
JR
1271 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1272 * pci_dev.
1273 *
1274 ****************************************************************************/
1275
9f800de3 1276static int iommu_setup_msi(struct amd_iommu *iommu)
a80dc3e0
JR
1277{
1278 int r;
a80dc3e0 1279
9ddd592a
JR
1280 r = pci_enable_msi(iommu->dev);
1281 if (r)
1282 return r;
a80dc3e0 1283
72fe00f0
JR
1284 r = request_threaded_irq(iommu->dev->irq,
1285 amd_iommu_int_handler,
1286 amd_iommu_int_thread,
1287 0, "AMD-Vi",
1288 iommu->dev);
a80dc3e0
JR
1289
1290 if (r) {
1291 pci_disable_msi(iommu->dev);
9ddd592a 1292 return r;
a80dc3e0
JR
1293 }
1294
fab6afa3 1295 iommu->int_enabled = true;
1a29ac01 1296
a80dc3e0
JR
1297 return 0;
1298}
1299
05f92db9 1300static int iommu_init_msi(struct amd_iommu *iommu)
a80dc3e0 1301{
9ddd592a
JR
1302 int ret;
1303
a80dc3e0 1304 if (iommu->int_enabled)
9ddd592a 1305 goto enable_faults;
a80dc3e0 1306
d91cecdd 1307 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
9ddd592a
JR
1308 ret = iommu_setup_msi(iommu);
1309 else
1310 ret = -ENODEV;
1311
1312 if (ret)
1313 return ret;
a80dc3e0 1314
9ddd592a
JR
1315enable_faults:
1316 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
a80dc3e0 1317
9ddd592a
JR
1318 if (iommu->ppr_log != NULL)
1319 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1320
1321 return 0;
a80dc3e0
JR
1322}
1323
b65233a9
JR
1324/****************************************************************************
1325 *
1326 * The next functions belong to the third pass of parsing the ACPI
1327 * table. In this last pass the memory mapping requirements are
df805abb 1328 * gathered (like exclusion and unity mapping ranges).
b65233a9
JR
1329 *
1330 ****************************************************************************/
1331
be2a022c
JR
1332static void __init free_unity_maps(void)
1333{
1334 struct unity_map_entry *entry, *next;
1335
1336 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1337 list_del(&entry->list);
1338 kfree(entry);
1339 }
1340}
1341
b65233a9 1342/* called when we find an exclusion range definition in ACPI */
be2a022c
JR
1343static int __init init_exclusion_range(struct ivmd_header *m)
1344{
1345 int i;
1346
1347 switch (m->type) {
1348 case ACPI_IVMD_TYPE:
1349 set_device_exclusion_range(m->devid, m);
1350 break;
1351 case ACPI_IVMD_TYPE_ALL:
3a61ec38 1352 for (i = 0; i <= amd_iommu_last_bdf; ++i)
be2a022c
JR
1353 set_device_exclusion_range(i, m);
1354 break;
1355 case ACPI_IVMD_TYPE_RANGE:
1356 for (i = m->devid; i <= m->aux; ++i)
1357 set_device_exclusion_range(i, m);
1358 break;
1359 default:
1360 break;
1361 }
1362
1363 return 0;
1364}
1365
b65233a9 1366/* called for unity map ACPI definition */
be2a022c
JR
1367static int __init init_unity_map_range(struct ivmd_header *m)
1368{
98f1ad25 1369 struct unity_map_entry *e = NULL;
02acc43a 1370 char *s;
be2a022c
JR
1371
1372 e = kzalloc(sizeof(*e), GFP_KERNEL);
1373 if (e == NULL)
1374 return -ENOMEM;
1375
1376 switch (m->type) {
1377 default:
0bc252f4
JR
1378 kfree(e);
1379 return 0;
be2a022c 1380 case ACPI_IVMD_TYPE:
02acc43a 1381 s = "IVMD_TYPEi\t\t\t";
be2a022c
JR
1382 e->devid_start = e->devid_end = m->devid;
1383 break;
1384 case ACPI_IVMD_TYPE_ALL:
02acc43a 1385 s = "IVMD_TYPE_ALL\t\t";
be2a022c
JR
1386 e->devid_start = 0;
1387 e->devid_end = amd_iommu_last_bdf;
1388 break;
1389 case ACPI_IVMD_TYPE_RANGE:
02acc43a 1390 s = "IVMD_TYPE_RANGE\t\t";
be2a022c
JR
1391 e->devid_start = m->devid;
1392 e->devid_end = m->aux;
1393 break;
1394 }
1395 e->address_start = PAGE_ALIGN(m->range_start);
1396 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1397 e->prot = m->flags >> 1;
1398
02acc43a
JR
1399 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1400 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1401 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1402 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1403 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1404 e->address_start, e->address_end, m->flags);
1405
be2a022c
JR
1406 list_add_tail(&e->list, &amd_iommu_unity_map);
1407
1408 return 0;
1409}
1410
b65233a9 1411/* iterates over all memory definitions we find in the ACPI table */
be2a022c
JR
1412static int __init init_memory_definitions(struct acpi_table_header *table)
1413{
1414 u8 *p = (u8 *)table, *end = (u8 *)table;
1415 struct ivmd_header *m;
1416
be2a022c
JR
1417 end += table->length;
1418 p += IVRS_HEADER_LENGTH;
1419
1420 while (p < end) {
1421 m = (struct ivmd_header *)p;
1422 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1423 init_exclusion_range(m);
1424 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1425 init_unity_map_range(m);
1426
1427 p += m->length;
1428 }
1429
1430 return 0;
1431}
1432
9f5f5fb3
JR
1433/*
1434 * Init the device table to not allow DMA access for devices and
1435 * suppress all page faults
1436 */
33f28c59 1437static void init_device_table_dma(void)
9f5f5fb3 1438{
0de66d5b 1439 u32 devid;
9f5f5fb3
JR
1440
1441 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1442 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1443 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
9f5f5fb3
JR
1444 }
1445}
1446
d04e0ba3
JR
1447static void __init uninit_device_table_dma(void)
1448{
1449 u32 devid;
1450
1451 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1452 amd_iommu_dev_table[devid].data[0] = 0ULL;
1453 amd_iommu_dev_table[devid].data[1] = 0ULL;
1454 }
1455}
1456
33f28c59
JR
1457static void init_device_table(void)
1458{
1459 u32 devid;
1460
1461 if (!amd_iommu_irq_remap)
1462 return;
1463
1464 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1465 set_dev_entry_bit(devid, DEV_ENTRY_IRQ_TBL_EN);
1466}
1467
e9bf5197
JR
1468static void iommu_init_flags(struct amd_iommu *iommu)
1469{
1470 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1471 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1472 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1473
1474 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1475 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1476 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1477
1478 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1479 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1480 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1481
1482 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1483 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1484 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1485
1486 /*
1487 * make IOMMU memory accesses cache coherent
1488 */
1489 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
1456e9d2
JR
1490
1491 /* Set IOTLB invalidation timeout to 1s */
1492 iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S);
e9bf5197
JR
1493}
1494
5bcd757f 1495static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
4c894f47 1496{
5bcd757f
MG
1497 int i, j;
1498 u32 ioc_feature_control;
c1bf94ec 1499 struct pci_dev *pdev = iommu->root_pdev;
5bcd757f
MG
1500
1501 /* RD890 BIOSes may not have completely reconfigured the iommu */
c1bf94ec 1502 if (!is_rd890_iommu(iommu->dev) || !pdev)
5bcd757f
MG
1503 return;
1504
1505 /*
1506 * First, we need to ensure that the iommu is enabled. This is
1507 * controlled by a register in the northbridge
1508 */
5bcd757f
MG
1509
1510 /* Select Northbridge indirect register 0x75 and enable writing */
1511 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1512 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1513
1514 /* Enable the iommu */
1515 if (!(ioc_feature_control & 0x1))
1516 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1517
5bcd757f
MG
1518 /* Restore the iommu BAR */
1519 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1520 iommu->stored_addr_lo);
1521 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1522 iommu->stored_addr_hi);
1523
1524 /* Restore the l1 indirect regs for each of the 6 l1s */
1525 for (i = 0; i < 6; i++)
1526 for (j = 0; j < 0x12; j++)
1527 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1528
1529 /* Restore the l2 indirect regs */
1530 for (i = 0; i < 0x83; i++)
1531 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1532
1533 /* Lock PCI setup registers */
1534 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1535 iommu->stored_addr_lo | 1);
4c894f47
JR
1536}
1537
b65233a9
JR
1538/*
1539 * This function finally enables all IOMMUs found in the system after
1540 * they have been initialized
1541 */
11ee5ac4 1542static void early_enable_iommus(void)
8736197b
JR
1543{
1544 struct amd_iommu *iommu;
1545
3bd22172 1546 for_each_iommu(iommu) {
a8c485bb 1547 iommu_disable(iommu);
e9bf5197 1548 iommu_init_flags(iommu);
58492e12
JR
1549 iommu_set_device_table(iommu);
1550 iommu_enable_command_buffer(iommu);
1551 iommu_enable_event_buffer(iommu);
8736197b
JR
1552 iommu_set_exclusion_range(iommu);
1553 iommu_enable(iommu);
7d0c5cc5 1554 iommu_flush_all_caches(iommu);
8736197b
JR
1555 }
1556}
1557
11ee5ac4
JR
1558static void enable_iommus_v2(void)
1559{
1560 struct amd_iommu *iommu;
1561
1562 for_each_iommu(iommu) {
1563 iommu_enable_ppr_log(iommu);
1564 iommu_enable_gt(iommu);
1565 }
1566}
1567
1568static void enable_iommus(void)
1569{
1570 early_enable_iommus();
1571
1572 enable_iommus_v2();
1573}
1574
92ac4320
JR
1575static void disable_iommus(void)
1576{
1577 struct amd_iommu *iommu;
1578
1579 for_each_iommu(iommu)
1580 iommu_disable(iommu);
1581}
1582
7441e9cb
JR
1583/*
1584 * Suspend/Resume support
1585 * disable suspend until real resume implemented
1586 */
1587
f3c6ea1b 1588static void amd_iommu_resume(void)
7441e9cb 1589{
5bcd757f
MG
1590 struct amd_iommu *iommu;
1591
1592 for_each_iommu(iommu)
1593 iommu_apply_resume_quirks(iommu);
1594
736501ee
JR
1595 /* re-load the hardware */
1596 enable_iommus();
3d9761e7
JR
1597
1598 amd_iommu_enable_interrupts();
7441e9cb
JR
1599}
1600
f3c6ea1b 1601static int amd_iommu_suspend(void)
7441e9cb 1602{
736501ee
JR
1603 /* disable IOMMUs to go out of the way for BIOS */
1604 disable_iommus();
1605
1606 return 0;
7441e9cb
JR
1607}
1608
f3c6ea1b 1609static struct syscore_ops amd_iommu_syscore_ops = {
7441e9cb
JR
1610 .suspend = amd_iommu_suspend,
1611 .resume = amd_iommu_resume,
1612};
1613
8704a1ba
JR
1614static void __init free_on_init_error(void)
1615{
0ea2c422
JR
1616 free_pages((unsigned long)irq_lookup_table,
1617 get_order(rlookup_table_size));
8704a1ba 1618
05152a04
JR
1619 if (amd_iommu_irq_cache) {
1620 kmem_cache_destroy(amd_iommu_irq_cache);
1621 amd_iommu_irq_cache = NULL;
0ea2c422 1622
05152a04 1623 }
8704a1ba
JR
1624
1625 free_pages((unsigned long)amd_iommu_rlookup_table,
1626 get_order(rlookup_table_size));
1627
1628 free_pages((unsigned long)amd_iommu_alias_table,
1629 get_order(alias_table_size));
1630
1631 free_pages((unsigned long)amd_iommu_dev_table,
1632 get_order(dev_table_size));
1633
1634 free_iommu_all();
1635
8704a1ba
JR
1636#ifdef CONFIG_GART_IOMMU
1637 /*
1638 * We failed to initialize the AMD IOMMU - try fallback to GART
1639 * if possible.
1640 */
1641 gart_iommu_init();
1642
1643#endif
1644}
1645
c2ff5cf5
JR
1646/* SB IOAPIC is always on this device in AMD systems */
1647#define IOAPIC_SB_DEVID ((0x00 << 8) | PCI_DEVFN(0x14, 0))
1648
eb1eb7ae
JR
1649static bool __init check_ioapic_information(void)
1650{
c2ff5cf5 1651 bool ret, has_sb_ioapic;
eb1eb7ae
JR
1652 int idx;
1653
c2ff5cf5
JR
1654 has_sb_ioapic = false;
1655 ret = false;
eb1eb7ae 1656
c2ff5cf5
JR
1657 for (idx = 0; idx < nr_ioapics; idx++) {
1658 int devid, id = mpc_ioapic_id(idx);
1659
1660 devid = get_ioapic_devid(id);
1661 if (devid < 0) {
1662 pr_err(FW_BUG "AMD-Vi: IOAPIC[%d] not in IVRS table\n", id);
1663 ret = false;
1664 } else if (devid == IOAPIC_SB_DEVID) {
1665 has_sb_ioapic = true;
1666 ret = true;
eb1eb7ae
JR
1667 }
1668 }
1669
c2ff5cf5
JR
1670 if (!has_sb_ioapic) {
1671 /*
1672 * We expect the SB IOAPIC to be listed in the IVRS
1673 * table. The system timer is connected to the SB IOAPIC
1674 * and if we don't have it in the list the system will
1675 * panic at boot time. This situation usually happens
1676 * when the BIOS is buggy and provides us the wrong
1677 * device id for the IOAPIC in the system.
1678 */
1679 pr_err(FW_BUG "AMD-Vi: No southbridge IOAPIC found in IVRS table\n");
1680 }
1681
1682 if (!ret)
1683 pr_err("AMD-Vi: Disabling interrupt remapping due to BIOS Bug(s)\n");
1684
1685 return ret;
eb1eb7ae
JR
1686}
1687
d04e0ba3
JR
1688static void __init free_dma_resources(void)
1689{
1690 amd_iommu_uninit_devices();
1691
1692 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1693 get_order(MAX_DOMAIN_ID/8));
1694
1695 free_unity_maps();
1696}
1697
b65233a9 1698/*
8704a1ba
JR
1699 * This is the hardware init function for AMD IOMMU in the system.
1700 * This function is called either from amd_iommu_init or from the interrupt
1701 * remapping setup code.
b65233a9
JR
1702 *
1703 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1704 * three times:
1705 *
1706 * 1 pass) Find the highest PCI device id the driver has to handle.
1707 * Upon this information the size of the data structures is
1708 * determined that needs to be allocated.
1709 *
1710 * 2 pass) Initialize the data structures just allocated with the
1711 * information in the ACPI table about available AMD IOMMUs
1712 * in the system. It also maps the PCI devices in the
1713 * system to specific IOMMUs
1714 *
1715 * 3 pass) After the basic data structures are allocated and
1716 * initialized we update them with information about memory
1717 * remapping requirements parsed out of the ACPI table in
1718 * this last pass.
1719 *
8704a1ba
JR
1720 * After everything is set up the IOMMUs are enabled and the necessary
1721 * hotplug and suspend notifiers are registered.
b65233a9 1722 */
643511b3 1723static int __init early_amd_iommu_init(void)
fe74c9cf 1724{
02f3b3f5
JR
1725 struct acpi_table_header *ivrs_base;
1726 acpi_size ivrs_size;
1727 acpi_status status;
fe74c9cf
JR
1728 int i, ret = 0;
1729
643511b3 1730 if (!amd_iommu_detected)
8704a1ba
JR
1731 return -ENODEV;
1732
02f3b3f5
JR
1733 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1734 if (status == AE_NOT_FOUND)
1735 return -ENODEV;
1736 else if (ACPI_FAILURE(status)) {
1737 const char *err = acpi_format_exception(status);
1738 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1739 return -EINVAL;
1740 }
1741
fe74c9cf
JR
1742 /*
1743 * First parse ACPI tables to find the largest Bus/Dev/Func
1744 * we need to handle. Upon this information the shared data
1745 * structures for the IOMMUs in the system will be allocated
1746 */
2c0ae172
JR
1747 ret = find_last_devid_acpi(ivrs_base);
1748 if (ret)
3551a708
JR
1749 goto out;
1750
c571484e
JR
1751 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1752 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1753 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
fe74c9cf 1754
fe74c9cf 1755 /* Device table - directly used by all IOMMUs */
8704a1ba 1756 ret = -ENOMEM;
5dc8bff0 1757 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1758 get_order(dev_table_size));
1759 if (amd_iommu_dev_table == NULL)
1760 goto out;
1761
1762 /*
1763 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1764 * IOMMU see for that device
1765 */
1766 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1767 get_order(alias_table_size));
1768 if (amd_iommu_alias_table == NULL)
2c0ae172 1769 goto out;
fe74c9cf
JR
1770
1771 /* IOMMU rlookup table - find the IOMMU for a specific device */
83fd5cc6
JR
1772 amd_iommu_rlookup_table = (void *)__get_free_pages(
1773 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1774 get_order(rlookup_table_size));
1775 if (amd_iommu_rlookup_table == NULL)
2c0ae172 1776 goto out;
fe74c9cf 1777
5dc8bff0
JR
1778 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1779 GFP_KERNEL | __GFP_ZERO,
fe74c9cf
JR
1780 get_order(MAX_DOMAIN_ID/8));
1781 if (amd_iommu_pd_alloc_bitmap == NULL)
2c0ae172 1782 goto out;
fe74c9cf
JR
1783
1784 /*
5dc8bff0 1785 * let all alias entries point to itself
fe74c9cf 1786 */
3a61ec38 1787 for (i = 0; i <= amd_iommu_last_bdf; ++i)
fe74c9cf
JR
1788 amd_iommu_alias_table[i] = i;
1789
fe74c9cf
JR
1790 /*
1791 * never allocate domain 0 because its used as the non-allocated and
1792 * error value placeholder
1793 */
1794 amd_iommu_pd_alloc_bitmap[0] = 1;
1795
aeb26f55
JR
1796 spin_lock_init(&amd_iommu_pd_lock);
1797
fe74c9cf
JR
1798 /*
1799 * now the data structures are allocated and basically initialized
1800 * start the real acpi table scan
1801 */
02f3b3f5
JR
1802 ret = init_iommu_all(ivrs_base);
1803 if (ret)
2c0ae172 1804 goto out;
fe74c9cf 1805
eb1eb7ae
JR
1806 if (amd_iommu_irq_remap)
1807 amd_iommu_irq_remap = check_ioapic_information();
1808
05152a04
JR
1809 if (amd_iommu_irq_remap) {
1810 /*
1811 * Interrupt remapping enabled, create kmem_cache for the
1812 * remapping tables.
1813 */
1814 amd_iommu_irq_cache = kmem_cache_create("irq_remap_cache",
1815 MAX_IRQS_PER_TABLE * sizeof(u32),
1816 IRQ_TABLE_ALIGNMENT,
1817 0, NULL);
1818 if (!amd_iommu_irq_cache)
1819 goto out;
0ea2c422
JR
1820
1821 irq_lookup_table = (void *)__get_free_pages(
1822 GFP_KERNEL | __GFP_ZERO,
1823 get_order(rlookup_table_size));
1824 if (!irq_lookup_table)
1825 goto out;
05152a04
JR
1826 }
1827
02f3b3f5
JR
1828 ret = init_memory_definitions(ivrs_base);
1829 if (ret)
2c0ae172 1830 goto out;
3551a708 1831
eb1eb7ae
JR
1832 /* init the device table */
1833 init_device_table();
1834
8704a1ba 1835out:
02f3b3f5
JR
1836 /* Don't leak any ACPI memory */
1837 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1838 ivrs_base = NULL;
1839
643511b3
JR
1840 return ret;
1841}
1842
ae295142 1843static int amd_iommu_enable_interrupts(void)
3d9761e7
JR
1844{
1845 struct amd_iommu *iommu;
1846 int ret = 0;
1847
1848 for_each_iommu(iommu) {
1849 ret = iommu_init_msi(iommu);
1850 if (ret)
1851 goto out;
1852 }
1853
1854out:
1855 return ret;
1856}
1857
02f3b3f5
JR
1858static bool detect_ivrs(void)
1859{
1860 struct acpi_table_header *ivrs_base;
1861 acpi_size ivrs_size;
1862 acpi_status status;
1863
1864 status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size);
1865 if (status == AE_NOT_FOUND)
1866 return false;
1867 else if (ACPI_FAILURE(status)) {
1868 const char *err = acpi_format_exception(status);
1869 pr_err("AMD-Vi: IVRS table error: %s\n", err);
1870 return false;
1871 }
1872
1873 early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size);
1874
1adb7d31
JR
1875 /* Make sure ACS will be enabled during PCI probe */
1876 pci_request_acs();
1877
05152a04
JR
1878 if (!disable_irq_remap)
1879 amd_iommu_irq_remap = true;
1880
02f3b3f5
JR
1881 return true;
1882}
1883
b9b1ce70
JR
1884static int amd_iommu_init_dma(void)
1885{
33f28c59 1886 struct amd_iommu *iommu;
b9b1ce70
JR
1887 int ret;
1888
1889 if (iommu_pass_through)
1890 ret = amd_iommu_init_passthrough();
1891 else
1892 ret = amd_iommu_init_dma_ops();
1893
1894 if (ret)
1895 return ret;
1896
f528d980
JR
1897 init_device_table_dma();
1898
1899 for_each_iommu(iommu)
1900 iommu_flush_all_caches(iommu);
1901
b9b1ce70
JR
1902 amd_iommu_init_api();
1903
1904 amd_iommu_init_notifier();
1905
1906 return 0;
1907}
1908
2c0ae172 1909/****************************************************************************
8704a1ba 1910 *
2c0ae172
JR
1911 * AMD IOMMU Initialization State Machine
1912 *
1913 ****************************************************************************/
1914
1915static int __init state_next(void)
8704a1ba
JR
1916{
1917 int ret = 0;
1918
2c0ae172
JR
1919 switch (init_state) {
1920 case IOMMU_START_STATE:
1921 if (!detect_ivrs()) {
1922 init_state = IOMMU_NOT_FOUND;
1923 ret = -ENODEV;
1924 } else {
1925 init_state = IOMMU_IVRS_DETECTED;
1926 }
1927 break;
1928 case IOMMU_IVRS_DETECTED:
1929 ret = early_amd_iommu_init();
1930 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED;
1931 break;
1932 case IOMMU_ACPI_FINISHED:
1933 early_enable_iommus();
1934 register_syscore_ops(&amd_iommu_syscore_ops);
1935 x86_platform.iommu_shutdown = disable_iommus;
1936 init_state = IOMMU_ENABLED;
1937 break;
1938 case IOMMU_ENABLED:
1939 ret = amd_iommu_init_pci();
1940 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT;
1941 enable_iommus_v2();
1942 break;
1943 case IOMMU_PCI_INIT:
1944 ret = amd_iommu_enable_interrupts();
1945 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN;
1946 break;
1947 case IOMMU_INTERRUPTS_EN:
1948 ret = amd_iommu_init_dma();
1949 init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS;
1950 break;
1951 case IOMMU_DMA_OPS:
1952 init_state = IOMMU_INITIALIZED;
1953 break;
1954 case IOMMU_INITIALIZED:
1955 /* Nothing to do */
1956 break;
1957 case IOMMU_NOT_FOUND:
1958 case IOMMU_INIT_ERROR:
1959 /* Error states => do nothing */
1960 ret = -EINVAL;
1961 break;
1962 default:
1963 /* Unknown state */
1964 BUG();
1965 }
3d9761e7 1966
2c0ae172
JR
1967 return ret;
1968}
7441e9cb 1969
2c0ae172
JR
1970static int __init iommu_go_to_state(enum iommu_init_state state)
1971{
1972 int ret = 0;
f5325094 1973
2c0ae172
JR
1974 while (init_state != state) {
1975 ret = state_next();
1976 if (init_state == IOMMU_NOT_FOUND ||
1977 init_state == IOMMU_INIT_ERROR)
1978 break;
1979 }
f2f12b6f 1980
fe74c9cf 1981 return ret;
2c0ae172 1982}
fe74c9cf 1983
6b474b82
JR
1984#ifdef CONFIG_IRQ_REMAP
1985int __init amd_iommu_prepare(void)
1986{
1987 return iommu_go_to_state(IOMMU_ACPI_FINISHED);
1988}
d7f07769 1989
6b474b82
JR
1990int __init amd_iommu_supported(void)
1991{
1992 return amd_iommu_irq_remap ? 1 : 0;
1993}
1994
1995int __init amd_iommu_enable(void)
1996{
1997 int ret;
1998
1999 ret = iommu_go_to_state(IOMMU_ENABLED);
2000 if (ret)
2001 return ret;
d7f07769 2002
6b474b82 2003 irq_remapping_enabled = 1;
d7f07769 2004
6b474b82
JR
2005 return 0;
2006}
2007
2008void amd_iommu_disable(void)
2009{
2010 amd_iommu_suspend();
2011}
2012
2013int amd_iommu_reenable(int mode)
2014{
2015 amd_iommu_resume();
2016
2017 return 0;
2018}
d7f07769 2019
6b474b82
JR
2020int __init amd_iommu_enable_faulting(void)
2021{
2022 /* We enable MSI later when PCI is initialized */
2023 return 0;
2024}
2025#endif
d7f07769 2026
2c0ae172
JR
2027/*
2028 * This is the core init function for AMD IOMMU hardware in the system.
2029 * This function is called from the generic x86 DMA layer initialization
2030 * code.
2031 */
2032static int __init amd_iommu_init(void)
2033{
2034 int ret;
2035
2036 ret = iommu_go_to_state(IOMMU_INITIALIZED);
2037 if (ret) {
d04e0ba3
JR
2038 free_dma_resources();
2039 if (!irq_remapping_enabled) {
2040 disable_iommus();
2041 free_on_init_error();
2042 } else {
2043 struct amd_iommu *iommu;
2044
2045 uninit_device_table_dma();
2046 for_each_iommu(iommu)
2047 iommu_flush_all_caches(iommu);
2048 }
2c0ae172
JR
2049 }
2050
2051 return ret;
fe74c9cf
JR
2052}
2053
b65233a9
JR
2054/****************************************************************************
2055 *
2056 * Early detect code. This code runs at IOMMU detection time in the DMA
2057 * layer. It just looks if there is an IVRS ACPI table to detect AMD
2058 * IOMMUs
2059 *
2060 ****************************************************************************/
480125ba 2061int __init amd_iommu_detect(void)
ae7877de 2062{
2c0ae172 2063 int ret;
02f3b3f5 2064
75f1cdf1 2065 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
480125ba 2066 return -ENODEV;
ae7877de 2067
a5235725 2068 if (amd_iommu_disabled)
480125ba 2069 return -ENODEV;
a5235725 2070
2c0ae172
JR
2071 ret = iommu_go_to_state(IOMMU_IVRS_DETECTED);
2072 if (ret)
2073 return ret;
11bd04f6 2074
02f3b3f5
JR
2075 amd_iommu_detected = true;
2076 iommu_detected = 1;
2077 x86_init.iommu.iommu_init = amd_iommu_init;
2078
02f3b3f5 2079 return 0;
ae7877de
JR
2080}
2081
b65233a9
JR
2082/****************************************************************************
2083 *
2084 * Parsing functions for the AMD IOMMU specific kernel command line
2085 * options.
2086 *
2087 ****************************************************************************/
2088
fefda117
JR
2089static int __init parse_amd_iommu_dump(char *str)
2090{
2091 amd_iommu_dump = true;
2092
2093 return 1;
2094}
2095
918ad6c5
JR
2096static int __init parse_amd_iommu_options(char *str)
2097{
2098 for (; *str; ++str) {
695b5676 2099 if (strncmp(str, "fullflush", 9) == 0)
afa9fdc2 2100 amd_iommu_unmap_flush = true;
a5235725
JR
2101 if (strncmp(str, "off", 3) == 0)
2102 amd_iommu_disabled = true;
5abcdba4
JR
2103 if (strncmp(str, "force_isolation", 15) == 0)
2104 amd_iommu_force_isolation = true;
918ad6c5
JR
2105 }
2106
2107 return 1;
2108}
2109
fefda117 2110__setup("amd_iommu_dump", parse_amd_iommu_dump);
918ad6c5 2111__setup("amd_iommu=", parse_amd_iommu_options);
22e6daf4
KRW
2112
2113IOMMU_INIT_FINISH(amd_iommu_detect,
2114 gart_iommu_hole_init,
98f1ad25
JR
2115 NULL,
2116 NULL);
400a28a0
JR
2117
2118bool amd_iommu_v2_supported(void)
2119{
2120 return amd_iommu_v2_present;
2121}
2122EXPORT_SYMBOL(amd_iommu_v2_supported);
This page took 0.838498 seconds and 4 git commands to generate.