]> Git Repo - linux.git/blame - drivers/scsi/hpsa.h
hpsa: create workqueue after the driver is ready for use
[linux.git] / drivers / scsi / hpsa.h
CommitLineData
edd16368
SC
1/*
2 * Disk Array driver for HP Smart Array SAS controllers
51c35139 3 * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P.
edd16368
SC
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to [email protected]
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
900c5440 35 bool (*intr_pending)(struct ctlr_info *h);
254f796b 36 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
edd16368
SC
37};
38
39struct hpsa_scsi_dev_t {
40 int devtype;
41 int bus, target, lun; /* as presented to the OS */
42 unsigned char scsi3addr[8]; /* as presented to the HW */
43#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
44 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
45 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
46 unsigned char model[16]; /* bytes 16-31 of inquiry data */
edd16368 47 unsigned char raid_level; /* from inquiry page 0xC1 */
9846590e 48 unsigned char volume_offline; /* discovered via TUR or VPD */
03383736
DB
49 u16 queue_depth; /* max queue_depth for this device */
50 atomic_t ioaccel_cmds_out; /* Only used for physical devices
51 * counts commands sent to physical
52 * device via "ioaccel" path.
53 */
e1f7de0c 54 u32 ioaccel_handle;
283b4a9b
SC
55 int offload_config; /* I/O accel RAID offload configured */
56 int offload_enabled; /* I/O accel RAID offload enabled */
41ce4c35 57 int offload_to_be_enabled;
a3144e0b 58 int hba_ioaccel_enabled;
283b4a9b
SC
59 int offload_to_mirror; /* Send next I/O accelerator RAID
60 * offload request to mirror drive
61 */
62 struct raid_map_data raid_map; /* I/O accelerator RAID map */
63
03383736
DB
64 /*
65 * Pointers from logical drive map indices to the phys drives that
66 * make those logical drives. Note, multiple logical drives may
67 * share physical drives. You can have for instance 5 physical
68 * drives with 3 logical drives each using those same 5 physical
69 * disks. We need these pointers for counting i/o's out to physical
70 * devices in order to honor physical device queue depth limits.
71 */
72 struct hpsa_scsi_dev_t *phys_disk[RAID_MAP_MAX_ENTRIES];
9b5c48c2 73 int supports_aborts;
41ce4c35
SC
74#define HPSA_DO_NOT_EXPOSE 0x0
75#define HPSA_SG_ATTACH 0x1
76#define HPSA_ULD_ATTACH 0x2
77#define HPSA_SCSI_ADD (HPSA_SG_ATTACH | HPSA_ULD_ATTACH)
78 u8 expose_state;
edd16368
SC
79};
80
072b0518 81struct reply_queue_buffer {
254f796b
MG
82 u64 *head;
83 size_t size;
84 u8 wraparound;
85 u32 current_entry;
072b0518 86 dma_addr_t busaddr;
254f796b
MG
87};
88
316b221a
SC
89#pragma pack(1)
90struct bmic_controller_parameters {
91 u8 led_flags;
92 u8 enable_command_list_verification;
93 u8 backed_out_write_drives;
94 u16 stripes_for_parity;
95 u8 parity_distribution_mode_flags;
96 u16 max_driver_requests;
97 u16 elevator_trend_count;
98 u8 disable_elevator;
99 u8 force_scan_complete;
100 u8 scsi_transfer_mode;
101 u8 force_narrow;
102 u8 rebuild_priority;
103 u8 expand_priority;
104 u8 host_sdb_asic_fix;
105 u8 pdpi_burst_from_host_disabled;
106 char software_name[64];
107 char hardware_name[32];
108 u8 bridge_revision;
109 u8 snapshot_priority;
110 u32 os_specific;
111 u8 post_prompt_timeout;
112 u8 automatic_drive_slamming;
113 u8 reserved1;
114 u8 nvram_flags;
6e8e8088 115#define HBA_MODE_ENABLED_FLAG (1 << 3)
316b221a
SC
116 u8 cache_nvram_flags;
117 u8 drive_config_flags;
118 u16 reserved2;
119 u8 temp_warning_level;
120 u8 temp_shutdown_level;
121 u8 temp_condition_reset;
122 u8 max_coalesce_commands;
123 u32 max_coalesce_delay;
124 u8 orca_password[4];
125 u8 access_id[16];
126 u8 reserved[356];
127};
128#pragma pack()
129
edd16368
SC
130struct ctlr_info {
131 int ctlr;
132 char devname[8];
133 char *product_name;
edd16368 134 struct pci_dev *pdev;
01a02ffc 135 u32 board_id;
edd16368
SC
136 void __iomem *vaddr;
137 unsigned long paddr;
138 int nr_cmds; /* Number of commands allowed on this controller */
d54c5c24
SC
139#define HPSA_CMDS_RESERVED_FOR_ABORTS 2
140#define HPSA_CMDS_RESERVED_FOR_DRIVER 1
edd16368
SC
141 struct CfgTable __iomem *cfgtable;
142 int interrupts_enabled;
edd16368 143 int max_commands;
33811026 144 int last_allocation;
0cbf768e 145 atomic_t commands_outstanding;
303932fd
DB
146# define PERF_MODE_INT 0
147# define DOORBELL_INT 1
edd16368
SC
148# define SIMPLE_MODE_INT 2
149# define MEMQ_MODE_INT 3
254f796b 150 unsigned int intr[MAX_REPLY_QUEUES];
edd16368
SC
151 unsigned int msix_vector;
152 unsigned int msi_vector;
a9a3a273 153 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
edd16368 154 struct access_method access;
316b221a 155 char hba_mode_enabled;
edd16368
SC
156
157 /* queue and queue Info */
edd16368 158 unsigned int Qdepth;
edd16368
SC
159 unsigned int maxSG;
160 spinlock_t lock;
33a2ffce
SC
161 int maxsgentries;
162 u8 max_cmd_sg_entries;
163 int chainsize;
164 struct SGDescriptor **cmd_sg_list;
d9a729f3 165 struct ioaccel2_sg_element **ioaccel2_cmd_sg_list;
edd16368
SC
166
167 /* pointers to command and error info pool */
168 struct CommandList *cmd_pool;
169 dma_addr_t cmd_pool_dhandle;
e1f7de0c
MG
170 struct io_accel1_cmd *ioaccel_cmd_pool;
171 dma_addr_t ioaccel_cmd_pool_dhandle;
aca9012a
SC
172 struct io_accel2_cmd *ioaccel2_cmd_pool;
173 dma_addr_t ioaccel2_cmd_pool_dhandle;
edd16368
SC
174 struct ErrorInfo *errinfo_pool;
175 dma_addr_t errinfo_pool_dhandle;
176 unsigned long *cmd_pool_bits;
a08a8471
SC
177 int scan_finished;
178 spinlock_t scan_lock;
179 wait_queue_head_t scan_wait_queue;
edd16368
SC
180
181 struct Scsi_Host *scsi_host;
182 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
183 int ndevices; /* number of used elements in .dev[] array. */
cfe5badc 184 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
303932fd
DB
185 /*
186 * Performant mode tables.
187 */
188 u32 trans_support;
189 u32 trans_offset;
42a91641 190 struct TransTable_struct __iomem *transtable;
303932fd
DB
191 unsigned long transMethod;
192
0390f0c0 193 /* cap concurrent passthrus at some reasonable maximum */
45fcb86e 194#define HPSA_MAX_CONCURRENT_PASSTHRUS (10)
34f0c627 195 atomic_t passthru_cmds_avail;
0390f0c0 196
303932fd 197 /*
254f796b 198 * Performant mode completion buffers
303932fd 199 */
072b0518
SC
200 size_t reply_queue_size;
201 struct reply_queue_buffer reply_queue[MAX_REPLY_QUEUES];
254f796b 202 u8 nreply_queues;
303932fd 203 u32 *blockFetchTable;
e1f7de0c 204 u32 *ioaccel1_blockFetchTable;
aca9012a 205 u32 *ioaccel2_blockFetchTable;
42a91641 206 u32 __iomem *ioaccel2_bft2_regs;
339b2b14 207 unsigned char *hba_inquiry_data;
283b4a9b
SC
208 u32 driver_support;
209 u32 fw_support;
210 int ioaccel_support;
211 int ioaccel_maxsg;
a0c12413
SC
212 u64 last_intr_timestamp;
213 u32 last_heartbeat;
214 u64 last_heartbeat_timestamp;
e85c5974
SC
215 u32 heartbeat_sample_interval;
216 atomic_t firmware_flash_in_progress;
42a91641 217 u32 __percpu *lockup_detected;
8a98db73 218 struct delayed_work monitor_ctlr_work;
6636e7f4 219 struct delayed_work rescan_ctlr_work;
8a98db73 220 int remove_in_progress;
254f796b
MG
221 /* Address of h->q[x] is passed to intr handler to know which queue */
222 u8 q[MAX_REPLY_QUEUES];
75167d2c
SC
223 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
224#define HPSATMF_BITS_SUPPORTED (1 << 0)
225#define HPSATMF_PHYS_LUN_RESET (1 << 1)
226#define HPSATMF_PHYS_NEX_RESET (1 << 2)
227#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
228#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
229#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
230#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
231#define HPSATMF_PHYS_QRY_TASK (1 << 7)
232#define HPSATMF_PHYS_QRY_TSET (1 << 8)
233#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
8be986cc 234#define HPSATMF_IOACCEL_ENABLED (1 << 15)
75167d2c
SC
235#define HPSATMF_MASK_SUPPORTED (1 << 16)
236#define HPSATMF_LOG_LUN_RESET (1 << 17)
237#define HPSATMF_LOG_NEX_RESET (1 << 18)
238#define HPSATMF_LOG_TASK_ABORT (1 << 19)
239#define HPSATMF_LOG_TSET_ABORT (1 << 20)
240#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
241#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
242#define HPSATMF_LOG_QRY_TASK (1 << 23)
243#define HPSATMF_LOG_QRY_TSET (1 << 24)
244#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
76438d08 245 u32 events;
faff6ee0
SC
246#define CTLR_STATE_CHANGE_EVENT (1 << 0)
247#define CTLR_ENCLOSURE_HOT_PLUG_EVENT (1 << 1)
248#define CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV (1 << 4)
249#define CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV (1 << 5)
250#define CTLR_STATE_CHANGE_EVENT_REDUNDANT_CNTRL (1 << 6)
251#define CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED (1 << 30)
252#define CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE (1 << 31)
253
254#define RESCAN_REQUIRED_EVENT_BITS \
7b2c46ee 255 (CTLR_ENCLOSURE_HOT_PLUG_EVENT | \
faff6ee0
SC
256 CTLR_STATE_CHANGE_EVENT_PHYSICAL_DRV | \
257 CTLR_STATE_CHANGE_EVENT_LOGICAL_DRV | \
faff6ee0
SC
258 CTLR_STATE_CHANGE_EVENT_AIO_ENABLED_DISABLED | \
259 CTLR_STATE_CHANGE_EVENT_AIO_CONFIG_CHANGE)
9846590e
SC
260 spinlock_t offline_device_lock;
261 struct list_head offline_device_list;
da0697bd 262 int acciopath_status;
2ba8bfc8 263 int raid_offload_debug;
9b5c48c2 264 int needs_abort_tags_swizzled;
080ef1cc 265 struct workqueue_struct *resubmit_wq;
6636e7f4 266 struct workqueue_struct *rescan_ctlr_wq;
9b5c48c2
SC
267 atomic_t abort_cmds_available;
268 wait_queue_head_t abort_cmd_wait_queue;
a58e7e53 269 wait_queue_head_t abort_sync_wait_queue;
edd16368 270};
9846590e
SC
271
272struct offline_device_entry {
273 unsigned char scsi3addr[8];
274 struct list_head offline_list;
275};
276
edd16368
SC
277#define HPSA_ABORT_MSG 0
278#define HPSA_DEVICE_RESET_MSG 1
64670ac8
SC
279#define HPSA_RESET_TYPE_CONTROLLER 0x00
280#define HPSA_RESET_TYPE_BUS 0x01
281#define HPSA_RESET_TYPE_TARGET 0x03
282#define HPSA_RESET_TYPE_LUN 0x04
edd16368 283#define HPSA_MSG_SEND_RETRY_LIMIT 10
516fda49 284#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
edd16368
SC
285
286/* Maximum time in seconds driver will wait for command completions
287 * when polling before giving up.
288 */
289#define HPSA_MAX_POLL_TIME_SECS (20)
290
291/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
292 * how many times to retry TEST UNIT READY on a device
293 * while waiting for it to become ready before giving up.
294 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
295 * between sending TURs while waiting for a device
296 * to become ready.
297 */
298#define HPSA_TUR_RETRY_LIMIT (20)
299#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
300
301/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
302 * to become ready, in seconds, before giving up on it.
303 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
304 * between polling the board to see if it is ready, in
305 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
306 * HPSA_BOARD_READY_ITERATIONS are derived from those.
307 */
308#define HPSA_BOARD_READY_WAIT_SECS (120)
2ed7127b 309#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
edd16368
SC
310#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
311#define HPSA_BOARD_READY_POLL_INTERVAL \
312 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
313#define HPSA_BOARD_READY_ITERATIONS \
314 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
315 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
fe5389c8
SC
316#define HPSA_BOARD_NOT_READY_ITERATIONS \
317 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
318 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
edd16368
SC
319#define HPSA_POST_RESET_PAUSE_MSECS (3000)
320#define HPSA_POST_RESET_NOOP_RETRIES (12)
321
322/* Defining the diffent access_menthods */
323/*
324 * Memory mapped FIFO interface (SMART 53xx cards)
325 */
326#define SA5_DOORBELL 0x20
327#define SA5_REQUEST_PORT_OFFSET 0x40
281a7fd0
WS
328#define SA5_REQUEST_PORT64_LO_OFFSET 0xC0
329#define SA5_REQUEST_PORT64_HI_OFFSET 0xC4
edd16368
SC
330#define SA5_REPLY_INTR_MASK_OFFSET 0x34
331#define SA5_REPLY_PORT_OFFSET 0x44
332#define SA5_INTR_STATUS 0x30
333#define SA5_SCRATCHPAD_OFFSET 0xB0
334
335#define SA5_CTCFG_OFFSET 0xB4
336#define SA5_CTMEM_OFFSET 0xB8
337
338#define SA5_INTR_OFF 0x08
339#define SA5B_INTR_OFF 0x04
340#define SA5_INTR_PENDING 0x08
341#define SA5B_INTR_PENDING 0x04
342#define FIFO_EMPTY 0xffffffff
343#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
344
345#define HPSA_ERROR_BIT 0x02
edd16368 346
303932fd
DB
347/* Performant mode flags */
348#define SA5_PERF_INTR_PENDING 0x04
349#define SA5_PERF_INTR_OFF 0x05
350#define SA5_OUTDB_STATUS_PERF_BIT 0x01
351#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
352#define SA5_OUTDB_CLEAR 0xA0
353#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
354#define SA5_OUTDB_STATUS 0x9C
355
356
edd16368
SC
357#define HPSA_INTR_ON 1
358#define HPSA_INTR_OFF 0
b66cc250
MM
359
360/*
361 * Inbound Post Queue offsets for IO Accelerator Mode 2
362 */
363#define IOACCEL2_INBOUND_POSTQ_32 0x48
364#define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0
365#define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4
366
edd16368
SC
367/*
368 Send the command to the hardware
369*/
370static void SA5_submit_command(struct ctlr_info *h,
371 struct CommandList *c)
372{
edd16368 373 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
fec62c36 374 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
edd16368
SC
375}
376
b3a52e79
SC
377static void SA5_submit_command_no_read(struct ctlr_info *h,
378 struct CommandList *c)
379{
380 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
381}
382
c349775e
ST
383static void SA5_submit_command_ioaccel2(struct ctlr_info *h,
384 struct CommandList *c)
385{
c05e8866 386 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
c349775e
ST
387}
388
edd16368
SC
389/*
390 * This card is the opposite of the other cards.
391 * 0 turns interrupts on...
392 * 0x08 turns them off...
393 */
394static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
395{
396 if (val) { /* Turn interrupts on */
397 h->interrupts_enabled = 1;
398 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
8cd21da7 399 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
edd16368
SC
400 } else { /* Turn them off */
401 h->interrupts_enabled = 0;
402 writel(SA5_INTR_OFF,
403 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
8cd21da7 404 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
edd16368
SC
405 }
406}
303932fd
DB
407
408static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
409{
410 if (val) { /* turn on interrupts */
411 h->interrupts_enabled = 1;
412 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
8cd21da7 413 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
303932fd
DB
414 } else {
415 h->interrupts_enabled = 0;
416 writel(SA5_PERF_INTR_OFF,
417 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
8cd21da7 418 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
303932fd
DB
419 }
420}
421
254f796b 422static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
303932fd 423{
072b0518 424 struct reply_queue_buffer *rq = &h->reply_queue[q];
0cbf768e 425 unsigned long register_value = FIFO_EMPTY;
303932fd 426
303932fd 427 /* msi auto clears the interrupt pending bit. */
bee266a6 428 if (unlikely(!(h->msi_vector || h->msix_vector))) {
2c17d2da
SC
429 /* flush the controller write of the reply queue by reading
430 * outbound doorbell status register.
431 */
bee266a6 432 (void) readl(h->vaddr + SA5_OUTDB_STATUS);
303932fd
DB
433 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
434 /* Do a read in order to flush the write to the controller
435 * (as per spec.)
436 */
bee266a6 437 (void) readl(h->vaddr + SA5_OUTDB_STATUS);
303932fd
DB
438 }
439
bee266a6 440 if ((((u32) rq->head[rq->current_entry]) & 1) == rq->wraparound) {
254f796b
MG
441 register_value = rq->head[rq->current_entry];
442 rq->current_entry++;
0cbf768e 443 atomic_dec(&h->commands_outstanding);
303932fd
DB
444 } else {
445 register_value = FIFO_EMPTY;
446 }
447 /* Check for wraparound */
254f796b
MG
448 if (rq->current_entry == h->max_commands) {
449 rq->current_entry = 0;
450 rq->wraparound ^= 1;
303932fd 451 }
303932fd
DB
452 return register_value;
453}
454
edd16368
SC
455/*
456 * returns value read from hardware.
457 * returns FIFO_EMPTY if there is nothing to read
458 */
254f796b
MG
459static unsigned long SA5_completed(struct ctlr_info *h,
460 __attribute__((unused)) u8 q)
edd16368
SC
461{
462 unsigned long register_value
463 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
464
0cbf768e
SC
465 if (register_value != FIFO_EMPTY)
466 atomic_dec(&h->commands_outstanding);
edd16368
SC
467
468#ifdef HPSA_DEBUG
469 if (register_value != FIFO_EMPTY)
84ca0be2 470 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
edd16368
SC
471 register_value);
472 else
f79cfec6 473 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
edd16368
SC
474#endif
475
476 return register_value;
477}
478/*
479 * Returns true if an interrupt is pending..
480 */
900c5440 481static bool SA5_intr_pending(struct ctlr_info *h)
edd16368
SC
482{
483 unsigned long register_value =
484 readl(h->vaddr + SA5_INTR_STATUS);
900c5440 485 return register_value & SA5_INTR_PENDING;
edd16368
SC
486}
487
303932fd
DB
488static bool SA5_performant_intr_pending(struct ctlr_info *h)
489{
490 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
491
492 if (!register_value)
493 return false;
494
303932fd
DB
495 /* Read outbound doorbell to flush */
496 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
497 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
498}
edd16368 499
e1f7de0c
MG
500#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
501
502static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
503{
504 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
505
506 return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
507 true : false;
508}
509
510#define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
511#define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
512#define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
513#define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
514
283b4a9b 515static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
e1f7de0c
MG
516{
517 u64 register_value;
072b0518 518 struct reply_queue_buffer *rq = &h->reply_queue[q];
e1f7de0c
MG
519
520 BUG_ON(q >= h->nreply_queues);
521
522 register_value = rq->head[rq->current_entry];
523 if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
524 rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
525 if (++rq->current_entry == rq->size)
526 rq->current_entry = 0;
283b4a9b
SC
527 /*
528 * @todo
529 *
530 * Don't really need to write the new index after each command,
531 * but with current driver design this is easiest.
532 */
533 wmb();
534 writel((q << 24) | rq->current_entry, h->vaddr +
535 IOACCEL_MODE1_CONSUMER_INDEX);
0cbf768e 536 atomic_dec(&h->commands_outstanding);
e1f7de0c
MG
537 }
538 return (unsigned long) register_value;
539}
540
edd16368
SC
541static struct access_method SA5_access = {
542 SA5_submit_command,
543 SA5_intr_mask,
edd16368
SC
544 SA5_intr_pending,
545 SA5_completed,
546};
547
e1f7de0c
MG
548static struct access_method SA5_ioaccel_mode1_access = {
549 SA5_submit_command,
550 SA5_performant_intr_mask,
e1f7de0c
MG
551 SA5_ioaccel_mode1_intr_pending,
552 SA5_ioaccel_mode1_completed,
553};
554
c349775e
ST
555static struct access_method SA5_ioaccel_mode2_access = {
556 SA5_submit_command_ioaccel2,
557 SA5_performant_intr_mask,
c349775e
ST
558 SA5_performant_intr_pending,
559 SA5_performant_completed,
560};
561
303932fd
DB
562static struct access_method SA5_performant_access = {
563 SA5_submit_command,
564 SA5_performant_intr_mask,
303932fd
DB
565 SA5_performant_intr_pending,
566 SA5_performant_completed,
567};
568
b3a52e79
SC
569static struct access_method SA5_performant_access_no_read = {
570 SA5_submit_command_no_read,
571 SA5_performant_intr_mask,
b3a52e79
SC
572 SA5_performant_intr_pending,
573 SA5_performant_completed,
574};
575
edd16368 576struct board_type {
01a02ffc 577 u32 board_id;
edd16368
SC
578 char *product_name;
579 struct access_method *access;
580};
581
edd16368
SC
582#endif /* HPSA_H */
583
This page took 0.537146 seconds and 4 git commands to generate.