]>
Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
1da177e4 LT |
2 | * Copyright (C) 1998-2000 Michel Aubry |
3 | * Copyright (C) 1998-2000 Andrzej Krzysztofowicz | |
4 | * Copyright (C) 1998-2000 Andre Hedrick <[email protected]> | |
9445de76 | 5 | * Copyright (C) 2007 Bartlomiej Zolnierkiewicz |
1da177e4 LT |
6 | * Portions copyright (c) 2001 Sun Microsystems |
7 | * | |
8 | * | |
9 | * RCC/ServerWorks IDE driver for Linux | |
10 | * | |
11 | * OSB4: `Open South Bridge' IDE Interface (fn 1) | |
12 | * supports UDMA mode 2 (33 MB/s) | |
13 | * | |
14 | * CSB5: `Champion South Bridge' IDE Interface (fn 1) | |
15 | * all revisions support UDMA mode 4 (66 MB/s) | |
16 | * revision A2.0 and up support UDMA mode 5 (100 MB/s) | |
17 | * | |
18 | * *** The CSB5 does not provide ANY register *** | |
19 | * *** to detect 80-conductor cable presence. *** | |
20 | * | |
21 | * CSB6: `Champion South Bridge' IDE Interface (optional: third channel) | |
22 | * | |
84f57fbc NS |
23 | * HT1000: AKA BCM5785 - Hypertransport Southbridge for Opteron systems. IDE |
24 | * controller same as the CSB6. Single channel ATA100 only. | |
25 | * | |
1da177e4 LT |
26 | * Documentation: |
27 | * Available under NDA only. Errata info very hard to get. | |
28 | * | |
29 | */ | |
30 | ||
1da177e4 LT |
31 | #include <linux/types.h> |
32 | #include <linux/module.h> | |
33 | #include <linux/kernel.h> | |
1da177e4 | 34 | #include <linux/pci.h> |
1da177e4 LT |
35 | #include <linux/ide.h> |
36 | #include <linux/init.h> | |
1da177e4 LT |
37 | |
38 | #include <asm/io.h> | |
39 | ||
ced3ec8a BZ |
40 | #define DRV_NAME "serverworks" |
41 | ||
1da177e4 LT |
42 | #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */ |
43 | #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */ | |
44 | ||
45 | /* Seagate Barracuda ATA IV Family drives in UDMA mode 5 | |
46 | * can overrun their FIFOs when used with the CSB5 */ | |
47 | static const char *svwks_bad_ata100[] = { | |
48 | "ST320011A", | |
49 | "ST340016A", | |
50 | "ST360021A", | |
51 | "ST380021A", | |
52 | NULL | |
53 | }; | |
54 | ||
1da177e4 LT |
55 | static struct pci_dev *isa_dev; |
56 | ||
57 | static int check_in_drive_lists (ide_drive_t *drive, const char **list) | |
58 | { | |
4dde4492 BZ |
59 | char *m = (char *)&drive->id[ATA_ID_PROD]; |
60 | ||
1da177e4 | 61 | while (*list) |
4dde4492 | 62 | if (!strcmp(*list++, m)) |
1da177e4 LT |
63 | return 1; |
64 | return 0; | |
65 | } | |
66 | ||
2d5eaa6d | 67 | static u8 svwks_udma_filter(ide_drive_t *drive) |
1da177e4 | 68 | { |
36501650 | 69 | struct pci_dev *dev = to_pci_dev(drive->hwif->dev); |
2d5eaa6d | 70 | u8 mask = 0; |
1da177e4 | 71 | |
84f57fbc | 72 | if (dev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE) |
2d5eaa6d | 73 | return 0x1f; |
1da177e4 LT |
74 | if (dev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) { |
75 | u32 reg = 0; | |
76 | if (isa_dev) | |
77 | pci_read_config_dword(isa_dev, 0x64, ®); | |
78 | ||
79 | /* | |
80 | * Don't enable UDMA on disk devices for the moment | |
81 | */ | |
82 | if(drive->media == ide_disk) | |
83 | return 0; | |
84 | /* Check the OSB4 DMA33 enable bit */ | |
2d5eaa6d | 85 | return ((reg & 0x00004000) == 0x00004000) ? 0x07 : 0; |
44c10138 | 86 | } else if (dev->revision < SVWKS_CSB5_REVISION_NEW) { |
2d5eaa6d | 87 | return 0x07; |
44c10138 | 88 | } else if (dev->revision >= SVWKS_CSB5_REVISION_NEW) { |
2d5eaa6d | 89 | u8 btr = 0, mode; |
1da177e4 LT |
90 | pci_read_config_byte(dev, 0x5A, &btr); |
91 | mode = btr & 0x3; | |
2d5eaa6d | 92 | |
1da177e4 LT |
93 | /* If someone decides to do UDMA133 on CSB5 the same |
94 | issue will bite so be inclusive */ | |
95 | if (mode > 2 && check_in_drive_lists(drive, svwks_bad_ata100)) | |
96 | mode = 2; | |
2d5eaa6d BZ |
97 | |
98 | switch(mode) { | |
0c824b51 | 99 | case 3: mask = 0x3f; break; |
2d5eaa6d BZ |
100 | case 2: mask = 0x1f; break; |
101 | case 1: mask = 0x07; break; | |
102 | default: mask = 0x00; break; | |
103 | } | |
1da177e4 LT |
104 | } |
105 | if (((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) || | |
106 | (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) && | |
107 | (!(PCI_FUNC(dev->devfn) & 1))) | |
2d5eaa6d BZ |
108 | mask = 0x1f; |
109 | ||
110 | return mask; | |
1da177e4 LT |
111 | } |
112 | ||
113 | static u8 svwks_csb_check (struct pci_dev *dev) | |
114 | { | |
115 | switch (dev->device) { | |
116 | case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE: | |
117 | case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE: | |
118 | case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2: | |
84f57fbc | 119 | case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE: |
1da177e4 LT |
120 | return 1; |
121 | default: | |
122 | break; | |
123 | } | |
124 | return 0; | |
125 | } | |
1880a8d7 | 126 | |
88b2b32b | 127 | static void svwks_set_pio_mode(ide_drive_t *drive, const u8 pio) |
1880a8d7 BZ |
128 | { |
129 | static const u8 pio_modes[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 }; | |
130 | static const u8 drive_pci[] = { 0x41, 0x40, 0x43, 0x42 }; | |
131 | ||
36501650 | 132 | struct pci_dev *dev = to_pci_dev(drive->hwif->dev); |
1880a8d7 BZ |
133 | |
134 | pci_write_config_byte(dev, drive_pci[drive->dn], pio_modes[pio]); | |
135 | ||
136 | if (svwks_csb_check(dev)) { | |
137 | u16 csb_pio = 0; | |
138 | ||
139 | pci_read_config_word(dev, 0x4a, &csb_pio); | |
140 | ||
141 | csb_pio &= ~(0x0f << (4 * drive->dn)); | |
142 | csb_pio |= (pio << (4 * drive->dn)); | |
143 | ||
144 | pci_write_config_word(dev, 0x4a, csb_pio); | |
145 | } | |
146 | } | |
147 | ||
88b2b32b | 148 | static void svwks_set_dma_mode(ide_drive_t *drive, const u8 speed) |
1da177e4 | 149 | { |
f201f504 AC |
150 | static const u8 udma_modes[] = { 0x00, 0x01, 0x02, 0x03, 0x04, 0x05 }; |
151 | static const u8 dma_modes[] = { 0x77, 0x21, 0x20 }; | |
f201f504 | 152 | static const u8 drive_pci2[] = { 0x45, 0x44, 0x47, 0x46 }; |
1da177e4 | 153 | |
898ec223 | 154 | ide_hwif_t *hwif = drive->hwif; |
36501650 | 155 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
123995b9 | 156 | u8 unit = drive->dn & 1; |
1880a8d7 BZ |
157 | |
158 | u8 ultra_enable = 0, ultra_timing = 0, dma_timing = 0; | |
159 | ||
1da177e4 | 160 | pci_read_config_byte(dev, (0x56|hwif->channel), &ultra_timing); |
1da177e4 LT |
161 | pci_read_config_byte(dev, 0x54, &ultra_enable); |
162 | ||
1da177e4 LT |
163 | ultra_timing &= ~(0x0F << (4*unit)); |
164 | ultra_enable &= ~(0x01 << drive->dn); | |
1da177e4 | 165 | |
7b971df1 BZ |
166 | if (speed >= XFER_UDMA_0) { |
167 | dma_timing |= dma_modes[2]; | |
168 | ultra_timing |= (udma_modes[speed - XFER_UDMA_0] << (4 * unit)); | |
169 | ultra_enable |= (0x01 << drive->dn); | |
170 | } else if (speed >= XFER_MW_DMA_0) | |
171 | dma_timing |= dma_modes[speed - XFER_MW_DMA_0]; | |
1da177e4 | 172 | |
1da177e4 LT |
173 | pci_write_config_byte(dev, drive_pci2[drive->dn], dma_timing); |
174 | pci_write_config_byte(dev, (0x56|hwif->channel), ultra_timing); | |
175 | pci_write_config_byte(dev, 0x54, ultra_enable); | |
1da177e4 LT |
176 | } |
177 | ||
2ed0ef54 | 178 | static int init_chipset_svwks(struct pci_dev *dev) |
1da177e4 LT |
179 | { |
180 | unsigned int reg; | |
181 | u8 btr; | |
182 | ||
1da177e4 LT |
183 | /* force Master Latency Timer value to 64 PCICLKs */ |
184 | pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x40); | |
185 | ||
186 | /* OSB4 : South Bridge and IDE */ | |
187 | if (dev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) { | |
970a6136 | 188 | isa_dev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS, |
1da177e4 LT |
189 | PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL); |
190 | if (isa_dev) { | |
191 | pci_read_config_dword(isa_dev, 0x64, ®); | |
192 | reg &= ~0x00002000; /* disable 600ns interrupt mask */ | |
193 | if(!(reg & 0x00004000)) | |
a326b02b BZ |
194 | printk(KERN_DEBUG DRV_NAME " %s: UDMA not BIOS " |
195 | "enabled.\n", pci_name(dev)); | |
1da177e4 LT |
196 | reg |= 0x00004000; /* enable UDMA/33 support */ |
197 | pci_write_config_dword(isa_dev, 0x64, reg); | |
198 | } | |
199 | } | |
200 | ||
201 | /* setup CSB5/CSB6 : South Bridge and IDE option RAID */ | |
202 | else if ((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) || | |
203 | (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) || | |
204 | (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) { | |
205 | ||
206 | /* Third Channel Test */ | |
207 | if (!(PCI_FUNC(dev->devfn) & 1)) { | |
208 | struct pci_dev * findev = NULL; | |
209 | u32 reg4c = 0; | |
970a6136 | 210 | findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS, |
1da177e4 LT |
211 | PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL); |
212 | if (findev) { | |
213 | pci_read_config_dword(findev, 0x4C, ®4c); | |
214 | reg4c &= ~0x000007FF; | |
215 | reg4c |= 0x00000040; | |
216 | reg4c |= 0x00000020; | |
217 | pci_write_config_dword(findev, 0x4C, reg4c); | |
970a6136 | 218 | pci_dev_put(findev); |
1da177e4 LT |
219 | } |
220 | outb_p(0x06, 0x0c00); | |
221 | dev->irq = inb_p(0x0c01); | |
1da177e4 LT |
222 | } else { |
223 | struct pci_dev * findev = NULL; | |
224 | u8 reg41 = 0; | |
225 | ||
970a6136 | 226 | findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS, |
1da177e4 LT |
227 | PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL); |
228 | if (findev) { | |
229 | pci_read_config_byte(findev, 0x41, ®41); | |
230 | reg41 &= ~0x40; | |
231 | pci_write_config_byte(findev, 0x41, reg41); | |
970a6136 | 232 | pci_dev_put(findev); |
1da177e4 LT |
233 | } |
234 | /* | |
235 | * This is a device pin issue on CSB6. | |
236 | * Since there will be a future raid mode, | |
237 | * early versions of the chipset require the | |
238 | * interrupt pin to be set, and it is a compatibility | |
239 | * mode issue. | |
240 | */ | |
241 | if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE) | |
242 | dev->irq = 0; | |
243 | } | |
244 | // pci_read_config_dword(dev, 0x40, &pioreg) | |
245 | // pci_write_config_dword(dev, 0x40, 0x99999999); | |
246 | // pci_read_config_dword(dev, 0x44, &dmareg); | |
247 | // pci_write_config_dword(dev, 0x44, 0xFFFFFFFF); | |
248 | /* setup the UDMA Control register | |
249 | * | |
250 | * 1. clear bit 6 to enable DMA | |
251 | * 2. enable DMA modes with bits 0-1 | |
252 | * 00 : legacy | |
253 | * 01 : udma2 | |
254 | * 10 : udma2/udma4 | |
255 | * 11 : udma2/udma4/udma5 | |
256 | */ | |
257 | pci_read_config_byte(dev, 0x5A, &btr); | |
258 | btr &= ~0x40; | |
259 | if (!(PCI_FUNC(dev->devfn) & 1)) | |
260 | btr |= 0x2; | |
261 | else | |
44c10138 | 262 | btr |= (dev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2; |
1da177e4 LT |
263 | pci_write_config_byte(dev, 0x5A, btr); |
264 | } | |
84f57fbc NS |
265 | /* Setup HT1000 SouthBridge Controller - Single Channel Only */ |
266 | else if (dev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE) { | |
267 | pci_read_config_byte(dev, 0x5A, &btr); | |
268 | btr &= ~0x40; | |
269 | btr |= 0x3; | |
270 | pci_write_config_byte(dev, 0x5A, btr); | |
271 | } | |
1da177e4 | 272 | |
2ed0ef54 | 273 | return 0; |
1da177e4 LT |
274 | } |
275 | ||
f454cbe8 | 276 | static u8 ata66_svwks_svwks(ide_hwif_t *hwif) |
1da177e4 | 277 | { |
49521f97 | 278 | return ATA_CBL_PATA80; |
1da177e4 LT |
279 | } |
280 | ||
281 | /* On Dell PowerEdge servers with a CSB5/CSB6, the top two bits | |
282 | * of the subsystem device ID indicate presence of an 80-pin cable. | |
283 | * Bit 15 clear = secondary IDE channel does not have 80-pin cable. | |
284 | * Bit 15 set = secondary IDE channel has 80-pin cable. | |
285 | * Bit 14 clear = primary IDE channel does not have 80-pin cable. | |
286 | * Bit 14 set = primary IDE channel has 80-pin cable. | |
287 | */ | |
f454cbe8 | 288 | static u8 ata66_svwks_dell(ide_hwif_t *hwif) |
1da177e4 | 289 | { |
36501650 BZ |
290 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
291 | ||
1da177e4 LT |
292 | if (dev->subsystem_vendor == PCI_VENDOR_ID_DELL && |
293 | dev->vendor == PCI_VENDOR_ID_SERVERWORKS && | |
294 | (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE || | |
295 | dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE)) | |
296 | return ((1 << (hwif->channel + 14)) & | |
49521f97 BZ |
297 | dev->subsystem_device) ? ATA_CBL_PATA80 : ATA_CBL_PATA40; |
298 | return ATA_CBL_PATA40; | |
1da177e4 LT |
299 | } |
300 | ||
301 | /* Sun Cobalt Alpine hardware avoids the 80-pin cable | |
302 | * detect issue by attaching the drives directly to the board. | |
303 | * This check follows the Dell precedent (how scary is that?!) | |
304 | * | |
305 | * WARNING: this only works on Alpine hardware! | |
306 | */ | |
f454cbe8 | 307 | static u8 ata66_svwks_cobalt(ide_hwif_t *hwif) |
1da177e4 | 308 | { |
36501650 BZ |
309 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
310 | ||
1da177e4 LT |
311 | if (dev->subsystem_vendor == PCI_VENDOR_ID_SUN && |
312 | dev->vendor == PCI_VENDOR_ID_SERVERWORKS && | |
313 | dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) | |
314 | return ((1 << (hwif->channel + 14)) & | |
49521f97 BZ |
315 | dev->subsystem_device) ? ATA_CBL_PATA80 : ATA_CBL_PATA40; |
316 | return ATA_CBL_PATA40; | |
1da177e4 LT |
317 | } |
318 | ||
f454cbe8 | 319 | static u8 svwks_cable_detect(ide_hwif_t *hwif) |
1da177e4 | 320 | { |
36501650 | 321 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
1da177e4 | 322 | |
1da177e4 LT |
323 | /* Server Works */ |
324 | if (dev->subsystem_vendor == PCI_VENDOR_ID_SERVERWORKS) | |
325 | return ata66_svwks_svwks (hwif); | |
326 | ||
327 | /* Dell PowerEdge */ | |
328 | if (dev->subsystem_vendor == PCI_VENDOR_ID_DELL) | |
329 | return ata66_svwks_dell (hwif); | |
330 | ||
331 | /* Cobalt Alpine */ | |
332 | if (dev->subsystem_vendor == PCI_VENDOR_ID_SUN) | |
333 | return ata66_svwks_cobalt (hwif); | |
334 | ||
f201f504 AC |
335 | /* Per Specified Design by OEM, and ASIC Architect */ |
336 | if ((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) || | |
337 | (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) | |
49521f97 | 338 | return ATA_CBL_PATA80; |
f201f504 | 339 | |
49521f97 | 340 | return ATA_CBL_PATA40; |
1da177e4 LT |
341 | } |
342 | ||
ac95beed BZ |
343 | static const struct ide_port_ops osb4_port_ops = { |
344 | .set_pio_mode = svwks_set_pio_mode, | |
345 | .set_dma_mode = svwks_set_dma_mode, | |
346 | .udma_filter = svwks_udma_filter, | |
347 | }; | |
1da177e4 | 348 | |
ac95beed BZ |
349 | static const struct ide_port_ops svwks_port_ops = { |
350 | .set_pio_mode = svwks_set_pio_mode, | |
351 | .set_dma_mode = svwks_set_dma_mode, | |
352 | .udma_filter = svwks_udma_filter, | |
353 | .cable_detect = svwks_cable_detect, | |
354 | }; | |
1da177e4 | 355 | |
85620436 | 356 | static const struct ide_port_info serverworks_chipsets[] __devinitdata = { |
ced3ec8a BZ |
357 | { /* 0: OSB4 */ |
358 | .name = DRV_NAME, | |
1da177e4 | 359 | .init_chipset = init_chipset_svwks, |
ac95beed | 360 | .port_ops = &osb4_port_ops, |
4099d143 | 361 | .pio_mask = ATA_PIO4, |
5f8b6c34 BZ |
362 | .mwdma_mask = ATA_MWDMA2, |
363 | .udma_mask = 0x00, /* UDMA is problematic on OSB4 */ | |
ced3ec8a BZ |
364 | }, |
365 | { /* 1: CSB5 */ | |
366 | .name = DRV_NAME, | |
1da177e4 | 367 | .init_chipset = init_chipset_svwks, |
ac95beed | 368 | .port_ops = &svwks_port_ops, |
4099d143 | 369 | .pio_mask = ATA_PIO4, |
5f8b6c34 BZ |
370 | .mwdma_mask = ATA_MWDMA2, |
371 | .udma_mask = ATA_UDMA5, | |
ced3ec8a BZ |
372 | }, |
373 | { /* 2: CSB6 */ | |
374 | .name = DRV_NAME, | |
1da177e4 | 375 | .init_chipset = init_chipset_svwks, |
ac95beed | 376 | .port_ops = &svwks_port_ops, |
4099d143 | 377 | .pio_mask = ATA_PIO4, |
5f8b6c34 BZ |
378 | .mwdma_mask = ATA_MWDMA2, |
379 | .udma_mask = ATA_UDMA5, | |
ced3ec8a BZ |
380 | }, |
381 | { /* 3: CSB6-2 */ | |
382 | .name = DRV_NAME, | |
1da177e4 | 383 | .init_chipset = init_chipset_svwks, |
ac95beed | 384 | .port_ops = &svwks_port_ops, |
2467922a | 385 | .host_flags = IDE_HFLAG_SINGLE, |
4099d143 | 386 | .pio_mask = ATA_PIO4, |
5f8b6c34 BZ |
387 | .mwdma_mask = ATA_MWDMA2, |
388 | .udma_mask = ATA_UDMA5, | |
ced3ec8a BZ |
389 | }, |
390 | { /* 4: HT1000 */ | |
391 | .name = DRV_NAME, | |
84f57fbc | 392 | .init_chipset = init_chipset_svwks, |
ac95beed | 393 | .port_ops = &svwks_port_ops, |
2467922a | 394 | .host_flags = IDE_HFLAG_SINGLE, |
4099d143 | 395 | .pio_mask = ATA_PIO4, |
5f8b6c34 BZ |
396 | .mwdma_mask = ATA_MWDMA2, |
397 | .udma_mask = ATA_UDMA5, | |
1da177e4 LT |
398 | } |
399 | }; | |
400 | ||
401 | /** | |
402 | * svwks_init_one - called when a OSB/CSB is found | |
403 | * @dev: the svwks device | |
404 | * @id: the matching pci id | |
405 | * | |
406 | * Called when the PCI registration layer (or the IDE initialization) | |
407 | * finds a device matching our IDE device tables. | |
408 | */ | |
409 | ||
410 | static int __devinit svwks_init_one(struct pci_dev *dev, const struct pci_device_id *id) | |
411 | { | |
039788e1 | 412 | struct ide_port_info d; |
7ed58297 BZ |
413 | u8 idx = id->driver_data; |
414 | ||
415 | d = serverworks_chipsets[idx]; | |
416 | ||
8ac2b42a BZ |
417 | if (idx == 1) |
418 | d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX; | |
419 | else if (idx == 2 || idx == 3) { | |
7ed58297 BZ |
420 | if ((PCI_FUNC(dev->devfn) & 1) == 0) { |
421 | if (pci_resource_start(dev, 0) != 0x01f1) | |
5e71d9c5 | 422 | d.host_flags |= IDE_HFLAG_NON_BOOTABLE; |
7ed58297 BZ |
423 | d.host_flags |= IDE_HFLAG_SINGLE; |
424 | } else | |
425 | d.host_flags &= ~IDE_HFLAG_SINGLE; | |
426 | } | |
1da177e4 | 427 | |
6cdf6eb3 | 428 | return ide_pci_init_one(dev, &d, NULL); |
1da177e4 LT |
429 | } |
430 | ||
9cbcc5e3 BZ |
431 | static const struct pci_device_id svwks_pci_tbl[] = { |
432 | { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0 }, | |
433 | { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 1 }, | |
434 | { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2 }, | |
435 | { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 3 }, | |
436 | { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 4 }, | |
1da177e4 LT |
437 | { 0, }, |
438 | }; | |
439 | MODULE_DEVICE_TABLE(pci, svwks_pci_tbl); | |
440 | ||
a9ab09e2 | 441 | static struct pci_driver svwks_pci_driver = { |
1da177e4 LT |
442 | .name = "Serverworks_IDE", |
443 | .id_table = svwks_pci_tbl, | |
444 | .probe = svwks_init_one, | |
bc2c9a80 | 445 | .remove = ide_pci_remove, |
feb22b7f BZ |
446 | .suspend = ide_pci_suspend, |
447 | .resume = ide_pci_resume, | |
1da177e4 LT |
448 | }; |
449 | ||
82ab1eec | 450 | static int __init svwks_ide_init(void) |
1da177e4 | 451 | { |
a9ab09e2 | 452 | return ide_pci_register_driver(&svwks_pci_driver); |
1da177e4 LT |
453 | } |
454 | ||
bc2c9a80 BZ |
455 | static void __exit svwks_ide_exit(void) |
456 | { | |
a9ab09e2 | 457 | pci_unregister_driver(&svwks_pci_driver); |
bc2c9a80 BZ |
458 | } |
459 | ||
1da177e4 | 460 | module_init(svwks_ide_init); |
bc2c9a80 | 461 | module_exit(svwks_ide_exit); |
1da177e4 LT |
462 | |
463 | MODULE_AUTHOR("Michael Aubry. Andrzej Krzysztofowicz, Andre Hedrick"); | |
464 | MODULE_DESCRIPTION("PCI driver module for Serverworks OSB4/CSB5/CSB6 IDE"); | |
465 | MODULE_LICENSE("GPL"); |