]>
Commit | Line | Data |
---|---|---|
8efaef4d GJ |
1 | /* |
2 | * SPI controller driver for the Atheros AR71XX/AR724X/AR913X SoCs | |
3 | * | |
4 | * Copyright (C) 2009-2011 Gabor Juhos <[email protected]> | |
5 | * | |
6 | * This driver has been based on the spi-gpio.c: | |
7 | * Copyright (C) 2006,2008 David Brownell | |
8 | * | |
9 | * This program is free software; you can redistribute it and/or modify | |
10 | * it under the terms of the GNU General Public License version 2 as | |
11 | * published by the Free Software Foundation. | |
12 | * | |
13 | */ | |
14 | ||
15 | #include <linux/kernel.h> | |
807cc4b1 | 16 | #include <linux/module.h> |
8efaef4d GJ |
17 | #include <linux/delay.h> |
18 | #include <linux/spinlock.h> | |
8efaef4d GJ |
19 | #include <linux/platform_device.h> |
20 | #include <linux/io.h> | |
21 | #include <linux/spi/spi.h> | |
22 | #include <linux/spi/spi_bitbang.h> | |
23 | #include <linux/bitops.h> | |
24 | #include <linux/gpio.h> | |
440114fd GJ |
25 | #include <linux/clk.h> |
26 | #include <linux/err.h> | |
8efaef4d GJ |
27 | |
28 | #include <asm/mach-ath79/ar71xx_regs.h> | |
29 | #include <asm/mach-ath79/ath79_spi_platform.h> | |
30 | ||
31 | #define DRV_NAME "ath79-spi" | |
32 | ||
440114fd GJ |
33 | #define ATH79_SPI_RRW_DELAY_FACTOR 12000 |
34 | #define MHZ (1000 * 1000) | |
35 | ||
8efaef4d GJ |
36 | struct ath79_spi { |
37 | struct spi_bitbang bitbang; | |
38 | u32 ioc_base; | |
39 | u32 reg_ctrl; | |
40 | void __iomem *base; | |
440114fd | 41 | struct clk *clk; |
da470d6a | 42 | unsigned int rrw_delay; |
8efaef4d GJ |
43 | }; |
44 | ||
da470d6a | 45 | static inline u32 ath79_spi_rr(struct ath79_spi *sp, unsigned int reg) |
8efaef4d GJ |
46 | { |
47 | return ioread32(sp->base + reg); | |
48 | } | |
49 | ||
da470d6a | 50 | static inline void ath79_spi_wr(struct ath79_spi *sp, unsigned int reg, u32 val) |
8efaef4d GJ |
51 | { |
52 | iowrite32(val, sp->base + reg); | |
53 | } | |
54 | ||
55 | static inline struct ath79_spi *ath79_spidev_to_sp(struct spi_device *spi) | |
56 | { | |
57 | return spi_master_get_devdata(spi->master); | |
58 | } | |
59 | ||
da470d6a | 60 | static inline void ath79_spi_delay(struct ath79_spi *sp, unsigned int nsecs) |
440114fd GJ |
61 | { |
62 | if (nsecs > sp->rrw_delay) | |
63 | ndelay(nsecs - sp->rrw_delay); | |
64 | } | |
65 | ||
8efaef4d GJ |
66 | static void ath79_spi_chipselect(struct spi_device *spi, int is_active) |
67 | { | |
68 | struct ath79_spi *sp = ath79_spidev_to_sp(spi); | |
69 | int cs_high = (spi->mode & SPI_CS_HIGH) ? is_active : !is_active; | |
70 | ||
71 | if (is_active) { | |
72 | /* set initial clock polarity */ | |
73 | if (spi->mode & SPI_CPOL) | |
74 | sp->ioc_base |= AR71XX_SPI_IOC_CLK; | |
75 | else | |
76 | sp->ioc_base &= ~AR71XX_SPI_IOC_CLK; | |
77 | ||
78 | ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base); | |
79 | } | |
80 | ||
22c76326 | 81 | if (gpio_is_valid(spi->cs_gpio)) { |
8efaef4d | 82 | /* SPI is normally active-low */ |
91829a9a | 83 | gpio_set_value_cansleep(spi->cs_gpio, cs_high); |
8efaef4d | 84 | } else { |
22c76326 FF |
85 | u32 cs_bit = AR71XX_SPI_IOC_CS(spi->chip_select); |
86 | ||
8efaef4d | 87 | if (cs_high) |
22c76326 | 88 | sp->ioc_base |= cs_bit; |
8efaef4d | 89 | else |
22c76326 | 90 | sp->ioc_base &= ~cs_bit; |
8efaef4d GJ |
91 | |
92 | ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base); | |
93 | } | |
94 | ||
95 | } | |
96 | ||
c4a31f43 | 97 | static void ath79_spi_enable(struct ath79_spi *sp) |
8efaef4d | 98 | { |
8efaef4d GJ |
99 | /* enable GPIO mode */ |
100 | ath79_spi_wr(sp, AR71XX_SPI_REG_FS, AR71XX_SPI_FS_GPIO); | |
101 | ||
102 | /* save CTRL register */ | |
103 | sp->reg_ctrl = ath79_spi_rr(sp, AR71XX_SPI_REG_CTRL); | |
104 | sp->ioc_base = ath79_spi_rr(sp, AR71XX_SPI_REG_IOC); | |
105 | ||
106 | /* TODO: setup speed? */ | |
107 | ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, 0x43); | |
c4a31f43 GJ |
108 | } |
109 | ||
110 | static void ath79_spi_disable(struct ath79_spi *sp) | |
111 | { | |
112 | /* restore CTRL register */ | |
113 | ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, sp->reg_ctrl); | |
114 | /* disable GPIO mode */ | |
115 | ath79_spi_wr(sp, AR71XX_SPI_REG_FS, 0); | |
116 | } | |
117 | ||
118 | static int ath79_spi_setup_cs(struct spi_device *spi) | |
119 | { | |
83f0f398 | 120 | struct ath79_spi *sp = ath79_spidev_to_sp(spi); |
c4a31f43 GJ |
121 | int status; |
122 | ||
95d79419 | 123 | status = 0; |
22c76326 | 124 | if (gpio_is_valid(spi->cs_gpio)) { |
95d79419 GJ |
125 | unsigned long flags; |
126 | ||
127 | flags = GPIOF_DIR_OUT; | |
128 | if (spi->mode & SPI_CS_HIGH) | |
95d79419 | 129 | flags |= GPIOF_INIT_LOW; |
61d1cf16 GJ |
130 | else |
131 | flags |= GPIOF_INIT_HIGH; | |
95d79419 | 132 | |
85f62476 | 133 | status = gpio_request_one(spi->cs_gpio, flags, |
95d79419 | 134 | dev_name(&spi->dev)); |
83f0f398 | 135 | } else { |
22c76326 FF |
136 | u32 cs_bit = AR71XX_SPI_IOC_CS(spi->chip_select); |
137 | ||
83f0f398 | 138 | if (spi->mode & SPI_CS_HIGH) |
22c76326 | 139 | sp->ioc_base &= ~cs_bit; |
83f0f398 | 140 | else |
22c76326 | 141 | sp->ioc_base |= cs_bit; |
83f0f398 AB |
142 | |
143 | ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base); | |
8efaef4d GJ |
144 | } |
145 | ||
95d79419 | 146 | return status; |
8efaef4d GJ |
147 | } |
148 | ||
149 | static void ath79_spi_cleanup_cs(struct spi_device *spi) | |
150 | { | |
da470d6a | 151 | if (gpio_is_valid(spi->cs_gpio)) |
85f62476 | 152 | gpio_free(spi->cs_gpio); |
8efaef4d GJ |
153 | } |
154 | ||
155 | static int ath79_spi_setup(struct spi_device *spi) | |
156 | { | |
157 | int status = 0; | |
158 | ||
8efaef4d GJ |
159 | if (!spi->controller_state) { |
160 | status = ath79_spi_setup_cs(spi); | |
161 | if (status) | |
162 | return status; | |
163 | } | |
164 | ||
165 | status = spi_bitbang_setup(spi); | |
166 | if (status && !spi->controller_state) | |
167 | ath79_spi_cleanup_cs(spi); | |
168 | ||
169 | return status; | |
170 | } | |
171 | ||
172 | static void ath79_spi_cleanup(struct spi_device *spi) | |
173 | { | |
174 | ath79_spi_cleanup_cs(spi); | |
175 | spi_bitbang_cleanup(spi); | |
176 | } | |
177 | ||
da470d6a | 178 | static u32 ath79_spi_txrx_mode0(struct spi_device *spi, unsigned int nsecs, |
304d3436 | 179 | u32 word, u8 bits, unsigned flags) |
8efaef4d GJ |
180 | { |
181 | struct ath79_spi *sp = ath79_spidev_to_sp(spi); | |
182 | u32 ioc = sp->ioc_base; | |
183 | ||
184 | /* clock starts at inactive polarity */ | |
185 | for (word <<= (32 - bits); likely(bits); bits--) { | |
186 | u32 out; | |
187 | ||
188 | if (word & (1 << 31)) | |
189 | out = ioc | AR71XX_SPI_IOC_DO; | |
190 | else | |
191 | out = ioc & ~AR71XX_SPI_IOC_DO; | |
192 | ||
193 | /* setup MSB (to slave) on trailing edge */ | |
194 | ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out); | |
440114fd | 195 | ath79_spi_delay(sp, nsecs); |
8efaef4d | 196 | ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out | AR71XX_SPI_IOC_CLK); |
440114fd | 197 | ath79_spi_delay(sp, nsecs); |
72611db0 GJ |
198 | if (bits == 1) |
199 | ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out); | |
8efaef4d GJ |
200 | |
201 | word <<= 1; | |
202 | } | |
203 | ||
204 | return ath79_spi_rr(sp, AR71XX_SPI_REG_RDS); | |
205 | } | |
206 | ||
fd4a319b | 207 | static int ath79_spi_probe(struct platform_device *pdev) |
8efaef4d GJ |
208 | { |
209 | struct spi_master *master; | |
210 | struct ath79_spi *sp; | |
211 | struct ath79_spi_platform_data *pdata; | |
212 | struct resource *r; | |
440114fd | 213 | unsigned long rate; |
8efaef4d GJ |
214 | int ret; |
215 | ||
216 | master = spi_alloc_master(&pdev->dev, sizeof(*sp)); | |
217 | if (master == NULL) { | |
218 | dev_err(&pdev->dev, "failed to allocate spi master\n"); | |
219 | return -ENOMEM; | |
220 | } | |
221 | ||
222 | sp = spi_master_get_devdata(master); | |
85f62476 | 223 | master->dev.of_node = pdev->dev.of_node; |
8efaef4d GJ |
224 | platform_set_drvdata(pdev, sp); |
225 | ||
8074cf06 | 226 | pdata = dev_get_platdata(&pdev->dev); |
8efaef4d | 227 | |
24778be2 | 228 | master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32); |
8efaef4d GJ |
229 | master->setup = ath79_spi_setup; |
230 | master->cleanup = ath79_spi_cleanup; | |
231 | if (pdata) { | |
232 | master->bus_num = pdata->bus_num; | |
233 | master->num_chipselect = pdata->num_chipselect; | |
8efaef4d GJ |
234 | } |
235 | ||
94c69f76 | 236 | sp->bitbang.master = master; |
8efaef4d GJ |
237 | sp->bitbang.chipselect = ath79_spi_chipselect; |
238 | sp->bitbang.txrx_word[SPI_MODE_0] = ath79_spi_txrx_mode0; | |
239 | sp->bitbang.setup_transfer = spi_bitbang_setup_transfer; | |
240 | sp->bitbang.flags = SPI_CS_HIGH; | |
241 | ||
242 | r = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
b7a2a1c0 HK |
243 | sp->base = devm_ioremap_resource(&pdev->dev, r); |
244 | if (IS_ERR(sp->base)) { | |
245 | ret = PTR_ERR(sp->base); | |
8efaef4d GJ |
246 | goto err_put_master; |
247 | } | |
248 | ||
a6f4c8e0 | 249 | sp->clk = devm_clk_get(&pdev->dev, "ahb"); |
440114fd GJ |
250 | if (IS_ERR(sp->clk)) { |
251 | ret = PTR_ERR(sp->clk); | |
a6f4c8e0 | 252 | goto err_put_master; |
440114fd GJ |
253 | } |
254 | ||
3e19acdc | 255 | ret = clk_prepare_enable(sp->clk); |
440114fd | 256 | if (ret) |
a6f4c8e0 | 257 | goto err_put_master; |
440114fd GJ |
258 | |
259 | rate = DIV_ROUND_UP(clk_get_rate(sp->clk), MHZ); | |
260 | if (!rate) { | |
261 | ret = -EINVAL; | |
262 | goto err_clk_disable; | |
263 | } | |
264 | ||
265 | sp->rrw_delay = ATH79_SPI_RRW_DELAY_FACTOR / rate; | |
266 | dev_dbg(&pdev->dev, "register read/write delay is %u nsecs\n", | |
267 | sp->rrw_delay); | |
268 | ||
c4a31f43 | 269 | ath79_spi_enable(sp); |
8efaef4d GJ |
270 | ret = spi_bitbang_start(&sp->bitbang); |
271 | if (ret) | |
c4a31f43 | 272 | goto err_disable; |
8efaef4d GJ |
273 | |
274 | return 0; | |
275 | ||
c4a31f43 GJ |
276 | err_disable: |
277 | ath79_spi_disable(sp); | |
440114fd | 278 | err_clk_disable: |
3e19acdc | 279 | clk_disable_unprepare(sp->clk); |
8efaef4d | 280 | err_put_master: |
8efaef4d GJ |
281 | spi_master_put(sp->bitbang.master); |
282 | ||
283 | return ret; | |
284 | } | |
285 | ||
fd4a319b | 286 | static int ath79_spi_remove(struct platform_device *pdev) |
8efaef4d GJ |
287 | { |
288 | struct ath79_spi *sp = platform_get_drvdata(pdev); | |
289 | ||
290 | spi_bitbang_stop(&sp->bitbang); | |
c4a31f43 | 291 | ath79_spi_disable(sp); |
3e19acdc | 292 | clk_disable_unprepare(sp->clk); |
8efaef4d GJ |
293 | spi_master_put(sp->bitbang.master); |
294 | ||
295 | return 0; | |
296 | } | |
297 | ||
7410e848 GJ |
298 | static void ath79_spi_shutdown(struct platform_device *pdev) |
299 | { | |
300 | ath79_spi_remove(pdev); | |
301 | } | |
302 | ||
85f62476 AB |
303 | static const struct of_device_id ath79_spi_of_match[] = { |
304 | { .compatible = "qca,ar7100-spi", }, | |
305 | { }, | |
306 | }; | |
d7a32394 | 307 | MODULE_DEVICE_TABLE(of, ath79_spi_of_match); |
85f62476 | 308 | |
8efaef4d GJ |
309 | static struct platform_driver ath79_spi_driver = { |
310 | .probe = ath79_spi_probe, | |
fd4a319b | 311 | .remove = ath79_spi_remove, |
7410e848 | 312 | .shutdown = ath79_spi_shutdown, |
8efaef4d GJ |
313 | .driver = { |
314 | .name = DRV_NAME, | |
85f62476 | 315 | .of_match_table = ath79_spi_of_match, |
8efaef4d GJ |
316 | }, |
317 | }; | |
940ab889 | 318 | module_platform_driver(ath79_spi_driver); |
8efaef4d GJ |
319 | |
320 | MODULE_DESCRIPTION("SPI controller driver for Atheros AR71XX/AR724X/AR913X"); | |
321 | MODULE_AUTHOR("Gabor Juhos <[email protected]>"); | |
322 | MODULE_LICENSE("GPL v2"); | |
323 | MODULE_ALIAS("platform:" DRV_NAME); |