]>
Commit | Line | Data |
---|---|---|
9d9f78ed MT |
1 | /* |
2 | * Copyright (C) 2011 Sascha Hauer, Pengutronix <[email protected]> | |
3 | * Copyright (C) 2011 Richard Zhao, Linaro <[email protected]> | |
4 | * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <[email protected]> | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License version 2 as | |
8 | * published by the Free Software Foundation. | |
9 | * | |
10 | * Adjustable divider clock implementation | |
11 | */ | |
12 | ||
13 | #include <linux/clk-provider.h> | |
14 | #include <linux/module.h> | |
15 | #include <linux/slab.h> | |
16 | #include <linux/io.h> | |
17 | #include <linux/err.h> | |
18 | #include <linux/string.h> | |
1a3cd184 | 19 | #include <linux/log2.h> |
9d9f78ed MT |
20 | |
21 | /* | |
22 | * DOC: basic adjustable divider clock that cannot gate | |
23 | * | |
24 | * Traits of this clock: | |
25 | * prepare - clk_prepare only ensures that parents are prepared | |
26 | * enable - clk_enable only ensures that parents are enabled | |
b11d282d | 27 | * rate - rate is adjustable. clk->rate = DIV_ROUND_UP(parent->rate / divisor) |
9d9f78ed MT |
28 | * parent - fixed parent. No clk_set_parent support |
29 | */ | |
30 | ||
31 | #define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw) | |
32 | ||
bca9690b | 33 | #define div_mask(width) ((1 << (width)) - 1) |
6d9252bd | 34 | |
357c3f0a RN |
35 | static unsigned int _get_table_maxdiv(const struct clk_div_table *table) |
36 | { | |
37 | unsigned int maxdiv = 0; | |
38 | const struct clk_div_table *clkt; | |
39 | ||
40 | for (clkt = table; clkt->div; clkt++) | |
41 | if (clkt->div > maxdiv) | |
42 | maxdiv = clkt->div; | |
43 | return maxdiv; | |
44 | } | |
45 | ||
774b5143 MC |
46 | static unsigned int _get_table_mindiv(const struct clk_div_table *table) |
47 | { | |
48 | unsigned int mindiv = UINT_MAX; | |
49 | const struct clk_div_table *clkt; | |
50 | ||
51 | for (clkt = table; clkt->div; clkt++) | |
52 | if (clkt->div < mindiv) | |
53 | mindiv = clkt->div; | |
54 | return mindiv; | |
55 | } | |
56 | ||
bca9690b SB |
57 | static unsigned int _get_maxdiv(const struct clk_div_table *table, u8 width, |
58 | unsigned long flags) | |
6d9252bd | 59 | { |
bca9690b SB |
60 | if (flags & CLK_DIVIDER_ONE_BASED) |
61 | return div_mask(width); | |
62 | if (flags & CLK_DIVIDER_POWER_OF_TWO) | |
63 | return 1 << div_mask(width); | |
64 | if (table) | |
65 | return _get_table_maxdiv(table); | |
66 | return div_mask(width) + 1; | |
6d9252bd RN |
67 | } |
68 | ||
357c3f0a RN |
69 | static unsigned int _get_table_div(const struct clk_div_table *table, |
70 | unsigned int val) | |
71 | { | |
72 | const struct clk_div_table *clkt; | |
73 | ||
74 | for (clkt = table; clkt->div; clkt++) | |
75 | if (clkt->val == val) | |
76 | return clkt->div; | |
77 | return 0; | |
78 | } | |
79 | ||
bca9690b SB |
80 | static unsigned int _get_div(const struct clk_div_table *table, |
81 | unsigned int val, unsigned long flags) | |
6d9252bd | 82 | { |
bca9690b | 83 | if (flags & CLK_DIVIDER_ONE_BASED) |
6d9252bd | 84 | return val; |
bca9690b | 85 | if (flags & CLK_DIVIDER_POWER_OF_TWO) |
6d9252bd | 86 | return 1 << val; |
bca9690b SB |
87 | if (table) |
88 | return _get_table_div(table, val); | |
6d9252bd RN |
89 | return val + 1; |
90 | } | |
91 | ||
357c3f0a RN |
92 | static unsigned int _get_table_val(const struct clk_div_table *table, |
93 | unsigned int div) | |
94 | { | |
95 | const struct clk_div_table *clkt; | |
96 | ||
97 | for (clkt = table; clkt->div; clkt++) | |
98 | if (clkt->div == div) | |
99 | return clkt->val; | |
100 | return 0; | |
101 | } | |
102 | ||
bca9690b SB |
103 | static unsigned int _get_val(const struct clk_div_table *table, |
104 | unsigned int div, unsigned long flags) | |
6d9252bd | 105 | { |
bca9690b | 106 | if (flags & CLK_DIVIDER_ONE_BASED) |
6d9252bd | 107 | return div; |
bca9690b | 108 | if (flags & CLK_DIVIDER_POWER_OF_TWO) |
6d9252bd | 109 | return __ffs(div); |
bca9690b SB |
110 | if (table) |
111 | return _get_table_val(table, div); | |
6d9252bd RN |
112 | return div - 1; |
113 | } | |
9d9f78ed | 114 | |
bca9690b SB |
115 | unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate, |
116 | unsigned int val, | |
117 | const struct clk_div_table *table, | |
118 | unsigned long flags) | |
9d9f78ed | 119 | { |
bca9690b | 120 | unsigned int div; |
9d9f78ed | 121 | |
bca9690b | 122 | div = _get_div(table, val, flags); |
6d9252bd | 123 | if (!div) { |
bca9690b | 124 | WARN(!(flags & CLK_DIVIDER_ALLOW_ZERO), |
056b2053 SB |
125 | "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n", |
126 | __clk_get_name(hw->clk)); | |
6d9252bd RN |
127 | return parent_rate; |
128 | } | |
9d9f78ed | 129 | |
b11d282d | 130 | return DIV_ROUND_UP(parent_rate, div); |
9d9f78ed | 131 | } |
bca9690b SB |
132 | EXPORT_SYMBOL_GPL(divider_recalc_rate); |
133 | ||
134 | static unsigned long clk_divider_recalc_rate(struct clk_hw *hw, | |
135 | unsigned long parent_rate) | |
136 | { | |
137 | struct clk_divider *divider = to_clk_divider(hw); | |
138 | unsigned int val; | |
139 | ||
140 | val = clk_readl(divider->reg) >> divider->shift; | |
141 | val &= div_mask(divider->width); | |
142 | ||
143 | return divider_recalc_rate(hw, parent_rate, val, divider->table, | |
144 | divider->flags); | |
145 | } | |
9d9f78ed | 146 | |
357c3f0a RN |
147 | static bool _is_valid_table_div(const struct clk_div_table *table, |
148 | unsigned int div) | |
149 | { | |
150 | const struct clk_div_table *clkt; | |
151 | ||
152 | for (clkt = table; clkt->div; clkt++) | |
153 | if (clkt->div == div) | |
154 | return true; | |
155 | return false; | |
156 | } | |
157 | ||
bca9690b SB |
158 | static bool _is_valid_div(const struct clk_div_table *table, unsigned int div, |
159 | unsigned long flags) | |
357c3f0a | 160 | { |
bca9690b | 161 | if (flags & CLK_DIVIDER_POWER_OF_TWO) |
1a3cd184 | 162 | return is_power_of_2(div); |
bca9690b SB |
163 | if (table) |
164 | return _is_valid_table_div(table, div); | |
357c3f0a RN |
165 | return true; |
166 | } | |
167 | ||
dd23c2cd MC |
168 | static int _round_up_table(const struct clk_div_table *table, int div) |
169 | { | |
170 | const struct clk_div_table *clkt; | |
fe52e750 | 171 | int up = INT_MAX; |
dd23c2cd MC |
172 | |
173 | for (clkt = table; clkt->div; clkt++) { | |
174 | if (clkt->div == div) | |
175 | return clkt->div; | |
176 | else if (clkt->div < div) | |
177 | continue; | |
178 | ||
179 | if ((clkt->div - div) < (up - div)) | |
180 | up = clkt->div; | |
181 | } | |
182 | ||
183 | return up; | |
184 | } | |
185 | ||
774b5143 MC |
186 | static int _round_down_table(const struct clk_div_table *table, int div) |
187 | { | |
188 | const struct clk_div_table *clkt; | |
189 | int down = _get_table_mindiv(table); | |
190 | ||
191 | for (clkt = table; clkt->div; clkt++) { | |
192 | if (clkt->div == div) | |
193 | return clkt->div; | |
194 | else if (clkt->div > div) | |
195 | continue; | |
196 | ||
197 | if ((div - clkt->div) < (div - down)) | |
198 | down = clkt->div; | |
199 | } | |
200 | ||
201 | return down; | |
202 | } | |
203 | ||
bca9690b SB |
204 | static int _div_round_up(const struct clk_div_table *table, |
205 | unsigned long parent_rate, unsigned long rate, | |
206 | unsigned long flags) | |
dd23c2cd MC |
207 | { |
208 | int div = DIV_ROUND_UP(parent_rate, rate); | |
209 | ||
bca9690b | 210 | if (flags & CLK_DIVIDER_POWER_OF_TWO) |
dd23c2cd | 211 | div = __roundup_pow_of_two(div); |
bca9690b SB |
212 | if (table) |
213 | div = _round_up_table(table, div); | |
dd23c2cd MC |
214 | |
215 | return div; | |
216 | } | |
217 | ||
bca9690b SB |
218 | static int _div_round_closest(const struct clk_div_table *table, |
219 | unsigned long parent_rate, unsigned long rate, | |
220 | unsigned long flags) | |
774b5143 | 221 | { |
93155142 | 222 | int up, down; |
26bac95a | 223 | unsigned long up_rate, down_rate; |
774b5143 | 224 | |
93155142 UKK |
225 | up = DIV_ROUND_UP(parent_rate, rate); |
226 | down = parent_rate / rate; | |
774b5143 | 227 | |
bca9690b | 228 | if (flags & CLK_DIVIDER_POWER_OF_TWO) { |
93155142 UKK |
229 | up = __roundup_pow_of_two(up); |
230 | down = __rounddown_pow_of_two(down); | |
bca9690b | 231 | } else if (table) { |
93155142 UKK |
232 | up = _round_up_table(table, up); |
233 | down = _round_down_table(table, down); | |
774b5143 MC |
234 | } |
235 | ||
26bac95a UKK |
236 | up_rate = DIV_ROUND_UP(parent_rate, up); |
237 | down_rate = DIV_ROUND_UP(parent_rate, down); | |
238 | ||
239 | return (rate - up_rate) <= (down_rate - rate) ? up : down; | |
774b5143 MC |
240 | } |
241 | ||
bca9690b SB |
242 | static int _div_round(const struct clk_div_table *table, |
243 | unsigned long parent_rate, unsigned long rate, | |
244 | unsigned long flags) | |
774b5143 | 245 | { |
bca9690b SB |
246 | if (flags & CLK_DIVIDER_ROUND_CLOSEST) |
247 | return _div_round_closest(table, parent_rate, rate, flags); | |
774b5143 | 248 | |
bca9690b | 249 | return _div_round_up(table, parent_rate, rate, flags); |
774b5143 MC |
250 | } |
251 | ||
bca9690b SB |
252 | static bool _is_best_div(unsigned long rate, unsigned long now, |
253 | unsigned long best, unsigned long flags) | |
774b5143 | 254 | { |
bca9690b | 255 | if (flags & CLK_DIVIDER_ROUND_CLOSEST) |
774b5143 MC |
256 | return abs(rate - now) < abs(rate - best); |
257 | ||
258 | return now <= rate && now > best; | |
259 | } | |
260 | ||
bca9690b SB |
261 | static int _next_div(const struct clk_div_table *table, int div, |
262 | unsigned long flags) | |
0e2de78e MC |
263 | { |
264 | div++; | |
265 | ||
bca9690b | 266 | if (flags & CLK_DIVIDER_POWER_OF_TWO) |
0e2de78e | 267 | return __roundup_pow_of_two(div); |
bca9690b SB |
268 | if (table) |
269 | return _round_up_table(table, div); | |
0e2de78e MC |
270 | |
271 | return div; | |
272 | } | |
273 | ||
9d9f78ed | 274 | static int clk_divider_bestdiv(struct clk_hw *hw, unsigned long rate, |
bca9690b SB |
275 | unsigned long *best_parent_rate, |
276 | const struct clk_div_table *table, u8 width, | |
277 | unsigned long flags) | |
9d9f78ed | 278 | { |
9d9f78ed MT |
279 | int i, bestdiv = 0; |
280 | unsigned long parent_rate, best = 0, now, maxdiv; | |
081c9025 | 281 | unsigned long parent_rate_saved = *best_parent_rate; |
9d9f78ed MT |
282 | |
283 | if (!rate) | |
284 | rate = 1; | |
285 | ||
bca9690b | 286 | maxdiv = _get_maxdiv(table, width, flags); |
9d9f78ed | 287 | |
81536e07 SG |
288 | if (!(__clk_get_flags(hw->clk) & CLK_SET_RATE_PARENT)) { |
289 | parent_rate = *best_parent_rate; | |
bca9690b | 290 | bestdiv = _div_round(table, parent_rate, rate, flags); |
9d9f78ed MT |
291 | bestdiv = bestdiv == 0 ? 1 : bestdiv; |
292 | bestdiv = bestdiv > maxdiv ? maxdiv : bestdiv; | |
293 | return bestdiv; | |
294 | } | |
295 | ||
296 | /* | |
297 | * The maximum divider we can use without overflowing | |
298 | * unsigned long in rate * i below | |
299 | */ | |
300 | maxdiv = min(ULONG_MAX / rate, maxdiv); | |
301 | ||
bca9690b SB |
302 | for (i = 1; i <= maxdiv; i = _next_div(table, i, flags)) { |
303 | if (!_is_valid_div(table, i, flags)) | |
6d9252bd | 304 | continue; |
081c9025 SG |
305 | if (rate * i == parent_rate_saved) { |
306 | /* | |
307 | * It's the most ideal case if the requested rate can be | |
308 | * divided from parent clock without needing to change | |
309 | * parent rate, so return the divider immediately. | |
310 | */ | |
311 | *best_parent_rate = parent_rate_saved; | |
312 | return i; | |
313 | } | |
9d9f78ed | 314 | parent_rate = __clk_round_rate(__clk_get_parent(hw->clk), |
da321133 | 315 | rate * i); |
b11d282d | 316 | now = DIV_ROUND_UP(parent_rate, i); |
bca9690b | 317 | if (_is_best_div(rate, now, best, flags)) { |
9d9f78ed MT |
318 | bestdiv = i; |
319 | best = now; | |
320 | *best_parent_rate = parent_rate; | |
321 | } | |
322 | } | |
323 | ||
324 | if (!bestdiv) { | |
bca9690b | 325 | bestdiv = _get_maxdiv(table, width, flags); |
9d9f78ed MT |
326 | *best_parent_rate = __clk_round_rate(__clk_get_parent(hw->clk), 1); |
327 | } | |
328 | ||
329 | return bestdiv; | |
330 | } | |
331 | ||
bca9690b SB |
332 | long divider_round_rate(struct clk_hw *hw, unsigned long rate, |
333 | unsigned long *prate, const struct clk_div_table *table, | |
334 | u8 width, unsigned long flags) | |
9d9f78ed MT |
335 | { |
336 | int div; | |
bca9690b SB |
337 | |
338 | div = clk_divider_bestdiv(hw, rate, prate, table, width, flags); | |
9d9f78ed | 339 | |
b11d282d | 340 | return DIV_ROUND_UP(*prate, div); |
9d9f78ed | 341 | } |
bca9690b | 342 | EXPORT_SYMBOL_GPL(divider_round_rate); |
9d9f78ed | 343 | |
bca9690b SB |
344 | static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate, |
345 | unsigned long *prate) | |
9d9f78ed MT |
346 | { |
347 | struct clk_divider *divider = to_clk_divider(hw); | |
bca9690b SB |
348 | int bestdiv; |
349 | ||
350 | /* if read only, just return current value */ | |
351 | if (divider->flags & CLK_DIVIDER_READ_ONLY) { | |
352 | bestdiv = readl(divider->reg) >> divider->shift; | |
353 | bestdiv &= div_mask(divider->width); | |
354 | bestdiv = _get_div(divider->table, bestdiv, divider->flags); | |
2f7bf4af | 355 | return DIV_ROUND_UP(*prate, bestdiv); |
bca9690b SB |
356 | } |
357 | ||
358 | return divider_round_rate(hw, rate, prate, divider->table, | |
359 | divider->width, divider->flags); | |
360 | } | |
361 | ||
362 | int divider_get_val(unsigned long rate, unsigned long parent_rate, | |
363 | const struct clk_div_table *table, u8 width, | |
364 | unsigned long flags) | |
365 | { | |
6d9252bd | 366 | unsigned int div, value; |
9d9f78ed | 367 | |
b11d282d | 368 | div = DIV_ROUND_UP(parent_rate, rate); |
dd23c2cd | 369 | |
bca9690b | 370 | if (!_is_valid_div(table, div, flags)) |
dd23c2cd MC |
371 | return -EINVAL; |
372 | ||
bca9690b SB |
373 | value = _get_val(table, div, flags); |
374 | ||
375 | return min_t(unsigned int, value, div_mask(width)); | |
376 | } | |
377 | EXPORT_SYMBOL_GPL(divider_get_val); | |
378 | ||
379 | static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate, | |
380 | unsigned long parent_rate) | |
381 | { | |
382 | struct clk_divider *divider = to_clk_divider(hw); | |
383 | unsigned int value; | |
384 | unsigned long flags = 0; | |
385 | u32 val; | |
9d9f78ed | 386 | |
bca9690b SB |
387 | value = divider_get_val(rate, parent_rate, divider->table, |
388 | divider->width, divider->flags); | |
9d9f78ed MT |
389 | |
390 | if (divider->lock) | |
391 | spin_lock_irqsave(divider->lock, flags); | |
392 | ||
d57dfe75 | 393 | if (divider->flags & CLK_DIVIDER_HIWORD_MASK) { |
bca9690b | 394 | val = div_mask(divider->width) << (divider->shift + 16); |
d57dfe75 | 395 | } else { |
aa514ce3 | 396 | val = clk_readl(divider->reg); |
bca9690b | 397 | val &= ~(div_mask(divider->width) << divider->shift); |
d57dfe75 | 398 | } |
6d9252bd | 399 | val |= value << divider->shift; |
aa514ce3 | 400 | clk_writel(val, divider->reg); |
9d9f78ed MT |
401 | |
402 | if (divider->lock) | |
403 | spin_unlock_irqrestore(divider->lock, flags); | |
404 | ||
405 | return 0; | |
406 | } | |
9d9f78ed | 407 | |
822c250e | 408 | const struct clk_ops clk_divider_ops = { |
9d9f78ed MT |
409 | .recalc_rate = clk_divider_recalc_rate, |
410 | .round_rate = clk_divider_round_rate, | |
411 | .set_rate = clk_divider_set_rate, | |
412 | }; | |
413 | EXPORT_SYMBOL_GPL(clk_divider_ops); | |
414 | ||
357c3f0a | 415 | static struct clk *_register_divider(struct device *dev, const char *name, |
9d9f78ed MT |
416 | const char *parent_name, unsigned long flags, |
417 | void __iomem *reg, u8 shift, u8 width, | |
357c3f0a RN |
418 | u8 clk_divider_flags, const struct clk_div_table *table, |
419 | spinlock_t *lock) | |
9d9f78ed MT |
420 | { |
421 | struct clk_divider *div; | |
422 | struct clk *clk; | |
0197b3ea | 423 | struct clk_init_data init; |
9d9f78ed | 424 | |
d57dfe75 HZ |
425 | if (clk_divider_flags & CLK_DIVIDER_HIWORD_MASK) { |
426 | if (width + shift > 16) { | |
427 | pr_warn("divider value exceeds LOWORD field\n"); | |
428 | return ERR_PTR(-EINVAL); | |
429 | } | |
430 | } | |
431 | ||
27d54591 | 432 | /* allocate the divider */ |
d122db7e SB |
433 | div = kzalloc(sizeof(*div), GFP_KERNEL); |
434 | if (!div) | |
27d54591 | 435 | return ERR_PTR(-ENOMEM); |
9d9f78ed | 436 | |
0197b3ea | 437 | init.name = name; |
e6d5e7d9 | 438 | init.ops = &clk_divider_ops; |
f7d8caad | 439 | init.flags = flags | CLK_IS_BASIC; |
0197b3ea SK |
440 | init.parent_names = (parent_name ? &parent_name: NULL); |
441 | init.num_parents = (parent_name ? 1 : 0); | |
442 | ||
9d9f78ed MT |
443 | /* struct clk_divider assignments */ |
444 | div->reg = reg; | |
445 | div->shift = shift; | |
446 | div->width = width; | |
447 | div->flags = clk_divider_flags; | |
448 | div->lock = lock; | |
0197b3ea | 449 | div->hw.init = &init; |
357c3f0a | 450 | div->table = table; |
9d9f78ed | 451 | |
27d54591 | 452 | /* register the clock */ |
0197b3ea | 453 | clk = clk_register(dev, &div->hw); |
9d9f78ed | 454 | |
27d54591 MT |
455 | if (IS_ERR(clk)) |
456 | kfree(div); | |
9d9f78ed | 457 | |
27d54591 | 458 | return clk; |
9d9f78ed | 459 | } |
357c3f0a RN |
460 | |
461 | /** | |
462 | * clk_register_divider - register a divider clock with the clock framework | |
463 | * @dev: device registering this clock | |
464 | * @name: name of this clock | |
465 | * @parent_name: name of clock's parent | |
466 | * @flags: framework-specific flags | |
467 | * @reg: register address to adjust divider | |
468 | * @shift: number of bits to shift the bitfield | |
469 | * @width: width of the bitfield | |
470 | * @clk_divider_flags: divider-specific flags for this clock | |
471 | * @lock: shared register lock for this clock | |
472 | */ | |
473 | struct clk *clk_register_divider(struct device *dev, const char *name, | |
474 | const char *parent_name, unsigned long flags, | |
475 | void __iomem *reg, u8 shift, u8 width, | |
476 | u8 clk_divider_flags, spinlock_t *lock) | |
477 | { | |
478 | return _register_divider(dev, name, parent_name, flags, reg, shift, | |
479 | width, clk_divider_flags, NULL, lock); | |
480 | } | |
4c5eeea9 | 481 | EXPORT_SYMBOL_GPL(clk_register_divider); |
357c3f0a RN |
482 | |
483 | /** | |
484 | * clk_register_divider_table - register a table based divider clock with | |
485 | * the clock framework | |
486 | * @dev: device registering this clock | |
487 | * @name: name of this clock | |
488 | * @parent_name: name of clock's parent | |
489 | * @flags: framework-specific flags | |
490 | * @reg: register address to adjust divider | |
491 | * @shift: number of bits to shift the bitfield | |
492 | * @width: width of the bitfield | |
493 | * @clk_divider_flags: divider-specific flags for this clock | |
494 | * @table: array of divider/value pairs ending with a div set to 0 | |
495 | * @lock: shared register lock for this clock | |
496 | */ | |
497 | struct clk *clk_register_divider_table(struct device *dev, const char *name, | |
498 | const char *parent_name, unsigned long flags, | |
499 | void __iomem *reg, u8 shift, u8 width, | |
500 | u8 clk_divider_flags, const struct clk_div_table *table, | |
501 | spinlock_t *lock) | |
502 | { | |
503 | return _register_divider(dev, name, parent_name, flags, reg, shift, | |
504 | width, clk_divider_flags, table, lock); | |
505 | } | |
4c5eeea9 | 506 | EXPORT_SYMBOL_GPL(clk_register_divider_table); |
4e3c021f KK |
507 | |
508 | void clk_unregister_divider(struct clk *clk) | |
509 | { | |
510 | struct clk_divider *div; | |
511 | struct clk_hw *hw; | |
512 | ||
513 | hw = __clk_get_hw(clk); | |
514 | if (!hw) | |
515 | return; | |
516 | ||
517 | div = to_clk_divider(hw); | |
518 | ||
519 | clk_unregister(clk); | |
520 | kfree(div); | |
521 | } | |
522 | EXPORT_SYMBOL_GPL(clk_unregister_divider); |