]>
Commit | Line | Data |
---|---|---|
f6e2e6b6 | 1 | /* |
5d0d7156 | 2 | * Copyright (C) 2007-2010 Advanced Micro Devices, Inc. |
f6e2e6b6 JR |
3 | * Author: Joerg Roedel <[email protected]> |
4 | * Leo Duran <[email protected]> | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify it | |
7 | * under the terms of the GNU General Public License version 2 as published | |
8 | * by the Free Software Foundation. | |
9 | * | |
10 | * This program is distributed in the hope that it will be useful, | |
11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
13 | * GNU General Public License for more details. | |
14 | * | |
15 | * You should have received a copy of the GNU General Public License | |
16 | * along with this program; if not, write to the Free Software | |
17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
18 | */ | |
19 | ||
20 | #include <linux/pci.h> | |
21 | #include <linux/acpi.h> | |
f6e2e6b6 | 22 | #include <linux/list.h> |
5a0e3ad6 | 23 | #include <linux/slab.h> |
f3c6ea1b | 24 | #include <linux/syscore_ops.h> |
a80dc3e0 JR |
25 | #include <linux/interrupt.h> |
26 | #include <linux/msi.h> | |
403f81d8 | 27 | #include <linux/amd-iommu.h> |
400a28a0 | 28 | #include <linux/export.h> |
02f3b3f5 JR |
29 | #include <linux/acpi.h> |
30 | #include <acpi/acpi.h> | |
f6e2e6b6 | 31 | #include <asm/pci-direct.h> |
46a7fa27 | 32 | #include <asm/iommu.h> |
1d9b16d1 | 33 | #include <asm/gart.h> |
ea1b0d39 | 34 | #include <asm/x86_init.h> |
22e6daf4 | 35 | #include <asm/iommu_table.h> |
403f81d8 JR |
36 | |
37 | #include "amd_iommu_proto.h" | |
38 | #include "amd_iommu_types.h" | |
39 | ||
f6e2e6b6 JR |
40 | /* |
41 | * definitions for the ACPI scanning code | |
42 | */ | |
f6e2e6b6 | 43 | #define IVRS_HEADER_LENGTH 48 |
f6e2e6b6 JR |
44 | |
45 | #define ACPI_IVHD_TYPE 0x10 | |
46 | #define ACPI_IVMD_TYPE_ALL 0x20 | |
47 | #define ACPI_IVMD_TYPE 0x21 | |
48 | #define ACPI_IVMD_TYPE_RANGE 0x22 | |
49 | ||
50 | #define IVHD_DEV_ALL 0x01 | |
51 | #define IVHD_DEV_SELECT 0x02 | |
52 | #define IVHD_DEV_SELECT_RANGE_START 0x03 | |
53 | #define IVHD_DEV_RANGE_END 0x04 | |
54 | #define IVHD_DEV_ALIAS 0x42 | |
55 | #define IVHD_DEV_ALIAS_RANGE 0x43 | |
56 | #define IVHD_DEV_EXT_SELECT 0x46 | |
57 | #define IVHD_DEV_EXT_SELECT_RANGE 0x47 | |
58 | ||
6da7342f JR |
59 | #define IVHD_FLAG_HT_TUN_EN_MASK 0x01 |
60 | #define IVHD_FLAG_PASSPW_EN_MASK 0x02 | |
61 | #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04 | |
62 | #define IVHD_FLAG_ISOC_EN_MASK 0x08 | |
f6e2e6b6 JR |
63 | |
64 | #define IVMD_FLAG_EXCL_RANGE 0x08 | |
65 | #define IVMD_FLAG_UNITY_MAP 0x01 | |
66 | ||
67 | #define ACPI_DEVFLAG_INITPASS 0x01 | |
68 | #define ACPI_DEVFLAG_EXTINT 0x02 | |
69 | #define ACPI_DEVFLAG_NMI 0x04 | |
70 | #define ACPI_DEVFLAG_SYSMGT1 0x10 | |
71 | #define ACPI_DEVFLAG_SYSMGT2 0x20 | |
72 | #define ACPI_DEVFLAG_LINT0 0x40 | |
73 | #define ACPI_DEVFLAG_LINT1 0x80 | |
74 | #define ACPI_DEVFLAG_ATSDIS 0x10000000 | |
75 | ||
b65233a9 JR |
76 | /* |
77 | * ACPI table definitions | |
78 | * | |
79 | * These data structures are laid over the table to parse the important values | |
80 | * out of it. | |
81 | */ | |
82 | ||
83 | /* | |
84 | * structure describing one IOMMU in the ACPI table. Typically followed by one | |
85 | * or more ivhd_entrys. | |
86 | */ | |
f6e2e6b6 JR |
87 | struct ivhd_header { |
88 | u8 type; | |
89 | u8 flags; | |
90 | u16 length; | |
91 | u16 devid; | |
92 | u16 cap_ptr; | |
93 | u64 mmio_phys; | |
94 | u16 pci_seg; | |
95 | u16 info; | |
96 | u32 reserved; | |
97 | } __attribute__((packed)); | |
98 | ||
b65233a9 JR |
99 | /* |
100 | * A device entry describing which devices a specific IOMMU translates and | |
101 | * which requestor ids they use. | |
102 | */ | |
f6e2e6b6 JR |
103 | struct ivhd_entry { |
104 | u8 type; | |
105 | u16 devid; | |
106 | u8 flags; | |
107 | u32 ext; | |
108 | } __attribute__((packed)); | |
109 | ||
b65233a9 JR |
110 | /* |
111 | * An AMD IOMMU memory definition structure. It defines things like exclusion | |
112 | * ranges for devices and regions that should be unity mapped. | |
113 | */ | |
f6e2e6b6 JR |
114 | struct ivmd_header { |
115 | u8 type; | |
116 | u8 flags; | |
117 | u16 length; | |
118 | u16 devid; | |
119 | u16 aux; | |
120 | u64 resv; | |
121 | u64 range_start; | |
122 | u64 range_length; | |
123 | } __attribute__((packed)); | |
124 | ||
fefda117 JR |
125 | bool amd_iommu_dump; |
126 | ||
02f3b3f5 | 127 | static bool amd_iommu_detected; |
a5235725 | 128 | static bool __initdata amd_iommu_disabled; |
c1cbebee | 129 | |
b65233a9 JR |
130 | u16 amd_iommu_last_bdf; /* largest PCI device id we have |
131 | to handle */ | |
2e22847f | 132 | LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings |
b65233a9 | 133 | we find in ACPI */ |
3775d481 | 134 | u32 amd_iommu_unmap_flush; /* if true, flush on every unmap */ |
928abd25 | 135 | |
2e22847f | 136 | LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the |
b65233a9 | 137 | system */ |
928abd25 | 138 | |
bb52777e JR |
139 | /* Array to assign indices to IOMMUs*/ |
140 | struct amd_iommu *amd_iommus[MAX_IOMMUS]; | |
141 | int amd_iommus_present; | |
142 | ||
318afd41 JR |
143 | /* IOMMUs have a non-present cache? */ |
144 | bool amd_iommu_np_cache __read_mostly; | |
60f723b4 | 145 | bool amd_iommu_iotlb_sup __read_mostly = true; |
318afd41 | 146 | |
62f71abb JR |
147 | u32 amd_iommu_max_pasids __read_mostly = ~0; |
148 | ||
400a28a0 JR |
149 | bool amd_iommu_v2_present __read_mostly; |
150 | ||
5abcdba4 JR |
151 | bool amd_iommu_force_isolation __read_mostly; |
152 | ||
aeb26f55 JR |
153 | /* |
154 | * List of protection domains - used during resume | |
155 | */ | |
156 | LIST_HEAD(amd_iommu_pd_list); | |
157 | spinlock_t amd_iommu_pd_lock; | |
158 | ||
b65233a9 JR |
159 | /* |
160 | * Pointer to the device table which is shared by all AMD IOMMUs | |
161 | * it is indexed by the PCI device id or the HT unit id and contains | |
162 | * information about the domain the device belongs to as well as the | |
163 | * page table root pointer. | |
164 | */ | |
928abd25 | 165 | struct dev_table_entry *amd_iommu_dev_table; |
b65233a9 JR |
166 | |
167 | /* | |
168 | * The alias table is a driver specific data structure which contains the | |
169 | * mappings of the PCI device ids to the actual requestor ids on the IOMMU. | |
170 | * More than one device can share the same requestor id. | |
171 | */ | |
928abd25 | 172 | u16 *amd_iommu_alias_table; |
b65233a9 JR |
173 | |
174 | /* | |
175 | * The rlookup table is used to find the IOMMU which is responsible | |
176 | * for a specific device. It is also indexed by the PCI device id. | |
177 | */ | |
928abd25 | 178 | struct amd_iommu **amd_iommu_rlookup_table; |
b65233a9 | 179 | |
b65233a9 JR |
180 | /* |
181 | * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap | |
182 | * to know which ones are already in use. | |
183 | */ | |
928abd25 JR |
184 | unsigned long *amd_iommu_pd_alloc_bitmap; |
185 | ||
b65233a9 JR |
186 | static u32 dev_table_size; /* size of the device table */ |
187 | static u32 alias_table_size; /* size of the alias table */ | |
188 | static u32 rlookup_table_size; /* size if the rlookup table */ | |
3e8064ba | 189 | |
ae295142 | 190 | static int amd_iommu_enable_interrupts(void); |
3d9761e7 | 191 | |
208ec8c9 JR |
192 | static inline void update_last_devid(u16 devid) |
193 | { | |
194 | if (devid > amd_iommu_last_bdf) | |
195 | amd_iommu_last_bdf = devid; | |
196 | } | |
197 | ||
c571484e JR |
198 | static inline unsigned long tbl_size(int entry_size) |
199 | { | |
200 | unsigned shift = PAGE_SHIFT + | |
421f909c | 201 | get_order(((int)amd_iommu_last_bdf + 1) * entry_size); |
c571484e JR |
202 | |
203 | return 1UL << shift; | |
204 | } | |
205 | ||
5bcd757f MG |
206 | /* Access to l1 and l2 indexed register spaces */ |
207 | ||
208 | static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address) | |
209 | { | |
210 | u32 val; | |
211 | ||
212 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16)); | |
213 | pci_read_config_dword(iommu->dev, 0xfc, &val); | |
214 | return val; | |
215 | } | |
216 | ||
217 | static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val) | |
218 | { | |
219 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31)); | |
220 | pci_write_config_dword(iommu->dev, 0xfc, val); | |
221 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16)); | |
222 | } | |
223 | ||
224 | static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address) | |
225 | { | |
226 | u32 val; | |
227 | ||
228 | pci_write_config_dword(iommu->dev, 0xf0, address); | |
229 | pci_read_config_dword(iommu->dev, 0xf4, &val); | |
230 | return val; | |
231 | } | |
232 | ||
233 | static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val) | |
234 | { | |
235 | pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8)); | |
236 | pci_write_config_dword(iommu->dev, 0xf4, val); | |
237 | } | |
238 | ||
b65233a9 JR |
239 | /**************************************************************************** |
240 | * | |
241 | * AMD IOMMU MMIO register space handling functions | |
242 | * | |
243 | * These functions are used to program the IOMMU device registers in | |
244 | * MMIO space required for that driver. | |
245 | * | |
246 | ****************************************************************************/ | |
3e8064ba | 247 | |
b65233a9 JR |
248 | /* |
249 | * This function set the exclusion range in the IOMMU. DMA accesses to the | |
250 | * exclusion range are passed through untranslated | |
251 | */ | |
05f92db9 | 252 | static void iommu_set_exclusion_range(struct amd_iommu *iommu) |
b2026aa2 JR |
253 | { |
254 | u64 start = iommu->exclusion_start & PAGE_MASK; | |
255 | u64 limit = (start + iommu->exclusion_length) & PAGE_MASK; | |
256 | u64 entry; | |
257 | ||
258 | if (!iommu->exclusion_start) | |
259 | return; | |
260 | ||
261 | entry = start | MMIO_EXCL_ENABLE_MASK; | |
262 | memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET, | |
263 | &entry, sizeof(entry)); | |
264 | ||
265 | entry = limit; | |
266 | memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET, | |
267 | &entry, sizeof(entry)); | |
268 | } | |
269 | ||
b65233a9 | 270 | /* Programs the physical address of the device table into the IOMMU hardware */ |
6b7f000e | 271 | static void iommu_set_device_table(struct amd_iommu *iommu) |
b2026aa2 | 272 | { |
f609891f | 273 | u64 entry; |
b2026aa2 JR |
274 | |
275 | BUG_ON(iommu->mmio_base == NULL); | |
276 | ||
277 | entry = virt_to_phys(amd_iommu_dev_table); | |
278 | entry |= (dev_table_size >> 12) - 1; | |
279 | memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET, | |
280 | &entry, sizeof(entry)); | |
281 | } | |
282 | ||
b65233a9 | 283 | /* Generic functions to enable/disable certain features of the IOMMU. */ |
05f92db9 | 284 | static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit) |
b2026aa2 JR |
285 | { |
286 | u32 ctrl; | |
287 | ||
288 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); | |
289 | ctrl |= (1 << bit); | |
290 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); | |
291 | } | |
292 | ||
ca020711 | 293 | static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit) |
b2026aa2 JR |
294 | { |
295 | u32 ctrl; | |
296 | ||
199d0d50 | 297 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
b2026aa2 JR |
298 | ctrl &= ~(1 << bit); |
299 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); | |
300 | } | |
301 | ||
1456e9d2 JR |
302 | static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout) |
303 | { | |
304 | u32 ctrl; | |
305 | ||
306 | ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET); | |
307 | ctrl &= ~CTRL_INV_TO_MASK; | |
308 | ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK; | |
309 | writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); | |
310 | } | |
311 | ||
b65233a9 | 312 | /* Function to enable the hardware */ |
05f92db9 | 313 | static void iommu_enable(struct amd_iommu *iommu) |
b2026aa2 | 314 | { |
d99ddec3 JR |
315 | static const char * const feat_str[] = { |
316 | "PreF", "PPR", "X2APIC", "NX", "GT", "[5]", | |
317 | "IA", "GA", "HE", "PC", NULL | |
318 | }; | |
319 | int i; | |
320 | ||
321 | printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx", | |
a4e267c8 | 322 | dev_name(&iommu->dev->dev), iommu->cap_ptr); |
b2026aa2 | 323 | |
d99ddec3 JR |
324 | if (iommu->cap & (1 << IOMMU_CAP_EFR)) { |
325 | printk(KERN_CONT " extended features: "); | |
326 | for (i = 0; feat_str[i]; ++i) | |
327 | if (iommu_feature(iommu, (1ULL << i))) | |
328 | printk(KERN_CONT " %s", feat_str[i]); | |
329 | } | |
330 | printk(KERN_CONT "\n"); | |
331 | ||
b2026aa2 | 332 | iommu_feature_enable(iommu, CONTROL_IOMMU_EN); |
b2026aa2 JR |
333 | } |
334 | ||
92ac4320 | 335 | static void iommu_disable(struct amd_iommu *iommu) |
126c52be | 336 | { |
a8c485bb CW |
337 | /* Disable command buffer */ |
338 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); | |
339 | ||
340 | /* Disable event logging and event interrupts */ | |
341 | iommu_feature_disable(iommu, CONTROL_EVT_INT_EN); | |
342 | iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN); | |
343 | ||
344 | /* Disable IOMMU hardware itself */ | |
92ac4320 | 345 | iommu_feature_disable(iommu, CONTROL_IOMMU_EN); |
126c52be JR |
346 | } |
347 | ||
b65233a9 JR |
348 | /* |
349 | * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in | |
350 | * the system has one. | |
351 | */ | |
98f1ad25 | 352 | static u8 __iomem * __init iommu_map_mmio_space(u64 address) |
6c56747b | 353 | { |
e82752d8 JR |
354 | if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) { |
355 | pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n", | |
356 | address); | |
357 | pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n"); | |
6c56747b | 358 | return NULL; |
e82752d8 | 359 | } |
6c56747b | 360 | |
98f1ad25 | 361 | return (u8 __iomem *)ioremap_nocache(address, MMIO_REGION_LENGTH); |
6c56747b JR |
362 | } |
363 | ||
364 | static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu) | |
365 | { | |
366 | if (iommu->mmio_base) | |
367 | iounmap(iommu->mmio_base); | |
368 | release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH); | |
369 | } | |
370 | ||
b65233a9 JR |
371 | /**************************************************************************** |
372 | * | |
373 | * The functions below belong to the first pass of AMD IOMMU ACPI table | |
374 | * parsing. In this pass we try to find out the highest device id this | |
375 | * code has to handle. Upon this information the size of the shared data | |
376 | * structures is determined later. | |
377 | * | |
378 | ****************************************************************************/ | |
379 | ||
b514e555 JR |
380 | /* |
381 | * This function calculates the length of a given IVHD entry | |
382 | */ | |
383 | static inline int ivhd_entry_length(u8 *ivhd) | |
384 | { | |
385 | return 0x04 << (*ivhd >> 6); | |
386 | } | |
387 | ||
b65233a9 JR |
388 | /* |
389 | * This function reads the last device id the IOMMU has to handle from the PCI | |
390 | * capability header for this IOMMU | |
391 | */ | |
3e8064ba JR |
392 | static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr) |
393 | { | |
394 | u32 cap; | |
395 | ||
396 | cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET); | |
d591b0a3 | 397 | update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap))); |
3e8064ba JR |
398 | |
399 | return 0; | |
400 | } | |
401 | ||
b65233a9 JR |
402 | /* |
403 | * After reading the highest device id from the IOMMU PCI capability header | |
404 | * this function looks if there is a higher device id defined in the ACPI table | |
405 | */ | |
3e8064ba JR |
406 | static int __init find_last_devid_from_ivhd(struct ivhd_header *h) |
407 | { | |
408 | u8 *p = (void *)h, *end = (void *)h; | |
409 | struct ivhd_entry *dev; | |
410 | ||
411 | p += sizeof(*h); | |
412 | end += h->length; | |
413 | ||
414 | find_last_devid_on_pci(PCI_BUS(h->devid), | |
415 | PCI_SLOT(h->devid), | |
416 | PCI_FUNC(h->devid), | |
417 | h->cap_ptr); | |
418 | ||
419 | while (p < end) { | |
420 | dev = (struct ivhd_entry *)p; | |
421 | switch (dev->type) { | |
422 | case IVHD_DEV_SELECT: | |
423 | case IVHD_DEV_RANGE_END: | |
424 | case IVHD_DEV_ALIAS: | |
425 | case IVHD_DEV_EXT_SELECT: | |
b65233a9 | 426 | /* all the above subfield types refer to device ids */ |
208ec8c9 | 427 | update_last_devid(dev->devid); |
3e8064ba JR |
428 | break; |
429 | default: | |
430 | break; | |
431 | } | |
b514e555 | 432 | p += ivhd_entry_length(p); |
3e8064ba JR |
433 | } |
434 | ||
435 | WARN_ON(p != end); | |
436 | ||
437 | return 0; | |
438 | } | |
439 | ||
b65233a9 JR |
440 | /* |
441 | * Iterate over all IVHD entries in the ACPI table and find the highest device | |
442 | * id which we need to handle. This is the first of three functions which parse | |
443 | * the ACPI table. So we check the checksum here. | |
444 | */ | |
3e8064ba JR |
445 | static int __init find_last_devid_acpi(struct acpi_table_header *table) |
446 | { | |
447 | int i; | |
448 | u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table; | |
449 | struct ivhd_header *h; | |
450 | ||
451 | /* | |
452 | * Validate checksum here so we don't need to do it when | |
453 | * we actually parse the table | |
454 | */ | |
455 | for (i = 0; i < table->length; ++i) | |
456 | checksum += p[i]; | |
02f3b3f5 | 457 | if (checksum != 0) |
3e8064ba | 458 | /* ACPI table corrupt */ |
02f3b3f5 | 459 | return -ENODEV; |
3e8064ba JR |
460 | |
461 | p += IVRS_HEADER_LENGTH; | |
462 | ||
463 | end += table->length; | |
464 | while (p < end) { | |
465 | h = (struct ivhd_header *)p; | |
466 | switch (h->type) { | |
467 | case ACPI_IVHD_TYPE: | |
468 | find_last_devid_from_ivhd(h); | |
469 | break; | |
470 | default: | |
471 | break; | |
472 | } | |
473 | p += h->length; | |
474 | } | |
475 | WARN_ON(p != end); | |
476 | ||
477 | return 0; | |
478 | } | |
479 | ||
b65233a9 JR |
480 | /**************************************************************************** |
481 | * | |
482 | * The following functions belong the the code path which parses the ACPI table | |
483 | * the second time. In this ACPI parsing iteration we allocate IOMMU specific | |
484 | * data structures, initialize the device/alias/rlookup table and also | |
485 | * basically initialize the hardware. | |
486 | * | |
487 | ****************************************************************************/ | |
488 | ||
489 | /* | |
490 | * Allocates the command buffer. This buffer is per AMD IOMMU. We can | |
491 | * write commands to that buffer later and the IOMMU will execute them | |
492 | * asynchronously | |
493 | */ | |
b36ca91e JR |
494 | static u8 * __init alloc_command_buffer(struct amd_iommu *iommu) |
495 | { | |
d0312b21 | 496 | u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
b36ca91e | 497 | get_order(CMD_BUFFER_SIZE)); |
b36ca91e JR |
498 | |
499 | if (cmd_buf == NULL) | |
500 | return NULL; | |
501 | ||
549c90dc | 502 | iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED; |
b36ca91e | 503 | |
58492e12 JR |
504 | return cmd_buf; |
505 | } | |
506 | ||
93f1cc67 JR |
507 | /* |
508 | * This function resets the command buffer if the IOMMU stopped fetching | |
509 | * commands from it. | |
510 | */ | |
511 | void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu) | |
512 | { | |
513 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); | |
514 | ||
515 | writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET); | |
516 | writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET); | |
517 | ||
518 | iommu_feature_enable(iommu, CONTROL_CMDBUF_EN); | |
519 | } | |
520 | ||
58492e12 JR |
521 | /* |
522 | * This function writes the command buffer address to the hardware and | |
523 | * enables it. | |
524 | */ | |
525 | static void iommu_enable_command_buffer(struct amd_iommu *iommu) | |
526 | { | |
527 | u64 entry; | |
528 | ||
529 | BUG_ON(iommu->cmd_buf == NULL); | |
530 | ||
531 | entry = (u64)virt_to_phys(iommu->cmd_buf); | |
b36ca91e | 532 | entry |= MMIO_CMD_SIZE_512; |
58492e12 | 533 | |
b36ca91e | 534 | memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET, |
58492e12 | 535 | &entry, sizeof(entry)); |
b36ca91e | 536 | |
93f1cc67 | 537 | amd_iommu_reset_cmd_buffer(iommu); |
549c90dc | 538 | iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED); |
b36ca91e JR |
539 | } |
540 | ||
541 | static void __init free_command_buffer(struct amd_iommu *iommu) | |
542 | { | |
23c1713f | 543 | free_pages((unsigned long)iommu->cmd_buf, |
549c90dc | 544 | get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED))); |
b36ca91e JR |
545 | } |
546 | ||
335503e5 JR |
547 | /* allocates the memory where the IOMMU will log its events to */ |
548 | static u8 * __init alloc_event_buffer(struct amd_iommu *iommu) | |
549 | { | |
335503e5 JR |
550 | iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
551 | get_order(EVT_BUFFER_SIZE)); | |
552 | ||
553 | if (iommu->evt_buf == NULL) | |
554 | return NULL; | |
555 | ||
1bc6f838 JR |
556 | iommu->evt_buf_size = EVT_BUFFER_SIZE; |
557 | ||
58492e12 JR |
558 | return iommu->evt_buf; |
559 | } | |
560 | ||
561 | static void iommu_enable_event_buffer(struct amd_iommu *iommu) | |
562 | { | |
563 | u64 entry; | |
564 | ||
565 | BUG_ON(iommu->evt_buf == NULL); | |
566 | ||
335503e5 | 567 | entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK; |
58492e12 | 568 | |
335503e5 JR |
569 | memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET, |
570 | &entry, sizeof(entry)); | |
571 | ||
09067207 JR |
572 | /* set head and tail to zero manually */ |
573 | writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET); | |
574 | writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET); | |
575 | ||
58492e12 | 576 | iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN); |
335503e5 JR |
577 | } |
578 | ||
579 | static void __init free_event_buffer(struct amd_iommu *iommu) | |
580 | { | |
581 | free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE)); | |
582 | } | |
583 | ||
1a29ac01 JR |
584 | /* allocates the memory where the IOMMU will log its events to */ |
585 | static u8 * __init alloc_ppr_log(struct amd_iommu *iommu) | |
586 | { | |
587 | iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, | |
588 | get_order(PPR_LOG_SIZE)); | |
589 | ||
590 | if (iommu->ppr_log == NULL) | |
591 | return NULL; | |
592 | ||
593 | return iommu->ppr_log; | |
594 | } | |
595 | ||
596 | static void iommu_enable_ppr_log(struct amd_iommu *iommu) | |
597 | { | |
598 | u64 entry; | |
599 | ||
600 | if (iommu->ppr_log == NULL) | |
601 | return; | |
602 | ||
603 | entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512; | |
604 | ||
605 | memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET, | |
606 | &entry, sizeof(entry)); | |
607 | ||
608 | /* set head and tail to zero manually */ | |
609 | writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET); | |
610 | writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET); | |
611 | ||
612 | iommu_feature_enable(iommu, CONTROL_PPFLOG_EN); | |
613 | iommu_feature_enable(iommu, CONTROL_PPR_EN); | |
614 | } | |
615 | ||
616 | static void __init free_ppr_log(struct amd_iommu *iommu) | |
617 | { | |
618 | if (iommu->ppr_log == NULL) | |
619 | return; | |
620 | ||
621 | free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE)); | |
622 | } | |
623 | ||
cbc33a90 JR |
624 | static void iommu_enable_gt(struct amd_iommu *iommu) |
625 | { | |
626 | if (!iommu_feature(iommu, FEATURE_GT)) | |
627 | return; | |
628 | ||
629 | iommu_feature_enable(iommu, CONTROL_GT_EN); | |
630 | } | |
631 | ||
b65233a9 | 632 | /* sets a specific bit in the device table entry. */ |
3566b778 JR |
633 | static void set_dev_entry_bit(u16 devid, u8 bit) |
634 | { | |
ee6c2868 JR |
635 | int i = (bit >> 6) & 0x03; |
636 | int _bit = bit & 0x3f; | |
3566b778 | 637 | |
ee6c2868 | 638 | amd_iommu_dev_table[devid].data[i] |= (1UL << _bit); |
3566b778 JR |
639 | } |
640 | ||
c5cca146 JR |
641 | static int get_dev_entry_bit(u16 devid, u8 bit) |
642 | { | |
ee6c2868 JR |
643 | int i = (bit >> 6) & 0x03; |
644 | int _bit = bit & 0x3f; | |
c5cca146 | 645 | |
ee6c2868 | 646 | return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit; |
c5cca146 JR |
647 | } |
648 | ||
649 | ||
650 | void amd_iommu_apply_erratum_63(u16 devid) | |
651 | { | |
652 | int sysmgt; | |
653 | ||
654 | sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) | | |
655 | (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1); | |
656 | ||
657 | if (sysmgt == 0x01) | |
658 | set_dev_entry_bit(devid, DEV_ENTRY_IW); | |
659 | } | |
660 | ||
5ff4789d JR |
661 | /* Writes the specific IOMMU for a device into the rlookup table */ |
662 | static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid) | |
663 | { | |
664 | amd_iommu_rlookup_table[devid] = iommu; | |
665 | } | |
666 | ||
b65233a9 JR |
667 | /* |
668 | * This function takes the device specific flags read from the ACPI | |
669 | * table and sets up the device table entry with that information | |
670 | */ | |
5ff4789d JR |
671 | static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu, |
672 | u16 devid, u32 flags, u32 ext_flags) | |
3566b778 JR |
673 | { |
674 | if (flags & ACPI_DEVFLAG_INITPASS) | |
675 | set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS); | |
676 | if (flags & ACPI_DEVFLAG_EXTINT) | |
677 | set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS); | |
678 | if (flags & ACPI_DEVFLAG_NMI) | |
679 | set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS); | |
680 | if (flags & ACPI_DEVFLAG_SYSMGT1) | |
681 | set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1); | |
682 | if (flags & ACPI_DEVFLAG_SYSMGT2) | |
683 | set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2); | |
684 | if (flags & ACPI_DEVFLAG_LINT0) | |
685 | set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS); | |
686 | if (flags & ACPI_DEVFLAG_LINT1) | |
687 | set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS); | |
3566b778 | 688 | |
c5cca146 JR |
689 | amd_iommu_apply_erratum_63(devid); |
690 | ||
5ff4789d | 691 | set_iommu_for_device(iommu, devid); |
3566b778 JR |
692 | } |
693 | ||
b65233a9 JR |
694 | /* |
695 | * Reads the device exclusion range from ACPI and initialize IOMMU with | |
696 | * it | |
697 | */ | |
3566b778 JR |
698 | static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m) |
699 | { | |
700 | struct amd_iommu *iommu = amd_iommu_rlookup_table[devid]; | |
701 | ||
702 | if (!(m->flags & IVMD_FLAG_EXCL_RANGE)) | |
703 | return; | |
704 | ||
705 | if (iommu) { | |
b65233a9 JR |
706 | /* |
707 | * We only can configure exclusion ranges per IOMMU, not | |
708 | * per device. But we can enable the exclusion range per | |
709 | * device. This is done here | |
710 | */ | |
3566b778 JR |
711 | set_dev_entry_bit(m->devid, DEV_ENTRY_EX); |
712 | iommu->exclusion_start = m->range_start; | |
713 | iommu->exclusion_length = m->range_length; | |
714 | } | |
715 | } | |
716 | ||
b65233a9 JR |
717 | /* |
718 | * Takes a pointer to an AMD IOMMU entry in the ACPI table and | |
719 | * initializes the hardware and our data structures with it. | |
720 | */ | |
5d0c8e49 JR |
721 | static void __init init_iommu_from_acpi(struct amd_iommu *iommu, |
722 | struct ivhd_header *h) | |
723 | { | |
724 | u8 *p = (u8 *)h; | |
725 | u8 *end = p, flags = 0; | |
0de66d5b JR |
726 | u16 devid = 0, devid_start = 0, devid_to = 0; |
727 | u32 dev_i, ext_flags = 0; | |
58a3bee5 | 728 | bool alias = false; |
5d0c8e49 JR |
729 | struct ivhd_entry *e; |
730 | ||
731 | /* | |
e9bf5197 | 732 | * First save the recommended feature enable bits from ACPI |
5d0c8e49 | 733 | */ |
e9bf5197 | 734 | iommu->acpi_flags = h->flags; |
5d0c8e49 JR |
735 | |
736 | /* | |
737 | * Done. Now parse the device entries | |
738 | */ | |
739 | p += sizeof(struct ivhd_header); | |
740 | end += h->length; | |
741 | ||
42a698f4 | 742 | |
5d0c8e49 JR |
743 | while (p < end) { |
744 | e = (struct ivhd_entry *)p; | |
745 | switch (e->type) { | |
746 | case IVHD_DEV_ALL: | |
42a698f4 JR |
747 | |
748 | DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x" | |
749 | " last device %02x:%02x.%x flags: %02x\n", | |
750 | PCI_BUS(iommu->first_device), | |
751 | PCI_SLOT(iommu->first_device), | |
752 | PCI_FUNC(iommu->first_device), | |
753 | PCI_BUS(iommu->last_device), | |
754 | PCI_SLOT(iommu->last_device), | |
755 | PCI_FUNC(iommu->last_device), | |
756 | e->flags); | |
757 | ||
5d0c8e49 JR |
758 | for (dev_i = iommu->first_device; |
759 | dev_i <= iommu->last_device; ++dev_i) | |
5ff4789d JR |
760 | set_dev_entry_from_acpi(iommu, dev_i, |
761 | e->flags, 0); | |
5d0c8e49 JR |
762 | break; |
763 | case IVHD_DEV_SELECT: | |
42a698f4 JR |
764 | |
765 | DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x " | |
766 | "flags: %02x\n", | |
767 | PCI_BUS(e->devid), | |
768 | PCI_SLOT(e->devid), | |
769 | PCI_FUNC(e->devid), | |
770 | e->flags); | |
771 | ||
5d0c8e49 | 772 | devid = e->devid; |
5ff4789d | 773 | set_dev_entry_from_acpi(iommu, devid, e->flags, 0); |
5d0c8e49 JR |
774 | break; |
775 | case IVHD_DEV_SELECT_RANGE_START: | |
42a698f4 JR |
776 | |
777 | DUMP_printk(" DEV_SELECT_RANGE_START\t " | |
778 | "devid: %02x:%02x.%x flags: %02x\n", | |
779 | PCI_BUS(e->devid), | |
780 | PCI_SLOT(e->devid), | |
781 | PCI_FUNC(e->devid), | |
782 | e->flags); | |
783 | ||
5d0c8e49 JR |
784 | devid_start = e->devid; |
785 | flags = e->flags; | |
786 | ext_flags = 0; | |
58a3bee5 | 787 | alias = false; |
5d0c8e49 JR |
788 | break; |
789 | case IVHD_DEV_ALIAS: | |
42a698f4 JR |
790 | |
791 | DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x " | |
792 | "flags: %02x devid_to: %02x:%02x.%x\n", | |
793 | PCI_BUS(e->devid), | |
794 | PCI_SLOT(e->devid), | |
795 | PCI_FUNC(e->devid), | |
796 | e->flags, | |
797 | PCI_BUS(e->ext >> 8), | |
798 | PCI_SLOT(e->ext >> 8), | |
799 | PCI_FUNC(e->ext >> 8)); | |
800 | ||
5d0c8e49 JR |
801 | devid = e->devid; |
802 | devid_to = e->ext >> 8; | |
7a6a3a08 | 803 | set_dev_entry_from_acpi(iommu, devid , e->flags, 0); |
7455aab1 | 804 | set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0); |
5d0c8e49 JR |
805 | amd_iommu_alias_table[devid] = devid_to; |
806 | break; | |
807 | case IVHD_DEV_ALIAS_RANGE: | |
42a698f4 JR |
808 | |
809 | DUMP_printk(" DEV_ALIAS_RANGE\t\t " | |
810 | "devid: %02x:%02x.%x flags: %02x " | |
811 | "devid_to: %02x:%02x.%x\n", | |
812 | PCI_BUS(e->devid), | |
813 | PCI_SLOT(e->devid), | |
814 | PCI_FUNC(e->devid), | |
815 | e->flags, | |
816 | PCI_BUS(e->ext >> 8), | |
817 | PCI_SLOT(e->ext >> 8), | |
818 | PCI_FUNC(e->ext >> 8)); | |
819 | ||
5d0c8e49 JR |
820 | devid_start = e->devid; |
821 | flags = e->flags; | |
822 | devid_to = e->ext >> 8; | |
823 | ext_flags = 0; | |
58a3bee5 | 824 | alias = true; |
5d0c8e49 JR |
825 | break; |
826 | case IVHD_DEV_EXT_SELECT: | |
42a698f4 JR |
827 | |
828 | DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x " | |
829 | "flags: %02x ext: %08x\n", | |
830 | PCI_BUS(e->devid), | |
831 | PCI_SLOT(e->devid), | |
832 | PCI_FUNC(e->devid), | |
833 | e->flags, e->ext); | |
834 | ||
5d0c8e49 | 835 | devid = e->devid; |
5ff4789d JR |
836 | set_dev_entry_from_acpi(iommu, devid, e->flags, |
837 | e->ext); | |
5d0c8e49 JR |
838 | break; |
839 | case IVHD_DEV_EXT_SELECT_RANGE: | |
42a698f4 JR |
840 | |
841 | DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: " | |
842 | "%02x:%02x.%x flags: %02x ext: %08x\n", | |
843 | PCI_BUS(e->devid), | |
844 | PCI_SLOT(e->devid), | |
845 | PCI_FUNC(e->devid), | |
846 | e->flags, e->ext); | |
847 | ||
5d0c8e49 JR |
848 | devid_start = e->devid; |
849 | flags = e->flags; | |
850 | ext_flags = e->ext; | |
58a3bee5 | 851 | alias = false; |
5d0c8e49 JR |
852 | break; |
853 | case IVHD_DEV_RANGE_END: | |
42a698f4 JR |
854 | |
855 | DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n", | |
856 | PCI_BUS(e->devid), | |
857 | PCI_SLOT(e->devid), | |
858 | PCI_FUNC(e->devid)); | |
859 | ||
5d0c8e49 JR |
860 | devid = e->devid; |
861 | for (dev_i = devid_start; dev_i <= devid; ++dev_i) { | |
7a6a3a08 | 862 | if (alias) { |
5d0c8e49 | 863 | amd_iommu_alias_table[dev_i] = devid_to; |
7a6a3a08 JR |
864 | set_dev_entry_from_acpi(iommu, |
865 | devid_to, flags, ext_flags); | |
866 | } | |
867 | set_dev_entry_from_acpi(iommu, dev_i, | |
868 | flags, ext_flags); | |
5d0c8e49 JR |
869 | } |
870 | break; | |
871 | default: | |
872 | break; | |
873 | } | |
874 | ||
b514e555 | 875 | p += ivhd_entry_length(p); |
5d0c8e49 JR |
876 | } |
877 | } | |
878 | ||
b65233a9 | 879 | /* Initializes the device->iommu mapping for the driver */ |
5d0c8e49 JR |
880 | static int __init init_iommu_devices(struct amd_iommu *iommu) |
881 | { | |
0de66d5b | 882 | u32 i; |
5d0c8e49 JR |
883 | |
884 | for (i = iommu->first_device; i <= iommu->last_device; ++i) | |
885 | set_iommu_for_device(iommu, i); | |
886 | ||
887 | return 0; | |
888 | } | |
889 | ||
e47d402d JR |
890 | static void __init free_iommu_one(struct amd_iommu *iommu) |
891 | { | |
892 | free_command_buffer(iommu); | |
335503e5 | 893 | free_event_buffer(iommu); |
1a29ac01 | 894 | free_ppr_log(iommu); |
e47d402d JR |
895 | iommu_unmap_mmio_space(iommu); |
896 | } | |
897 | ||
898 | static void __init free_iommu_all(void) | |
899 | { | |
900 | struct amd_iommu *iommu, *next; | |
901 | ||
3bd22172 | 902 | for_each_iommu_safe(iommu, next) { |
e47d402d JR |
903 | list_del(&iommu->list); |
904 | free_iommu_one(iommu); | |
905 | kfree(iommu); | |
906 | } | |
907 | } | |
908 | ||
b65233a9 JR |
909 | /* |
910 | * This function clues the initialization function for one IOMMU | |
911 | * together and also allocates the command buffer and programs the | |
912 | * hardware. It does NOT enable the IOMMU. This is done afterwards. | |
913 | */ | |
e47d402d JR |
914 | static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h) |
915 | { | |
916 | spin_lock_init(&iommu->lock); | |
bb52777e JR |
917 | |
918 | /* Add IOMMU to internal data structures */ | |
e47d402d | 919 | list_add_tail(&iommu->list, &amd_iommu_list); |
bb52777e JR |
920 | iommu->index = amd_iommus_present++; |
921 | ||
922 | if (unlikely(iommu->index >= MAX_IOMMUS)) { | |
923 | WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n"); | |
924 | return -ENOSYS; | |
925 | } | |
926 | ||
927 | /* Index is fine - add IOMMU to the array */ | |
928 | amd_iommus[iommu->index] = iommu; | |
e47d402d JR |
929 | |
930 | /* | |
931 | * Copy data from ACPI table entry to the iommu struct | |
932 | */ | |
23c742db | 933 | iommu->devid = h->devid; |
e47d402d | 934 | iommu->cap_ptr = h->cap_ptr; |
ee893c24 | 935 | iommu->pci_seg = h->pci_seg; |
e47d402d JR |
936 | iommu->mmio_phys = h->mmio_phys; |
937 | iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys); | |
938 | if (!iommu->mmio_base) | |
939 | return -ENOMEM; | |
940 | ||
e47d402d JR |
941 | iommu->cmd_buf = alloc_command_buffer(iommu); |
942 | if (!iommu->cmd_buf) | |
943 | return -ENOMEM; | |
944 | ||
335503e5 JR |
945 | iommu->evt_buf = alloc_event_buffer(iommu); |
946 | if (!iommu->evt_buf) | |
947 | return -ENOMEM; | |
948 | ||
a80dc3e0 JR |
949 | iommu->int_enabled = false; |
950 | ||
e47d402d JR |
951 | init_iommu_from_acpi(iommu, h); |
952 | init_iommu_devices(iommu); | |
953 | ||
23c742db | 954 | return 0; |
e47d402d JR |
955 | } |
956 | ||
b65233a9 JR |
957 | /* |
958 | * Iterates over all IOMMU entries in the ACPI table, allocates the | |
959 | * IOMMU structure and initializes it with init_iommu_one() | |
960 | */ | |
e47d402d JR |
961 | static int __init init_iommu_all(struct acpi_table_header *table) |
962 | { | |
963 | u8 *p = (u8 *)table, *end = (u8 *)table; | |
964 | struct ivhd_header *h; | |
965 | struct amd_iommu *iommu; | |
966 | int ret; | |
967 | ||
e47d402d JR |
968 | end += table->length; |
969 | p += IVRS_HEADER_LENGTH; | |
970 | ||
971 | while (p < end) { | |
972 | h = (struct ivhd_header *)p; | |
973 | switch (*p) { | |
974 | case ACPI_IVHD_TYPE: | |
9c72041f | 975 | |
ae908c22 | 976 | DUMP_printk("device: %02x:%02x.%01x cap: %04x " |
9c72041f JR |
977 | "seg: %d flags: %01x info %04x\n", |
978 | PCI_BUS(h->devid), PCI_SLOT(h->devid), | |
979 | PCI_FUNC(h->devid), h->cap_ptr, | |
980 | h->pci_seg, h->flags, h->info); | |
981 | DUMP_printk(" mmio-addr: %016llx\n", | |
982 | h->mmio_phys); | |
983 | ||
e47d402d | 984 | iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL); |
02f3b3f5 JR |
985 | if (iommu == NULL) |
986 | return -ENOMEM; | |
3551a708 | 987 | |
e47d402d | 988 | ret = init_iommu_one(iommu, h); |
02f3b3f5 JR |
989 | if (ret) |
990 | return ret; | |
e47d402d JR |
991 | break; |
992 | default: | |
993 | break; | |
994 | } | |
995 | p += h->length; | |
996 | ||
997 | } | |
998 | WARN_ON(p != end); | |
999 | ||
1000 | return 0; | |
1001 | } | |
1002 | ||
23c742db JR |
1003 | static int iommu_init_pci(struct amd_iommu *iommu) |
1004 | { | |
1005 | int cap_ptr = iommu->cap_ptr; | |
1006 | u32 range, misc, low, high; | |
1007 | ||
1008 | iommu->dev = pci_get_bus_and_slot(PCI_BUS(iommu->devid), | |
1009 | iommu->devid & 0xff); | |
1010 | if (!iommu->dev) | |
1011 | return -ENODEV; | |
1012 | ||
1013 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET, | |
1014 | &iommu->cap); | |
1015 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET, | |
1016 | &range); | |
1017 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET, | |
1018 | &misc); | |
1019 | ||
1020 | iommu->first_device = calc_devid(MMIO_GET_BUS(range), | |
1021 | MMIO_GET_FD(range)); | |
1022 | iommu->last_device = calc_devid(MMIO_GET_BUS(range), | |
1023 | MMIO_GET_LD(range)); | |
1024 | ||
1025 | if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB))) | |
1026 | amd_iommu_iotlb_sup = false; | |
1027 | ||
1028 | /* read extended feature bits */ | |
1029 | low = readl(iommu->mmio_base + MMIO_EXT_FEATURES); | |
1030 | high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4); | |
1031 | ||
1032 | iommu->features = ((u64)high << 32) | low; | |
1033 | ||
1034 | if (iommu_feature(iommu, FEATURE_GT)) { | |
1035 | int glxval; | |
1036 | u32 pasids; | |
1037 | u64 shift; | |
1038 | ||
1039 | shift = iommu->features & FEATURE_PASID_MASK; | |
1040 | shift >>= FEATURE_PASID_SHIFT; | |
1041 | pasids = (1 << shift); | |
1042 | ||
1043 | amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids); | |
1044 | ||
1045 | glxval = iommu->features & FEATURE_GLXVAL_MASK; | |
1046 | glxval >>= FEATURE_GLXVAL_SHIFT; | |
1047 | ||
1048 | if (amd_iommu_max_glx_val == -1) | |
1049 | amd_iommu_max_glx_val = glxval; | |
1050 | else | |
1051 | amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval); | |
1052 | } | |
1053 | ||
1054 | if (iommu_feature(iommu, FEATURE_GT) && | |
1055 | iommu_feature(iommu, FEATURE_PPR)) { | |
1056 | iommu->is_iommu_v2 = true; | |
1057 | amd_iommu_v2_present = true; | |
1058 | } | |
1059 | ||
1060 | if (iommu_feature(iommu, FEATURE_PPR)) { | |
1061 | iommu->ppr_log = alloc_ppr_log(iommu); | |
1062 | if (!iommu->ppr_log) | |
1063 | return -ENOMEM; | |
1064 | } | |
1065 | ||
1066 | if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE)) | |
1067 | amd_iommu_np_cache = true; | |
1068 | ||
1069 | if (is_rd890_iommu(iommu->dev)) { | |
1070 | int i, j; | |
1071 | ||
1072 | iommu->root_pdev = pci_get_bus_and_slot(iommu->dev->bus->number, | |
1073 | PCI_DEVFN(0, 0)); | |
1074 | ||
1075 | /* | |
1076 | * Some rd890 systems may not be fully reconfigured by the | |
1077 | * BIOS, so it's necessary for us to store this information so | |
1078 | * it can be reprogrammed on resume | |
1079 | */ | |
1080 | pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4, | |
1081 | &iommu->stored_addr_lo); | |
1082 | pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8, | |
1083 | &iommu->stored_addr_hi); | |
1084 | ||
1085 | /* Low bit locks writes to configuration space */ | |
1086 | iommu->stored_addr_lo &= ~1; | |
1087 | ||
1088 | for (i = 0; i < 6; i++) | |
1089 | for (j = 0; j < 0x12; j++) | |
1090 | iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j); | |
1091 | ||
1092 | for (i = 0; i < 0x83; i++) | |
1093 | iommu->stored_l2[i] = iommu_read_l2(iommu, i); | |
1094 | } | |
1095 | ||
1096 | return pci_enable_device(iommu->dev); | |
1097 | } | |
1098 | ||
1099 | static int amd_iommu_init_pci(void) | |
1100 | { | |
1101 | struct amd_iommu *iommu; | |
1102 | int ret = 0; | |
1103 | ||
1104 | for_each_iommu(iommu) { | |
1105 | ret = iommu_init_pci(iommu); | |
1106 | if (ret) | |
1107 | break; | |
1108 | } | |
1109 | ||
1110 | /* Make sure ACS will be enabled */ | |
1111 | pci_request_acs(); | |
1112 | ||
1113 | ret = amd_iommu_init_devices(); | |
1114 | ||
1115 | return ret; | |
1116 | } | |
1117 | ||
a80dc3e0 JR |
1118 | /**************************************************************************** |
1119 | * | |
1120 | * The following functions initialize the MSI interrupts for all IOMMUs | |
1121 | * in the system. Its a bit challenging because there could be multiple | |
1122 | * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per | |
1123 | * pci_dev. | |
1124 | * | |
1125 | ****************************************************************************/ | |
1126 | ||
9f800de3 | 1127 | static int iommu_setup_msi(struct amd_iommu *iommu) |
a80dc3e0 JR |
1128 | { |
1129 | int r; | |
a80dc3e0 | 1130 | |
9ddd592a JR |
1131 | r = pci_enable_msi(iommu->dev); |
1132 | if (r) | |
1133 | return r; | |
a80dc3e0 | 1134 | |
72fe00f0 JR |
1135 | r = request_threaded_irq(iommu->dev->irq, |
1136 | amd_iommu_int_handler, | |
1137 | amd_iommu_int_thread, | |
1138 | 0, "AMD-Vi", | |
1139 | iommu->dev); | |
a80dc3e0 JR |
1140 | |
1141 | if (r) { | |
1142 | pci_disable_msi(iommu->dev); | |
9ddd592a | 1143 | return r; |
a80dc3e0 JR |
1144 | } |
1145 | ||
fab6afa3 | 1146 | iommu->int_enabled = true; |
1a29ac01 | 1147 | |
a80dc3e0 JR |
1148 | return 0; |
1149 | } | |
1150 | ||
05f92db9 | 1151 | static int iommu_init_msi(struct amd_iommu *iommu) |
a80dc3e0 | 1152 | { |
9ddd592a JR |
1153 | int ret; |
1154 | ||
a80dc3e0 | 1155 | if (iommu->int_enabled) |
9ddd592a | 1156 | goto enable_faults; |
a80dc3e0 | 1157 | |
d91cecdd | 1158 | if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI)) |
9ddd592a JR |
1159 | ret = iommu_setup_msi(iommu); |
1160 | else | |
1161 | ret = -ENODEV; | |
1162 | ||
1163 | if (ret) | |
1164 | return ret; | |
a80dc3e0 | 1165 | |
9ddd592a JR |
1166 | enable_faults: |
1167 | iommu_feature_enable(iommu, CONTROL_EVT_INT_EN); | |
a80dc3e0 | 1168 | |
9ddd592a JR |
1169 | if (iommu->ppr_log != NULL) |
1170 | iommu_feature_enable(iommu, CONTROL_PPFINT_EN); | |
1171 | ||
1172 | return 0; | |
a80dc3e0 JR |
1173 | } |
1174 | ||
b65233a9 JR |
1175 | /**************************************************************************** |
1176 | * | |
1177 | * The next functions belong to the third pass of parsing the ACPI | |
1178 | * table. In this last pass the memory mapping requirements are | |
1179 | * gathered (like exclusion and unity mapping reanges). | |
1180 | * | |
1181 | ****************************************************************************/ | |
1182 | ||
be2a022c JR |
1183 | static void __init free_unity_maps(void) |
1184 | { | |
1185 | struct unity_map_entry *entry, *next; | |
1186 | ||
1187 | list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) { | |
1188 | list_del(&entry->list); | |
1189 | kfree(entry); | |
1190 | } | |
1191 | } | |
1192 | ||
b65233a9 | 1193 | /* called when we find an exclusion range definition in ACPI */ |
be2a022c JR |
1194 | static int __init init_exclusion_range(struct ivmd_header *m) |
1195 | { | |
1196 | int i; | |
1197 | ||
1198 | switch (m->type) { | |
1199 | case ACPI_IVMD_TYPE: | |
1200 | set_device_exclusion_range(m->devid, m); | |
1201 | break; | |
1202 | case ACPI_IVMD_TYPE_ALL: | |
3a61ec38 | 1203 | for (i = 0; i <= amd_iommu_last_bdf; ++i) |
be2a022c JR |
1204 | set_device_exclusion_range(i, m); |
1205 | break; | |
1206 | case ACPI_IVMD_TYPE_RANGE: | |
1207 | for (i = m->devid; i <= m->aux; ++i) | |
1208 | set_device_exclusion_range(i, m); | |
1209 | break; | |
1210 | default: | |
1211 | break; | |
1212 | } | |
1213 | ||
1214 | return 0; | |
1215 | } | |
1216 | ||
b65233a9 | 1217 | /* called for unity map ACPI definition */ |
be2a022c JR |
1218 | static int __init init_unity_map_range(struct ivmd_header *m) |
1219 | { | |
98f1ad25 | 1220 | struct unity_map_entry *e = NULL; |
02acc43a | 1221 | char *s; |
be2a022c JR |
1222 | |
1223 | e = kzalloc(sizeof(*e), GFP_KERNEL); | |
1224 | if (e == NULL) | |
1225 | return -ENOMEM; | |
1226 | ||
1227 | switch (m->type) { | |
1228 | default: | |
0bc252f4 JR |
1229 | kfree(e); |
1230 | return 0; | |
be2a022c | 1231 | case ACPI_IVMD_TYPE: |
02acc43a | 1232 | s = "IVMD_TYPEi\t\t\t"; |
be2a022c JR |
1233 | e->devid_start = e->devid_end = m->devid; |
1234 | break; | |
1235 | case ACPI_IVMD_TYPE_ALL: | |
02acc43a | 1236 | s = "IVMD_TYPE_ALL\t\t"; |
be2a022c JR |
1237 | e->devid_start = 0; |
1238 | e->devid_end = amd_iommu_last_bdf; | |
1239 | break; | |
1240 | case ACPI_IVMD_TYPE_RANGE: | |
02acc43a | 1241 | s = "IVMD_TYPE_RANGE\t\t"; |
be2a022c JR |
1242 | e->devid_start = m->devid; |
1243 | e->devid_end = m->aux; | |
1244 | break; | |
1245 | } | |
1246 | e->address_start = PAGE_ALIGN(m->range_start); | |
1247 | e->address_end = e->address_start + PAGE_ALIGN(m->range_length); | |
1248 | e->prot = m->flags >> 1; | |
1249 | ||
02acc43a JR |
1250 | DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x" |
1251 | " range_start: %016llx range_end: %016llx flags: %x\n", s, | |
1252 | PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start), | |
1253 | PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end), | |
1254 | PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end), | |
1255 | e->address_start, e->address_end, m->flags); | |
1256 | ||
be2a022c JR |
1257 | list_add_tail(&e->list, &amd_iommu_unity_map); |
1258 | ||
1259 | return 0; | |
1260 | } | |
1261 | ||
b65233a9 | 1262 | /* iterates over all memory definitions we find in the ACPI table */ |
be2a022c JR |
1263 | static int __init init_memory_definitions(struct acpi_table_header *table) |
1264 | { | |
1265 | u8 *p = (u8 *)table, *end = (u8 *)table; | |
1266 | struct ivmd_header *m; | |
1267 | ||
be2a022c JR |
1268 | end += table->length; |
1269 | p += IVRS_HEADER_LENGTH; | |
1270 | ||
1271 | while (p < end) { | |
1272 | m = (struct ivmd_header *)p; | |
1273 | if (m->flags & IVMD_FLAG_EXCL_RANGE) | |
1274 | init_exclusion_range(m); | |
1275 | else if (m->flags & IVMD_FLAG_UNITY_MAP) | |
1276 | init_unity_map_range(m); | |
1277 | ||
1278 | p += m->length; | |
1279 | } | |
1280 | ||
1281 | return 0; | |
1282 | } | |
1283 | ||
9f5f5fb3 JR |
1284 | /* |
1285 | * Init the device table to not allow DMA access for devices and | |
1286 | * suppress all page faults | |
1287 | */ | |
1288 | static void init_device_table(void) | |
1289 | { | |
0de66d5b | 1290 | u32 devid; |
9f5f5fb3 JR |
1291 | |
1292 | for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) { | |
1293 | set_dev_entry_bit(devid, DEV_ENTRY_VALID); | |
1294 | set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION); | |
9f5f5fb3 JR |
1295 | } |
1296 | } | |
1297 | ||
e9bf5197 JR |
1298 | static void iommu_init_flags(struct amd_iommu *iommu) |
1299 | { | |
1300 | iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ? | |
1301 | iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) : | |
1302 | iommu_feature_disable(iommu, CONTROL_HT_TUN_EN); | |
1303 | ||
1304 | iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ? | |
1305 | iommu_feature_enable(iommu, CONTROL_PASSPW_EN) : | |
1306 | iommu_feature_disable(iommu, CONTROL_PASSPW_EN); | |
1307 | ||
1308 | iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ? | |
1309 | iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) : | |
1310 | iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN); | |
1311 | ||
1312 | iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ? | |
1313 | iommu_feature_enable(iommu, CONTROL_ISOC_EN) : | |
1314 | iommu_feature_disable(iommu, CONTROL_ISOC_EN); | |
1315 | ||
1316 | /* | |
1317 | * make IOMMU memory accesses cache coherent | |
1318 | */ | |
1319 | iommu_feature_enable(iommu, CONTROL_COHERENT_EN); | |
1456e9d2 JR |
1320 | |
1321 | /* Set IOTLB invalidation timeout to 1s */ | |
1322 | iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S); | |
e9bf5197 JR |
1323 | } |
1324 | ||
5bcd757f | 1325 | static void iommu_apply_resume_quirks(struct amd_iommu *iommu) |
4c894f47 | 1326 | { |
5bcd757f MG |
1327 | int i, j; |
1328 | u32 ioc_feature_control; | |
c1bf94ec | 1329 | struct pci_dev *pdev = iommu->root_pdev; |
5bcd757f MG |
1330 | |
1331 | /* RD890 BIOSes may not have completely reconfigured the iommu */ | |
c1bf94ec | 1332 | if (!is_rd890_iommu(iommu->dev) || !pdev) |
5bcd757f MG |
1333 | return; |
1334 | ||
1335 | /* | |
1336 | * First, we need to ensure that the iommu is enabled. This is | |
1337 | * controlled by a register in the northbridge | |
1338 | */ | |
5bcd757f MG |
1339 | |
1340 | /* Select Northbridge indirect register 0x75 and enable writing */ | |
1341 | pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7)); | |
1342 | pci_read_config_dword(pdev, 0x64, &ioc_feature_control); | |
1343 | ||
1344 | /* Enable the iommu */ | |
1345 | if (!(ioc_feature_control & 0x1)) | |
1346 | pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1); | |
1347 | ||
5bcd757f MG |
1348 | /* Restore the iommu BAR */ |
1349 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4, | |
1350 | iommu->stored_addr_lo); | |
1351 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8, | |
1352 | iommu->stored_addr_hi); | |
1353 | ||
1354 | /* Restore the l1 indirect regs for each of the 6 l1s */ | |
1355 | for (i = 0; i < 6; i++) | |
1356 | for (j = 0; j < 0x12; j++) | |
1357 | iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]); | |
1358 | ||
1359 | /* Restore the l2 indirect regs */ | |
1360 | for (i = 0; i < 0x83; i++) | |
1361 | iommu_write_l2(iommu, i, iommu->stored_l2[i]); | |
1362 | ||
1363 | /* Lock PCI setup registers */ | |
1364 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4, | |
1365 | iommu->stored_addr_lo | 1); | |
4c894f47 JR |
1366 | } |
1367 | ||
b65233a9 JR |
1368 | /* |
1369 | * This function finally enables all IOMMUs found in the system after | |
1370 | * they have been initialized | |
1371 | */ | |
05f92db9 | 1372 | static void enable_iommus(void) |
8736197b JR |
1373 | { |
1374 | struct amd_iommu *iommu; | |
1375 | ||
3bd22172 | 1376 | for_each_iommu(iommu) { |
a8c485bb | 1377 | iommu_disable(iommu); |
e9bf5197 | 1378 | iommu_init_flags(iommu); |
58492e12 JR |
1379 | iommu_set_device_table(iommu); |
1380 | iommu_enable_command_buffer(iommu); | |
1381 | iommu_enable_event_buffer(iommu); | |
1a29ac01 | 1382 | iommu_enable_ppr_log(iommu); |
cbc33a90 | 1383 | iommu_enable_gt(iommu); |
8736197b JR |
1384 | iommu_set_exclusion_range(iommu); |
1385 | iommu_enable(iommu); | |
7d0c5cc5 | 1386 | iommu_flush_all_caches(iommu); |
8736197b JR |
1387 | } |
1388 | } | |
1389 | ||
92ac4320 JR |
1390 | static void disable_iommus(void) |
1391 | { | |
1392 | struct amd_iommu *iommu; | |
1393 | ||
1394 | for_each_iommu(iommu) | |
1395 | iommu_disable(iommu); | |
1396 | } | |
1397 | ||
7441e9cb JR |
1398 | /* |
1399 | * Suspend/Resume support | |
1400 | * disable suspend until real resume implemented | |
1401 | */ | |
1402 | ||
f3c6ea1b | 1403 | static void amd_iommu_resume(void) |
7441e9cb | 1404 | { |
5bcd757f MG |
1405 | struct amd_iommu *iommu; |
1406 | ||
1407 | for_each_iommu(iommu) | |
1408 | iommu_apply_resume_quirks(iommu); | |
1409 | ||
736501ee JR |
1410 | /* re-load the hardware */ |
1411 | enable_iommus(); | |
3d9761e7 JR |
1412 | |
1413 | amd_iommu_enable_interrupts(); | |
7441e9cb JR |
1414 | } |
1415 | ||
f3c6ea1b | 1416 | static int amd_iommu_suspend(void) |
7441e9cb | 1417 | { |
736501ee JR |
1418 | /* disable IOMMUs to go out of the way for BIOS */ |
1419 | disable_iommus(); | |
1420 | ||
1421 | return 0; | |
7441e9cb JR |
1422 | } |
1423 | ||
f3c6ea1b | 1424 | static struct syscore_ops amd_iommu_syscore_ops = { |
7441e9cb JR |
1425 | .suspend = amd_iommu_suspend, |
1426 | .resume = amd_iommu_resume, | |
1427 | }; | |
1428 | ||
8704a1ba JR |
1429 | static void __init free_on_init_error(void) |
1430 | { | |
1431 | amd_iommu_uninit_devices(); | |
1432 | ||
1433 | free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, | |
1434 | get_order(MAX_DOMAIN_ID/8)); | |
1435 | ||
1436 | free_pages((unsigned long)amd_iommu_rlookup_table, | |
1437 | get_order(rlookup_table_size)); | |
1438 | ||
1439 | free_pages((unsigned long)amd_iommu_alias_table, | |
1440 | get_order(alias_table_size)); | |
1441 | ||
1442 | free_pages((unsigned long)amd_iommu_dev_table, | |
1443 | get_order(dev_table_size)); | |
1444 | ||
1445 | free_iommu_all(); | |
1446 | ||
1447 | free_unity_maps(); | |
1448 | ||
1449 | #ifdef CONFIG_GART_IOMMU | |
1450 | /* | |
1451 | * We failed to initialize the AMD IOMMU - try fallback to GART | |
1452 | * if possible. | |
1453 | */ | |
1454 | gart_iommu_init(); | |
1455 | ||
1456 | #endif | |
1457 | } | |
1458 | ||
b65233a9 | 1459 | /* |
8704a1ba JR |
1460 | * This is the hardware init function for AMD IOMMU in the system. |
1461 | * This function is called either from amd_iommu_init or from the interrupt | |
1462 | * remapping setup code. | |
b65233a9 JR |
1463 | * |
1464 | * This function basically parses the ACPI table for AMD IOMMU (IVRS) | |
1465 | * three times: | |
1466 | * | |
1467 | * 1 pass) Find the highest PCI device id the driver has to handle. | |
1468 | * Upon this information the size of the data structures is | |
1469 | * determined that needs to be allocated. | |
1470 | * | |
1471 | * 2 pass) Initialize the data structures just allocated with the | |
1472 | * information in the ACPI table about available AMD IOMMUs | |
1473 | * in the system. It also maps the PCI devices in the | |
1474 | * system to specific IOMMUs | |
1475 | * | |
1476 | * 3 pass) After the basic data structures are allocated and | |
1477 | * initialized we update them with information about memory | |
1478 | * remapping requirements parsed out of the ACPI table in | |
1479 | * this last pass. | |
1480 | * | |
8704a1ba JR |
1481 | * After everything is set up the IOMMUs are enabled and the necessary |
1482 | * hotplug and suspend notifiers are registered. | |
b65233a9 | 1483 | */ |
8704a1ba | 1484 | int __init amd_iommu_init_hardware(void) |
fe74c9cf | 1485 | { |
02f3b3f5 JR |
1486 | struct acpi_table_header *ivrs_base; |
1487 | acpi_size ivrs_size; | |
1488 | acpi_status status; | |
fe74c9cf JR |
1489 | int i, ret = 0; |
1490 | ||
02f3b3f5 JR |
1491 | if (no_iommu || (iommu_detected && !gart_iommu_aperture)) |
1492 | return -ENODEV; | |
1493 | ||
1494 | if (amd_iommu_disabled || !amd_iommu_detected) | |
8704a1ba JR |
1495 | return -ENODEV; |
1496 | ||
1497 | if (amd_iommu_dev_table != NULL) { | |
1498 | /* Hardware already initialized */ | |
1499 | return 0; | |
1500 | } | |
1501 | ||
02f3b3f5 JR |
1502 | status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size); |
1503 | if (status == AE_NOT_FOUND) | |
1504 | return -ENODEV; | |
1505 | else if (ACPI_FAILURE(status)) { | |
1506 | const char *err = acpi_format_exception(status); | |
1507 | pr_err("AMD-Vi: IVRS table error: %s\n", err); | |
1508 | return -EINVAL; | |
1509 | } | |
1510 | ||
fe74c9cf JR |
1511 | /* |
1512 | * First parse ACPI tables to find the largest Bus/Dev/Func | |
1513 | * we need to handle. Upon this information the shared data | |
1514 | * structures for the IOMMUs in the system will be allocated | |
1515 | */ | |
02f3b3f5 | 1516 | if (find_last_devid_acpi(ivrs_base)) |
3551a708 JR |
1517 | goto out; |
1518 | ||
c571484e JR |
1519 | dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE); |
1520 | alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE); | |
1521 | rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE); | |
fe74c9cf | 1522 | |
fe74c9cf | 1523 | /* Device table - directly used by all IOMMUs */ |
8704a1ba | 1524 | ret = -ENOMEM; |
5dc8bff0 | 1525 | amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
fe74c9cf JR |
1526 | get_order(dev_table_size)); |
1527 | if (amd_iommu_dev_table == NULL) | |
1528 | goto out; | |
1529 | ||
1530 | /* | |
1531 | * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the | |
1532 | * IOMMU see for that device | |
1533 | */ | |
1534 | amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL, | |
1535 | get_order(alias_table_size)); | |
1536 | if (amd_iommu_alias_table == NULL) | |
1537 | goto free; | |
1538 | ||
1539 | /* IOMMU rlookup table - find the IOMMU for a specific device */ | |
83fd5cc6 JR |
1540 | amd_iommu_rlookup_table = (void *)__get_free_pages( |
1541 | GFP_KERNEL | __GFP_ZERO, | |
fe74c9cf JR |
1542 | get_order(rlookup_table_size)); |
1543 | if (amd_iommu_rlookup_table == NULL) | |
1544 | goto free; | |
1545 | ||
5dc8bff0 JR |
1546 | amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages( |
1547 | GFP_KERNEL | __GFP_ZERO, | |
fe74c9cf JR |
1548 | get_order(MAX_DOMAIN_ID/8)); |
1549 | if (amd_iommu_pd_alloc_bitmap == NULL) | |
1550 | goto free; | |
1551 | ||
9f5f5fb3 JR |
1552 | /* init the device table */ |
1553 | init_device_table(); | |
1554 | ||
fe74c9cf | 1555 | /* |
5dc8bff0 | 1556 | * let all alias entries point to itself |
fe74c9cf | 1557 | */ |
3a61ec38 | 1558 | for (i = 0; i <= amd_iommu_last_bdf; ++i) |
fe74c9cf JR |
1559 | amd_iommu_alias_table[i] = i; |
1560 | ||
fe74c9cf JR |
1561 | /* |
1562 | * never allocate domain 0 because its used as the non-allocated and | |
1563 | * error value placeholder | |
1564 | */ | |
1565 | amd_iommu_pd_alloc_bitmap[0] = 1; | |
1566 | ||
aeb26f55 JR |
1567 | spin_lock_init(&amd_iommu_pd_lock); |
1568 | ||
fe74c9cf JR |
1569 | /* |
1570 | * now the data structures are allocated and basically initialized | |
1571 | * start the real acpi table scan | |
1572 | */ | |
02f3b3f5 JR |
1573 | ret = init_iommu_all(ivrs_base); |
1574 | if (ret) | |
fe74c9cf JR |
1575 | goto free; |
1576 | ||
02f3b3f5 JR |
1577 | ret = init_memory_definitions(ivrs_base); |
1578 | if (ret) | |
3551a708 | 1579 | goto free; |
3551a708 | 1580 | |
23c742db | 1581 | ret = amd_iommu_init_pci(); |
b7cc9554 JR |
1582 | if (ret) |
1583 | goto free; | |
1584 | ||
75f66533 CW |
1585 | enable_iommus(); |
1586 | ||
8704a1ba JR |
1587 | amd_iommu_init_notifier(); |
1588 | ||
1589 | register_syscore_ops(&amd_iommu_syscore_ops); | |
1590 | ||
1591 | out: | |
02f3b3f5 JR |
1592 | /* Don't leak any ACPI memory */ |
1593 | early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size); | |
1594 | ivrs_base = NULL; | |
1595 | ||
8704a1ba JR |
1596 | return ret; |
1597 | ||
1598 | free: | |
1599 | free_on_init_error(); | |
1600 | ||
02f3b3f5 | 1601 | goto out; |
8704a1ba JR |
1602 | } |
1603 | ||
ae295142 | 1604 | static int amd_iommu_enable_interrupts(void) |
3d9761e7 JR |
1605 | { |
1606 | struct amd_iommu *iommu; | |
1607 | int ret = 0; | |
1608 | ||
1609 | for_each_iommu(iommu) { | |
1610 | ret = iommu_init_msi(iommu); | |
1611 | if (ret) | |
1612 | goto out; | |
1613 | } | |
1614 | ||
1615 | out: | |
1616 | return ret; | |
1617 | } | |
1618 | ||
02f3b3f5 JR |
1619 | static bool detect_ivrs(void) |
1620 | { | |
1621 | struct acpi_table_header *ivrs_base; | |
1622 | acpi_size ivrs_size; | |
1623 | acpi_status status; | |
1624 | ||
1625 | status = acpi_get_table_with_size("IVRS", 0, &ivrs_base, &ivrs_size); | |
1626 | if (status == AE_NOT_FOUND) | |
1627 | return false; | |
1628 | else if (ACPI_FAILURE(status)) { | |
1629 | const char *err = acpi_format_exception(status); | |
1630 | pr_err("AMD-Vi: IVRS table error: %s\n", err); | |
1631 | return false; | |
1632 | } | |
1633 | ||
1634 | early_acpi_os_unmap_memory((char __iomem *)ivrs_base, ivrs_size); | |
1635 | ||
1636 | return true; | |
1637 | } | |
1638 | ||
8704a1ba JR |
1639 | /* |
1640 | * This is the core init function for AMD IOMMU hardware in the system. | |
1641 | * This function is called from the generic x86 DMA layer initialization | |
1642 | * code. | |
1643 | * | |
1644 | * The function calls amd_iommu_init_hardware() to setup and enable the | |
1645 | * IOMMU hardware if this has not happened yet. After that the driver | |
1646 | * registers for the DMA-API and for the IOMMU-API as necessary. | |
1647 | */ | |
1648 | static int __init amd_iommu_init(void) | |
1649 | { | |
1650 | int ret = 0; | |
1651 | ||
1652 | ret = amd_iommu_init_hardware(); | |
1653 | if (ret) | |
1654 | goto out; | |
1655 | ||
3d9761e7 JR |
1656 | ret = amd_iommu_enable_interrupts(); |
1657 | if (ret) | |
1658 | goto free; | |
1659 | ||
4751a951 JR |
1660 | if (iommu_pass_through) |
1661 | ret = amd_iommu_init_passthrough(); | |
1662 | else | |
1663 | ret = amd_iommu_init_dma_ops(); | |
f5325094 | 1664 | |
7441e9cb | 1665 | if (ret) |
8704a1ba | 1666 | goto free; |
7441e9cb | 1667 | |
f5325094 JR |
1668 | amd_iommu_init_api(); |
1669 | ||
f2f12b6f SK |
1670 | x86_platform.iommu_shutdown = disable_iommus; |
1671 | ||
4751a951 JR |
1672 | if (iommu_pass_through) |
1673 | goto out; | |
1674 | ||
afa9fdc2 | 1675 | if (amd_iommu_unmap_flush) |
4c6f40d4 | 1676 | printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n"); |
1c655773 | 1677 | else |
4c6f40d4 | 1678 | printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n"); |
1c655773 | 1679 | |
fe74c9cf JR |
1680 | out: |
1681 | return ret; | |
1682 | ||
e82752d8 | 1683 | free: |
8704a1ba | 1684 | disable_iommus(); |
d7f07769 | 1685 | |
8704a1ba | 1686 | free_on_init_error(); |
d7f07769 | 1687 | |
fe74c9cf JR |
1688 | goto out; |
1689 | } | |
1690 | ||
b65233a9 JR |
1691 | /**************************************************************************** |
1692 | * | |
1693 | * Early detect code. This code runs at IOMMU detection time in the DMA | |
1694 | * layer. It just looks if there is an IVRS ACPI table to detect AMD | |
1695 | * IOMMUs | |
1696 | * | |
1697 | ****************************************************************************/ | |
480125ba | 1698 | int __init amd_iommu_detect(void) |
ae7877de | 1699 | { |
02f3b3f5 | 1700 | |
75f1cdf1 | 1701 | if (no_iommu || (iommu_detected && !gart_iommu_aperture)) |
480125ba | 1702 | return -ENODEV; |
ae7877de | 1703 | |
a5235725 | 1704 | if (amd_iommu_disabled) |
480125ba | 1705 | return -ENODEV; |
a5235725 | 1706 | |
02f3b3f5 JR |
1707 | if (!detect_ivrs()) |
1708 | return -ENODEV; | |
11bd04f6 | 1709 | |
02f3b3f5 JR |
1710 | amd_iommu_detected = true; |
1711 | iommu_detected = 1; | |
1712 | x86_init.iommu.iommu_init = amd_iommu_init; | |
1713 | ||
02f3b3f5 | 1714 | return 0; |
ae7877de JR |
1715 | } |
1716 | ||
b65233a9 JR |
1717 | /**************************************************************************** |
1718 | * | |
1719 | * Parsing functions for the AMD IOMMU specific kernel command line | |
1720 | * options. | |
1721 | * | |
1722 | ****************************************************************************/ | |
1723 | ||
fefda117 JR |
1724 | static int __init parse_amd_iommu_dump(char *str) |
1725 | { | |
1726 | amd_iommu_dump = true; | |
1727 | ||
1728 | return 1; | |
1729 | } | |
1730 | ||
918ad6c5 JR |
1731 | static int __init parse_amd_iommu_options(char *str) |
1732 | { | |
1733 | for (; *str; ++str) { | |
695b5676 | 1734 | if (strncmp(str, "fullflush", 9) == 0) |
afa9fdc2 | 1735 | amd_iommu_unmap_flush = true; |
a5235725 JR |
1736 | if (strncmp(str, "off", 3) == 0) |
1737 | amd_iommu_disabled = true; | |
5abcdba4 JR |
1738 | if (strncmp(str, "force_isolation", 15) == 0) |
1739 | amd_iommu_force_isolation = true; | |
918ad6c5 JR |
1740 | } |
1741 | ||
1742 | return 1; | |
1743 | } | |
1744 | ||
fefda117 | 1745 | __setup("amd_iommu_dump", parse_amd_iommu_dump); |
918ad6c5 | 1746 | __setup("amd_iommu=", parse_amd_iommu_options); |
22e6daf4 KRW |
1747 | |
1748 | IOMMU_INIT_FINISH(amd_iommu_detect, | |
1749 | gart_iommu_hole_init, | |
98f1ad25 JR |
1750 | NULL, |
1751 | NULL); | |
400a28a0 JR |
1752 | |
1753 | bool amd_iommu_v2_supported(void) | |
1754 | { | |
1755 | return amd_iommu_v2_present; | |
1756 | } | |
1757 | EXPORT_SYMBOL(amd_iommu_v2_supported); |