]> Git Repo - linux.git/blame - drivers/misc/mei/hw-me.h
Merge branch 'perf-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[linux.git] / drivers / misc / mei / hw-me.h
CommitLineData
9dc64d6a 1/*
66ef5ea9 2 *
9dc64d6a
TW
3 * Intel Management Engine Interface (Intel MEI) Linux driver
4 * Copyright (c) 2003-2012, Intel Corporation.
66ef5ea9 5 *
9dc64d6a
TW
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
66ef5ea9 9 *
9dc64d6a
TW
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
66ef5ea9 14 *
66ef5ea9 15 */
66ef5ea9 16
66ef5ea9 17
66ef5ea9 18
9dc64d6a
TW
19#ifndef _MEI_INTERFACE_H_
20#define _MEI_INTERFACE_H_
66ef5ea9 21
81ec5502 22#include <linux/irqreturn.h>
4ad96db6
TW
23#include <linux/pci.h>
24#include <linux/mei.h>
25
9dc64d6a 26#include "mei_dev.h"
52c34561 27#include "client.h"
66ef5ea9 28
4ad96db6
TW
29/*
30 * mei_cfg - mei device configuration
31 *
32 * @fw_status: FW status
33 * @quirk_probe: device exclusion quirk
7026a5fd 34 * @dma_size: device DMA buffers size
4ad96db6
TW
35 */
36struct mei_cfg {
37 const struct mei_fw_status fw_status;
38 bool (*quirk_probe)(struct pci_dev *pdev);
7026a5fd 39 size_t dma_size[DMA_DSCR_NUM];
4ad96db6
TW
40};
41
42
43#define MEI_PCI_DEVICE(dev, cfg) \
44 .vendor = PCI_VENDOR_ID_INTEL, .device = (dev), \
45 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, \
f5ac3c49 46 .driver_data = (kernel_ulong_t)(cfg),
4ad96db6 47
180ea05b
TW
48#define MEI_ME_RPM_TIMEOUT 500 /* ms */
49
4ad96db6 50/**
ce23139c
AU
51 * struct mei_me_hw - me hw specific data
52 *
4ad96db6 53 * @cfg: per device generation config and ops
bb9f4d26
AU
54 * @mem_addr: io memory address
55 * @pg_state: power gating state
56 * @d0i3_supported: di03 support
8c8d964c 57 * @hbuf_depth: depth of hardware host/write buffer in slots
4ad96db6 58 */
52c34561 59struct mei_me_hw {
4ad96db6 60 const struct mei_cfg *cfg;
52c34561 61 void __iomem *mem_addr;
ba9cdd0e 62 enum mei_pg_state pg_state;
bb9f4d26 63 bool d0i3_supported;
8c8d964c 64 u8 hbuf_depth;
52c34561 65};
66ef5ea9 66
52c34561
TW
67#define to_me_hw(dev) (struct mei_me_hw *)((dev)->hw)
68
f5ac3c49
TW
69/**
70 * enum mei_cfg_idx - indices to platform specific configurations.
71 *
72 * Note: has to be synchronized with mei_cfg_list[]
73 *
74 * @MEI_ME_UNDEF_CFG: Lower sentinel.
75 * @MEI_ME_ICH_CFG: I/O Controller Hub legacy devices.
76 * @MEI_ME_ICH10_CFG: I/O Controller Hub platforms Gen10
77 * @MEI_ME_PCH_CFG: Platform Controller Hub platforms (Up to Gen8).
78 * @MEI_ME_PCH_CPT_PBG_CFG:Platform Controller Hub workstations
79 * with quirk for Node Manager exclusion.
80 * @MEI_ME_PCH8_CFG: Platform Controller Hub Gen8 and newer
81 * client platforms.
82 * @MEI_ME_PCH8_SPS_CFG: Platform Controller Hub Gen8 and newer
83 * servers platforms with quirk for
84 * SPS firmware exclusion.
7026a5fd 85 * @MEI_ME_PCH12_CFG: Platform Controller Hub Gen12 and newer
f5ac3c49
TW
86 * @MEI_ME_NUM_CFG: Upper Sentinel.
87 */
88enum mei_cfg_idx {
89 MEI_ME_UNDEF_CFG,
90 MEI_ME_ICH_CFG,
91 MEI_ME_ICH10_CFG,
92 MEI_ME_PCH_CFG,
93 MEI_ME_PCH_CPT_PBG_CFG,
94 MEI_ME_PCH8_CFG,
95 MEI_ME_PCH8_SPS_CFG,
7026a5fd 96 MEI_ME_PCH12_CFG,
f5ac3c49
TW
97 MEI_ME_NUM_CFG,
98};
99
100const struct mei_cfg *mei_me_get_cfg(kernel_ulong_t idx);
8d929d48
AU
101
102struct mei_device *mei_me_dev_init(struct pci_dev *pdev,
103 const struct mei_cfg *cfg);
66ef5ea9 104
2d1995fc
AU
105int mei_me_pg_enter_sync(struct mei_device *dev);
106int mei_me_pg_exit_sync(struct mei_device *dev);
ba9cdd0e 107
06ecd645
TW
108irqreturn_t mei_me_irq_quick_handler(int irq, void *dev_id);
109irqreturn_t mei_me_irq_thread_handler(int irq, void *dev_id);
110
9dc64d6a 111#endif /* _MEI_INTERFACE_H_ */
This page took 0.403439 seconds and 4 git commands to generate.