]>
Commit | Line | Data |
---|---|---|
5fd54ace | 1 | // SPDX-License-Identifier: GPL-2.0 |
0f2a7930 SS |
2 | /* |
3 | * xHCI host controller driver | |
4 | * | |
5 | * Copyright (C) 2008 Intel Corp. | |
6 | * | |
7 | * Author: Sarah Sharp | |
8 | * Some code borrowed from the Linux EHCI driver. | |
0f2a7930 SS |
9 | */ |
10 | ||
ddba5cd0 MN |
11 | |
12 | #include <linux/slab.h> | |
0f2a7930 SS |
13 | #include <asm/unaligned.h> |
14 | ||
15 | #include "xhci.h" | |
4bdfe4c3 | 16 | #include "xhci-trace.h" |
0f2a7930 | 17 | |
9777e3ce AX |
18 | #define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E) |
19 | #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \ | |
20 | PORT_RC | PORT_PLC | PORT_PE) | |
21 | ||
5693e0b7 MN |
22 | /* USB 3 BOS descriptor and a capability descriptors, combined. |
23 | * Fields will be adjusted and added later in xhci_create_usb3_bos_desc() | |
24 | */ | |
48e82361 SS |
25 | static u8 usb_bos_descriptor [] = { |
26 | USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */ | |
27 | USB_DT_BOS, /* __u8 bDescriptorType */ | |
28 | 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */ | |
29 | 0x1, /* __u8 bNumDeviceCaps */ | |
5693e0b7 | 30 | /* First device capability, SuperSpeed */ |
48e82361 SS |
31 | USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */ |
32 | USB_DT_DEVICE_CAPABILITY, /* Device Capability */ | |
33 | USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */ | |
34 | 0x00, /* bmAttributes, LTM off by default */ | |
35 | USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */ | |
36 | 0x03, /* bFunctionalitySupport, | |
37 | USB 3.0 speed only */ | |
38 | 0x00, /* bU1DevExitLat, set later. */ | |
5693e0b7 MN |
39 | 0x00, 0x00, /* __le16 bU2DevExitLat, set later. */ |
40 | /* Second device capability, SuperSpeedPlus */ | |
5da665fc | 41 | 0x1c, /* bLength 28, will be adjusted later */ |
5693e0b7 MN |
42 | USB_DT_DEVICE_CAPABILITY, /* Device Capability */ |
43 | USB_SSP_CAP_TYPE, /* bDevCapabilityType SUPERSPEED_PLUS */ | |
44 | 0x00, /* bReserved 0 */ | |
5da665fc MN |
45 | 0x23, 0x00, 0x00, 0x00, /* bmAttributes, SSAC=3 SSIC=1 */ |
46 | 0x01, 0x00, /* wFunctionalitySupport */ | |
5693e0b7 | 47 | 0x00, 0x00, /* wReserved 0 */ |
5da665fc MN |
48 | /* Default Sublink Speed Attributes, overwrite if custom PSI exists */ |
49 | 0x34, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, rx, ID = 4 */ | |
50 | 0xb4, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, tx, ID = 4 */ | |
51 | 0x35, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, rx, ID = 5 */ | |
52 | 0xb5, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, tx, ID = 5 */ | |
48e82361 SS |
53 | }; |
54 | ||
5693e0b7 MN |
55 | static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf, |
56 | u16 wLength) | |
57 | { | |
58 | int i, ssa_count; | |
59 | u32 temp; | |
60 | u16 desc_size, ssp_cap_size, ssa_size = 0; | |
61 | bool usb3_1 = false; | |
62 | ||
63 | desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE; | |
64 | ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size; | |
65 | ||
66 | /* does xhci support USB 3.1 Enhanced SuperSpeed */ | |
5da665fc MN |
67 | if (xhci->usb3_rhub.min_rev >= 0x01) { |
68 | /* does xhci provide a PSI table for SSA speed attributes? */ | |
69 | if (xhci->usb3_rhub.psi_count) { | |
70 | /* two SSA entries for each unique PSI ID, RX and TX */ | |
71 | ssa_count = xhci->usb3_rhub.psi_uid_count * 2; | |
72 | ssa_size = ssa_count * sizeof(u32); | |
73 | ssp_cap_size -= 16; /* skip copying the default SSA */ | |
74 | } | |
5693e0b7 MN |
75 | desc_size += ssp_cap_size; |
76 | usb3_1 = true; | |
77 | } | |
78 | memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength)); | |
79 | ||
80 | if (usb3_1) { | |
81 | /* modify bos descriptor bNumDeviceCaps and wTotalLength */ | |
82 | buf[4] += 1; | |
83 | put_unaligned_le16(desc_size + ssa_size, &buf[2]); | |
84 | } | |
85 | ||
86 | if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE) | |
87 | return wLength; | |
88 | ||
89 | /* Indicate whether the host has LTM support. */ | |
90 | temp = readl(&xhci->cap_regs->hcc_params); | |
91 | if (HCC_LTC(temp)) | |
92 | buf[8] |= USB_LTM_SUPPORT; | |
93 | ||
94 | /* Set the U1 and U2 exit latencies. */ | |
95 | if ((xhci->quirks & XHCI_LPM_SUPPORT)) { | |
96 | temp = readl(&xhci->cap_regs->hcs_params3); | |
97 | buf[12] = HCS_U1_LATENCY(temp); | |
98 | put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]); | |
99 | } | |
100 | ||
5da665fc MN |
101 | /* If PSI table exists, add the custom speed attributes from it */ |
102 | if (usb3_1 && xhci->usb3_rhub.psi_count) { | |
7bea22b1 | 103 | u32 ssp_cap_base, bm_attrib, psi, psi_mant, psi_exp; |
5693e0b7 MN |
104 | int offset; |
105 | ||
106 | ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE; | |
107 | ||
108 | if (wLength < desc_size) | |
109 | return wLength; | |
110 | buf[ssp_cap_base] = ssp_cap_size + ssa_size; | |
111 | ||
112 | /* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */ | |
113 | bm_attrib = (ssa_count - 1) & 0x1f; | |
114 | bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5; | |
115 | put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]); | |
116 | ||
117 | if (wLength < desc_size + ssa_size) | |
118 | return wLength; | |
119 | /* | |
120 | * Create the Sublink Speed Attributes (SSA) array. | |
121 | * The xhci PSI field and USB 3.1 SSA fields are very similar, | |
122 | * but link type bits 7:6 differ for values 01b and 10b. | |
123 | * xhci has also only one PSI entry for a symmetric link when | |
124 | * USB 3.1 requires two SSA entries (RX and TX) for every link | |
125 | */ | |
126 | offset = desc_size; | |
127 | for (i = 0; i < xhci->usb3_rhub.psi_count; i++) { | |
128 | psi = xhci->usb3_rhub.psi[i]; | |
129 | psi &= ~USB_SSP_SUBLINK_SPEED_RSVD; | |
7bea22b1 MN |
130 | psi_exp = XHCI_EXT_PORT_PSIE(psi); |
131 | psi_mant = XHCI_EXT_PORT_PSIM(psi); | |
132 | ||
133 | /* Shift to Gbps and set SSP Link BIT(14) if 10Gpbs */ | |
134 | for (; psi_exp < 3; psi_exp++) | |
135 | psi_mant /= 1000; | |
136 | if (psi_mant >= 10) | |
137 | psi |= BIT(14); | |
138 | ||
5693e0b7 MN |
139 | if ((psi & PLT_MASK) == PLT_SYM) { |
140 | /* Symmetric, create SSA RX and TX from one PSI entry */ | |
141 | put_unaligned_le32(psi, &buf[offset]); | |
142 | psi |= 1 << 7; /* turn entry to TX */ | |
143 | offset += 4; | |
144 | if (offset >= desc_size + ssa_size) | |
145 | return desc_size + ssa_size; | |
146 | } else if ((psi & PLT_MASK) == PLT_ASYM_RX) { | |
147 | /* Asymetric RX, flip bits 7:6 for SSA */ | |
148 | psi ^= PLT_MASK; | |
149 | } | |
150 | put_unaligned_le32(psi, &buf[offset]); | |
151 | offset += 4; | |
152 | if (offset >= desc_size + ssa_size) | |
153 | return desc_size + ssa_size; | |
154 | } | |
155 | } | |
156 | /* ssa_size is 0 for other than usb 3.1 hosts */ | |
157 | return desc_size + ssa_size; | |
158 | } | |
48e82361 | 159 | |
4bbb0ace SS |
160 | static void xhci_common_hub_descriptor(struct xhci_hcd *xhci, |
161 | struct usb_hub_descriptor *desc, int ports) | |
0f2a7930 | 162 | { |
0f2a7930 SS |
163 | u16 temp; |
164 | ||
0f2a7930 SS |
165 | desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */ |
166 | desc->bHubContrCurrent = 0; | |
167 | ||
168 | desc->bNbrPorts = ports; | |
0f2a7930 | 169 | temp = 0; |
c8421147 | 170 | /* Bits 1:0 - support per-port power switching, or power always on */ |
0f2a7930 | 171 | if (HCC_PPC(xhci->hcc_params)) |
c8421147 | 172 | temp |= HUB_CHAR_INDV_PORT_LPSM; |
0f2a7930 | 173 | else |
c8421147 | 174 | temp |= HUB_CHAR_NO_LPSM; |
0f2a7930 SS |
175 | /* Bit 2 - root hubs are not part of a compound device */ |
176 | /* Bits 4:3 - individual port over current protection */ | |
c8421147 | 177 | temp |= HUB_CHAR_INDV_PORT_OCPM; |
0f2a7930 SS |
178 | /* Bits 6:5 - no TTs in root ports */ |
179 | /* Bit 7 - no port indicators */ | |
28ccd296 | 180 | desc->wHubCharacteristics = cpu_to_le16(temp); |
0f2a7930 SS |
181 | } |
182 | ||
4bbb0ace SS |
183 | /* Fill in the USB 2.0 roothub descriptor */ |
184 | static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci, | |
185 | struct usb_hub_descriptor *desc) | |
186 | { | |
187 | int ports; | |
188 | u16 temp; | |
189 | __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8]; | |
190 | u32 portsc; | |
191 | unsigned int i; | |
e740b019 | 192 | struct xhci_hub *rhub; |
4bbb0ace | 193 | |
e740b019 MN |
194 | rhub = &xhci->usb2_rhub; |
195 | ports = rhub->num_ports; | |
4bbb0ace | 196 | xhci_common_hub_descriptor(xhci, desc, ports); |
c8421147 | 197 | desc->bDescriptorType = USB_DT_HUB; |
4bbb0ace | 198 | temp = 1 + (ports / 8); |
c8421147 | 199 | desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp; |
4bbb0ace SS |
200 | |
201 | /* The Device Removable bits are reported on a byte granularity. | |
202 | * If the port doesn't exist within that byte, the bit is set to 0. | |
203 | */ | |
204 | memset(port_removable, 0, sizeof(port_removable)); | |
205 | for (i = 0; i < ports; i++) { | |
e740b019 | 206 | portsc = readl(rhub->ports[i]->addr); |
4bbb0ace SS |
207 | /* If a device is removable, PORTSC reports a 0, same as in the |
208 | * hub descriptor DeviceRemovable bits. | |
209 | */ | |
210 | if (portsc & PORT_DEV_REMOVE) | |
211 | /* This math is hairy because bit 0 of DeviceRemovable | |
212 | * is reserved, and bit 1 is for port 1, etc. | |
213 | */ | |
214 | port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8); | |
215 | } | |
216 | ||
217 | /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN | |
218 | * ports on it. The USB 2.0 specification says that there are two | |
219 | * variable length fields at the end of the hub descriptor: | |
220 | * DeviceRemovable and PortPwrCtrlMask. But since we can have less than | |
221 | * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array | |
222 | * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to | |
223 | * 0xFF, so we initialize the both arrays (DeviceRemovable and | |
224 | * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each | |
225 | * set of ports that actually exist. | |
226 | */ | |
227 | memset(desc->u.hs.DeviceRemovable, 0xff, | |
228 | sizeof(desc->u.hs.DeviceRemovable)); | |
229 | memset(desc->u.hs.PortPwrCtrlMask, 0xff, | |
230 | sizeof(desc->u.hs.PortPwrCtrlMask)); | |
231 | ||
232 | for (i = 0; i < (ports + 1 + 7) / 8; i++) | |
233 | memset(&desc->u.hs.DeviceRemovable[i], port_removable[i], | |
234 | sizeof(__u8)); | |
235 | } | |
236 | ||
237 | /* Fill in the USB 3.0 roothub descriptor */ | |
238 | static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci, | |
239 | struct usb_hub_descriptor *desc) | |
240 | { | |
241 | int ports; | |
242 | u16 port_removable; | |
243 | u32 portsc; | |
244 | unsigned int i; | |
e740b019 | 245 | struct xhci_hub *rhub; |
4bbb0ace | 246 | |
e740b019 MN |
247 | rhub = &xhci->usb3_rhub; |
248 | ports = rhub->num_ports; | |
4bbb0ace | 249 | xhci_common_hub_descriptor(xhci, desc, ports); |
c8421147 AD |
250 | desc->bDescriptorType = USB_DT_SS_HUB; |
251 | desc->bDescLength = USB_DT_SS_HUB_SIZE; | |
4bbb0ace SS |
252 | |
253 | /* header decode latency should be zero for roothubs, | |
254 | * see section 4.23.5.2. | |
255 | */ | |
256 | desc->u.ss.bHubHdrDecLat = 0; | |
257 | desc->u.ss.wHubDelay = 0; | |
258 | ||
259 | port_removable = 0; | |
260 | /* bit 0 is reserved, bit 1 is for port 1, etc. */ | |
261 | for (i = 0; i < ports; i++) { | |
e740b019 | 262 | portsc = readl(rhub->ports[i]->addr); |
4bbb0ace SS |
263 | if (portsc & PORT_DEV_REMOVE) |
264 | port_removable |= 1 << (i + 1); | |
265 | } | |
27c411c9 LT |
266 | |
267 | desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable); | |
4bbb0ace SS |
268 | } |
269 | ||
270 | static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci, | |
271 | struct usb_hub_descriptor *desc) | |
272 | { | |
273 | ||
b50107bb | 274 | if (hcd->speed >= HCD_USB3) |
4bbb0ace SS |
275 | xhci_usb3_hub_descriptor(hcd, xhci, desc); |
276 | else | |
277 | xhci_usb2_hub_descriptor(hcd, xhci, desc); | |
278 | ||
279 | } | |
280 | ||
0f2a7930 SS |
281 | static unsigned int xhci_port_speed(unsigned int port_status) |
282 | { | |
283 | if (DEV_LOWSPEED(port_status)) | |
288ead45 | 284 | return USB_PORT_STAT_LOW_SPEED; |
0f2a7930 | 285 | if (DEV_HIGHSPEED(port_status)) |
288ead45 | 286 | return USB_PORT_STAT_HIGH_SPEED; |
0f2a7930 SS |
287 | /* |
288 | * FIXME: Yes, we should check for full speed, but the core uses that as | |
289 | * a default in portspeed() in usb/core/hub.c (which is the only place | |
288ead45 | 290 | * USB_PORT_STAT_*_SPEED is used). |
0f2a7930 SS |
291 | */ |
292 | return 0; | |
293 | } | |
294 | ||
295 | /* | |
296 | * These bits are Read Only (RO) and should be saved and written to the | |
297 | * registers: 0, 3, 10:13, 30 | |
298 | * connect status, over-current status, port speed, and device removable. | |
299 | * connect status and port speed are also sticky - meaning they're in | |
300 | * the AUX well and they aren't changed by a hot, warm, or cold reset. | |
301 | */ | |
302 | #define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30)) | |
303 | /* | |
304 | * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit: | |
305 | * bits 5:8, 9, 14:15, 25:27 | |
306 | * link state, port power, port indicator state, "wake on" enable state | |
307 | */ | |
308 | #define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25)) | |
309 | /* | |
310 | * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect: | |
311 | * bit 4 (port reset) | |
312 | */ | |
313 | #define XHCI_PORT_RW1S ((1<<4)) | |
314 | /* | |
315 | * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect: | |
316 | * bits 1, 17, 18, 19, 20, 21, 22, 23 | |
317 | * port enable/disable, and | |
318 | * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports), | |
319 | * over-current, reset, link state, and L1 change | |
320 | */ | |
321 | #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17)) | |
322 | /* | |
323 | * Bit 16 is RW, and writing a '1' to it causes the link state control to be | |
324 | * latched in | |
325 | */ | |
326 | #define XHCI_PORT_RW ((1<<16)) | |
327 | /* | |
328 | * These bits are Reserved Zero (RsvdZ) and zero should be written to them: | |
329 | * bits 2, 24, 28:31 | |
330 | */ | |
331 | #define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28)) | |
332 | ||
333 | /* | |
334 | * Given a port state, this function returns a value that would result in the | |
335 | * port being in the same state, if the value was written to the port status | |
336 | * control register. | |
337 | * Save Read Only (RO) bits and save read/write bits where | |
338 | * writing a 0 clears the bit and writing a 1 sets the bit (RWS). | |
339 | * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect. | |
340 | */ | |
56192531 | 341 | u32 xhci_port_state_to_neutral(u32 state) |
0f2a7930 SS |
342 | { |
343 | /* Save read-only status and port state */ | |
344 | return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS); | |
345 | } | |
346 | ||
be88fe4f AX |
347 | /* |
348 | * find slot id based on port number. | |
f6ff0ac8 | 349 | * @port: The one-based port number from one of the two split roothubs. |
be88fe4f | 350 | */ |
5233630f SS |
351 | int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
352 | u16 port) | |
be88fe4f AX |
353 | { |
354 | int slot_id; | |
355 | int i; | |
f6ff0ac8 | 356 | enum usb_device_speed speed; |
be88fe4f AX |
357 | |
358 | slot_id = 0; | |
359 | for (i = 0; i < MAX_HC_SLOTS; i++) { | |
2278446e | 360 | if (!xhci->devs[i] || !xhci->devs[i]->udev) |
be88fe4f | 361 | continue; |
f6ff0ac8 | 362 | speed = xhci->devs[i]->udev->speed; |
b50107bb | 363 | if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3)) |
fe30182c | 364 | && xhci->devs[i]->fake_port == port) { |
be88fe4f AX |
365 | slot_id = i; |
366 | break; | |
367 | } | |
368 | } | |
369 | ||
370 | return slot_id; | |
371 | } | |
372 | ||
373 | /* | |
374 | * Stop device | |
375 | * It issues stop endpoint command for EP 0 to 30. And wait the last command | |
376 | * to complete. | |
377 | * suspend will set to 1, if suspend bit need to set in command. | |
378 | */ | |
379 | static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend) | |
380 | { | |
381 | struct xhci_virt_device *virt_dev; | |
382 | struct xhci_command *cmd; | |
383 | unsigned long flags; | |
be88fe4f AX |
384 | int ret; |
385 | int i; | |
386 | ||
387 | ret = 0; | |
388 | virt_dev = xhci->devs[slot_id]; | |
88716a93 JL |
389 | if (!virt_dev) |
390 | return -ENODEV; | |
391 | ||
a711edee FB |
392 | trace_xhci_stop_device(virt_dev); |
393 | ||
103afda0 | 394 | cmd = xhci_alloc_command(xhci, true, GFP_NOIO); |
74e0b564 | 395 | if (!cmd) |
be88fe4f | 396 | return -ENOMEM; |
be88fe4f AX |
397 | |
398 | spin_lock_irqsave(&xhci->lock, flags); | |
399 | for (i = LAST_EP_INDEX; i > 0; i--) { | |
ddba5cd0 | 400 | if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) { |
28a2369f | 401 | struct xhci_ep_ctx *ep_ctx; |
ddba5cd0 | 402 | struct xhci_command *command; |
28a2369f SS |
403 | |
404 | ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, i); | |
405 | ||
406 | /* Check ep is running, required by AMD SNPS 3.1 xHC */ | |
407 | if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_RUNNING) | |
408 | continue; | |
409 | ||
103afda0 | 410 | command = xhci_alloc_command(xhci, false, GFP_NOWAIT); |
ddba5cd0 MN |
411 | if (!command) { |
412 | spin_unlock_irqrestore(&xhci->lock, flags); | |
b3207c65 MR |
413 | ret = -ENOMEM; |
414 | goto cmd_cleanup; | |
415 | } | |
416 | ||
417 | ret = xhci_queue_stop_endpoint(xhci, command, slot_id, | |
418 | i, suspend); | |
419 | if (ret) { | |
420 | spin_unlock_irqrestore(&xhci->lock, flags); | |
421 | xhci_free_command(xhci, command); | |
422 | goto cmd_cleanup; | |
ddba5cd0 | 423 | } |
ddba5cd0 | 424 | } |
be88fe4f | 425 | } |
b3207c65 MR |
426 | ret = xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend); |
427 | if (ret) { | |
428 | spin_unlock_irqrestore(&xhci->lock, flags); | |
429 | goto cmd_cleanup; | |
430 | } | |
431 | ||
be88fe4f AX |
432 | xhci_ring_cmd_db(xhci); |
433 | spin_unlock_irqrestore(&xhci->lock, flags); | |
434 | ||
435 | /* Wait for last stop endpoint command to finish */ | |
c311e391 MN |
436 | wait_for_completion(cmd->completion); |
437 | ||
0b7c105a | 438 | if (cmd->status == COMP_COMMAND_ABORTED || |
604d02a2 | 439 | cmd->status == COMP_COMMAND_RING_STOPPED) { |
c311e391 | 440 | xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n"); |
be88fe4f | 441 | ret = -ETIME; |
be88fe4f | 442 | } |
b3207c65 MR |
443 | |
444 | cmd_cleanup: | |
be88fe4f AX |
445 | xhci_free_command(xhci, cmd); |
446 | return ret; | |
447 | } | |
448 | ||
449 | /* | |
450 | * Ring device, it rings the all doorbells unconditionally. | |
451 | */ | |
56192531 | 452 | void xhci_ring_device(struct xhci_hcd *xhci, int slot_id) |
be88fe4f | 453 | { |
b7f9696b HG |
454 | int i, s; |
455 | struct xhci_virt_ep *ep; | |
456 | ||
457 | for (i = 0; i < LAST_EP_INDEX + 1; i++) { | |
458 | ep = &xhci->devs[slot_id]->eps[i]; | |
be88fe4f | 459 | |
b7f9696b HG |
460 | if (ep->ep_state & EP_HAS_STREAMS) { |
461 | for (s = 1; s < ep->stream_info->num_streams; s++) | |
462 | xhci_ring_ep_doorbell(xhci, slot_id, i, s); | |
463 | } else if (ep->ring && ep->ring->dequeue) { | |
be88fe4f | 464 | xhci_ring_ep_doorbell(xhci, slot_id, i, 0); |
b7f9696b HG |
465 | } |
466 | } | |
be88fe4f AX |
467 | |
468 | return; | |
469 | } | |
470 | ||
f6ff0ac8 | 471 | static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci, |
28ccd296 | 472 | u16 wIndex, __le32 __iomem *addr, u32 port_status) |
6219c047 | 473 | { |
6dd0a3a7 | 474 | /* Don't allow the USB core to disable SuperSpeed ports. */ |
b50107bb | 475 | if (hcd->speed >= HCD_USB3) { |
6dd0a3a7 SS |
476 | xhci_dbg(xhci, "Ignoring request to disable " |
477 | "SuperSpeed port.\n"); | |
478 | return; | |
479 | } | |
480 | ||
41135de1 FB |
481 | if (xhci->quirks & XHCI_BROKEN_PORT_PED) { |
482 | xhci_dbg(xhci, | |
483 | "Broken Port Enabled/Disabled, ignoring port disable request.\n"); | |
484 | return; | |
485 | } | |
486 | ||
6219c047 | 487 | /* Write 1 to disable the port */ |
204b7793 | 488 | writel(port_status | PORT_PE, addr); |
b0ba9720 | 489 | port_status = readl(addr); |
6219c047 SS |
490 | xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n", |
491 | wIndex, port_status); | |
492 | } | |
493 | ||
34fb562a | 494 | static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue, |
28ccd296 | 495 | u16 wIndex, __le32 __iomem *addr, u32 port_status) |
34fb562a SS |
496 | { |
497 | char *port_change_bit; | |
498 | u32 status; | |
499 | ||
500 | switch (wValue) { | |
501 | case USB_PORT_FEAT_C_RESET: | |
502 | status = PORT_RC; | |
503 | port_change_bit = "reset"; | |
504 | break; | |
a11496eb AX |
505 | case USB_PORT_FEAT_C_BH_PORT_RESET: |
506 | status = PORT_WRC; | |
507 | port_change_bit = "warm(BH) reset"; | |
508 | break; | |
34fb562a SS |
509 | case USB_PORT_FEAT_C_CONNECTION: |
510 | status = PORT_CSC; | |
511 | port_change_bit = "connect"; | |
512 | break; | |
513 | case USB_PORT_FEAT_C_OVER_CURRENT: | |
514 | status = PORT_OCC; | |
515 | port_change_bit = "over-current"; | |
516 | break; | |
6219c047 SS |
517 | case USB_PORT_FEAT_C_ENABLE: |
518 | status = PORT_PEC; | |
519 | port_change_bit = "enable/disable"; | |
520 | break; | |
be88fe4f AX |
521 | case USB_PORT_FEAT_C_SUSPEND: |
522 | status = PORT_PLC; | |
523 | port_change_bit = "suspend/resume"; | |
524 | break; | |
85387c0e AX |
525 | case USB_PORT_FEAT_C_PORT_LINK_STATE: |
526 | status = PORT_PLC; | |
527 | port_change_bit = "link state"; | |
528 | break; | |
9425183d LB |
529 | case USB_PORT_FEAT_C_PORT_CONFIG_ERROR: |
530 | status = PORT_CEC; | |
531 | port_change_bit = "config error"; | |
532 | break; | |
34fb562a SS |
533 | default: |
534 | /* Should never happen */ | |
535 | return; | |
536 | } | |
537 | /* Change bits are all write 1 to clear */ | |
204b7793 | 538 | writel(port_status | status, addr); |
b0ba9720 | 539 | port_status = readl(addr); |
34fb562a SS |
540 | xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n", |
541 | port_change_bit, wIndex, port_status); | |
542 | } | |
543 | ||
ffd4b4fc MN |
544 | struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd) |
545 | { | |
546 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
547 | ||
548 | if (hcd->speed >= HCD_USB3) | |
549 | return &xhci->usb3_rhub; | |
550 | return &xhci->usb2_rhub; | |
551 | } | |
552 | ||
a6ff6cbf GZ |
553 | /* |
554 | * xhci_set_port_power() must be called with xhci->lock held. | |
555 | * It will release and re-aquire the lock while calling ACPI | |
556 | * method. | |
557 | */ | |
558 | static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd, | |
ec1dafe8 | 559 | u16 index, bool on, unsigned long *flags) |
a6ff6cbf | 560 | { |
e740b019 MN |
561 | struct xhci_hub *rhub; |
562 | struct xhci_port *port; | |
a6ff6cbf | 563 | u32 temp; |
a6ff6cbf | 564 | |
e740b019 MN |
565 | rhub = xhci_get_rhub(hcd); |
566 | port = rhub->ports[index]; | |
567 | temp = readl(port->addr); | |
a6ff6cbf GZ |
568 | temp = xhci_port_state_to_neutral(temp); |
569 | if (on) { | |
570 | /* Power on */ | |
e740b019 MN |
571 | writel(temp | PORT_POWER, port->addr); |
572 | temp = readl(port->addr); | |
a6ff6cbf GZ |
573 | xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", |
574 | index, temp); | |
575 | } else { | |
576 | /* Power off */ | |
e740b019 | 577 | writel(temp & ~PORT_POWER, port->addr); |
a6ff6cbf GZ |
578 | } |
579 | ||
ec1dafe8 | 580 | spin_unlock_irqrestore(&xhci->lock, *flags); |
a6ff6cbf GZ |
581 | temp = usb_acpi_power_manageable(hcd->self.root_hub, |
582 | index); | |
583 | if (temp) | |
584 | usb_acpi_set_power_state(hcd->self.root_hub, | |
585 | index, on); | |
ec1dafe8 | 586 | spin_lock_irqsave(&xhci->lock, *flags); |
a6ff6cbf GZ |
587 | } |
588 | ||
0f1d832e GZ |
589 | static void xhci_port_set_test_mode(struct xhci_hcd *xhci, |
590 | u16 test_mode, u16 wIndex) | |
591 | { | |
592 | u32 temp; | |
e740b019 | 593 | struct xhci_port *port; |
0f1d832e | 594 | |
e740b019 MN |
595 | /* xhci only supports test mode for usb2 ports */ |
596 | port = xhci->usb2_rhub.ports[wIndex]; | |
597 | temp = readl(port->addr + PORTPMSC); | |
0f1d832e | 598 | temp |= test_mode << PORT_TEST_MODE_SHIFT; |
e740b019 | 599 | writel(temp, port->addr + PORTPMSC); |
0f1d832e GZ |
600 | xhci->test_mode = test_mode; |
601 | if (test_mode == TEST_FORCE_EN) | |
602 | xhci_start(xhci); | |
603 | } | |
604 | ||
605 | static int xhci_enter_test_mode(struct xhci_hcd *xhci, | |
ec1dafe8 | 606 | u16 test_mode, u16 wIndex, unsigned long *flags) |
0f1d832e GZ |
607 | { |
608 | int i, retval; | |
609 | ||
610 | /* Disable all Device Slots */ | |
611 | xhci_dbg(xhci, "Disable all slots\n"); | |
576d5546 | 612 | spin_unlock_irqrestore(&xhci->lock, *flags); |
0f1d832e | 613 | for (i = 1; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) { |
b64149ca LB |
614 | if (!xhci->devs[i]) |
615 | continue; | |
616 | ||
cd3f1790 | 617 | retval = xhci_disable_slot(xhci, i); |
0f1d832e GZ |
618 | if (retval) |
619 | xhci_err(xhci, "Failed to disable slot %d, %d. Enter test mode anyway\n", | |
620 | i, retval); | |
621 | } | |
576d5546 | 622 | spin_lock_irqsave(&xhci->lock, *flags); |
0f1d832e GZ |
623 | /* Put all ports to the Disable state by clear PP */ |
624 | xhci_dbg(xhci, "Disable all port (PP = 0)\n"); | |
625 | /* Power off USB3 ports*/ | |
e740b019 | 626 | for (i = 0; i < xhci->usb3_rhub.num_ports; i++) |
ec1dafe8 | 627 | xhci_set_port_power(xhci, xhci->shared_hcd, i, false, flags); |
0f1d832e | 628 | /* Power off USB2 ports*/ |
e740b019 | 629 | for (i = 0; i < xhci->usb2_rhub.num_ports; i++) |
ec1dafe8 | 630 | xhci_set_port_power(xhci, xhci->main_hcd, i, false, flags); |
0f1d832e GZ |
631 | /* Stop the controller */ |
632 | xhci_dbg(xhci, "Stop controller\n"); | |
633 | retval = xhci_halt(xhci); | |
634 | if (retval) | |
635 | return retval; | |
636 | /* Disable runtime PM for test mode */ | |
637 | pm_runtime_forbid(xhci_to_hcd(xhci)->self.controller); | |
638 | /* Set PORTPMSC.PTC field to enter selected test mode */ | |
639 | /* Port is selected by wIndex. port_id = wIndex + 1 */ | |
640 | xhci_dbg(xhci, "Enter Test Mode: %d, Port_id=%d\n", | |
641 | test_mode, wIndex + 1); | |
642 | xhci_port_set_test_mode(xhci, test_mode, wIndex); | |
643 | return retval; | |
644 | } | |
645 | ||
646 | static int xhci_exit_test_mode(struct xhci_hcd *xhci) | |
647 | { | |
648 | int retval; | |
649 | ||
650 | if (!xhci->test_mode) { | |
651 | xhci_err(xhci, "Not in test mode, do nothing.\n"); | |
652 | return 0; | |
653 | } | |
654 | if (xhci->test_mode == TEST_FORCE_EN && | |
655 | !(xhci->xhc_state & XHCI_STATE_HALTED)) { | |
656 | retval = xhci_halt(xhci); | |
657 | if (retval) | |
658 | return retval; | |
659 | } | |
660 | pm_runtime_allow(xhci_to_hcd(xhci)->self.controller); | |
661 | xhci->test_mode = 0; | |
662 | return xhci_reset(xhci); | |
663 | } | |
664 | ||
6b7f40f7 MN |
665 | void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port, |
666 | u32 link_state) | |
c9682dff AX |
667 | { |
668 | u32 temp; | |
669 | ||
6b7f40f7 | 670 | temp = readl(port->addr); |
c9682dff AX |
671 | temp = xhci_port_state_to_neutral(temp); |
672 | temp &= ~PORT_PLS_MASK; | |
673 | temp |= PORT_LINK_STROBE | link_state; | |
6b7f40f7 | 674 | writel(temp, port->addr); |
c9682dff AX |
675 | } |
676 | ||
ed384bd3 | 677 | static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci, |
fdcf74ff | 678 | struct xhci_port *port, u16 wake_mask) |
4296c70a SS |
679 | { |
680 | u32 temp; | |
681 | ||
fdcf74ff | 682 | temp = readl(port->addr); |
4296c70a SS |
683 | temp = xhci_port_state_to_neutral(temp); |
684 | ||
685 | if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT) | |
686 | temp |= PORT_WKCONN_E; | |
687 | else | |
688 | temp &= ~PORT_WKCONN_E; | |
689 | ||
690 | if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT) | |
691 | temp |= PORT_WKDISC_E; | |
692 | else | |
693 | temp &= ~PORT_WKDISC_E; | |
694 | ||
695 | if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT) | |
696 | temp |= PORT_WKOC_E; | |
697 | else | |
698 | temp &= ~PORT_WKOC_E; | |
699 | ||
fdcf74ff | 700 | writel(temp, port->addr); |
4296c70a SS |
701 | } |
702 | ||
d2f52c9e | 703 | /* Test and clear port RWC bit */ |
eaefcf24 MN |
704 | void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port, |
705 | u32 port_bit) | |
d2f52c9e AX |
706 | { |
707 | u32 temp; | |
708 | ||
eaefcf24 | 709 | temp = readl(port->addr); |
d2f52c9e AX |
710 | if (temp & port_bit) { |
711 | temp = xhci_port_state_to_neutral(temp); | |
712 | temp |= port_bit; | |
eaefcf24 | 713 | writel(temp, port->addr); |
d2f52c9e AX |
714 | } |
715 | } | |
716 | ||
063ebeb4 SS |
717 | /* Updates Link Status for USB 2.1 port */ |
718 | static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg) | |
719 | { | |
720 | if ((status_reg & PORT_PLS_MASK) == XDEV_U2) | |
721 | *status |= USB_PORT_STAT_L1; | |
722 | } | |
723 | ||
8bea2bd3 | 724 | /* Updates Link Status for super Speed port */ |
96908589 FB |
725 | static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci, |
726 | u32 *status, u32 status_reg) | |
8bea2bd3 SL |
727 | { |
728 | u32 pls = status_reg & PORT_PLS_MASK; | |
729 | ||
730 | /* resume state is a xHCI internal state. | |
243292a2 ZJC |
731 | * Do not report it to usb core, instead, pretend to be U3, |
732 | * thus usb core knows it's not ready for transfer | |
8bea2bd3 | 733 | */ |
243292a2 ZJC |
734 | if (pls == XDEV_RESUME) { |
735 | *status |= USB_SS_PORT_LS_U3; | |
8bea2bd3 | 736 | return; |
243292a2 | 737 | } |
8bea2bd3 SL |
738 | |
739 | /* When the CAS bit is set then warm reset | |
740 | * should be performed on port | |
741 | */ | |
742 | if (status_reg & PORT_CAS) { | |
743 | /* The CAS bit can be set while the port is | |
744 | * in any link state. | |
745 | * Only roothubs have CAS bit, so we | |
746 | * pretend to be in compliance mode | |
747 | * unless we're already in compliance | |
748 | * or the inactive state. | |
749 | */ | |
750 | if (pls != USB_SS_PORT_LS_COMP_MOD && | |
751 | pls != USB_SS_PORT_LS_SS_INACTIVE) { | |
752 | pls = USB_SS_PORT_LS_COMP_MOD; | |
753 | } | |
754 | /* Return also connection bit - | |
755 | * hub state machine resets port | |
756 | * when this bit is set. | |
757 | */ | |
758 | pls |= USB_PORT_STAT_CONNECTION; | |
71c731a2 AC |
759 | } else { |
760 | /* | |
761 | * If CAS bit isn't set but the Port is already at | |
762 | * Compliance Mode, fake a connection so the USB core | |
763 | * notices the Compliance state and resets the port. | |
764 | * This resolves an issue generated by the SN65LVPE502CP | |
765 | * in which sometimes the port enters compliance mode | |
766 | * caused by a delay on the host-device negotiation. | |
767 | */ | |
96908589 FB |
768 | if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && |
769 | (pls == USB_SS_PORT_LS_COMP_MOD)) | |
71c731a2 | 770 | pls |= USB_PORT_STAT_CONNECTION; |
8bea2bd3 | 771 | } |
71c731a2 | 772 | |
8bea2bd3 SL |
773 | /* update status field */ |
774 | *status |= pls; | |
775 | } | |
776 | ||
71c731a2 AC |
777 | /* |
778 | * Function for Compliance Mode Quirk. | |
779 | * | |
780 | * This Function verifies if all xhc USB3 ports have entered U0, if so, | |
781 | * the compliance mode timer is deleted. A port won't enter | |
782 | * compliance mode if it has previously entered U0. | |
783 | */ | |
5f20cf12 SK |
784 | static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status, |
785 | u16 wIndex) | |
71c731a2 | 786 | { |
e740b019 | 787 | u32 all_ports_seen_u0 = ((1 << xhci->usb3_rhub.num_ports) - 1); |
71c731a2 AC |
788 | bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0); |
789 | ||
790 | if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK)) | |
791 | return; | |
792 | ||
793 | if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) { | |
794 | xhci->port_status_u0 |= 1 << wIndex; | |
795 | if (xhci->port_status_u0 == all_ports_seen_u0) { | |
796 | del_timer_sync(&xhci->comp_mode_recovery_timer); | |
4bdfe4c3 XR |
797 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
798 | "All USB3 ports have entered U0 already!"); | |
799 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, | |
800 | "Compliance Mode Recovery Timer Deleted."); | |
71c731a2 AC |
801 | } |
802 | } | |
803 | } | |
804 | ||
395f5409 MN |
805 | static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li) |
806 | { | |
807 | u32 ext_stat = 0; | |
808 | int speed_id; | |
809 | ||
810 | /* only support rx and tx lane counts of 1 in usb3.1 spec */ | |
811 | speed_id = DEV_PORT_SPEED(raw_port_status); | |
812 | ext_stat |= speed_id; /* bits 3:0, RX speed id */ | |
813 | ext_stat |= speed_id << 4; /* bits 7:4, TX speed id */ | |
814 | ||
815 | ext_stat |= PORT_RX_LANES(port_li) << 8; /* bits 11:8 Rx lane count */ | |
816 | ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */ | |
817 | ||
818 | return ext_stat; | |
819 | } | |
820 | ||
eae5b176 SS |
821 | /* |
822 | * Converts a raw xHCI port status into the format that external USB 2.0 or USB | |
823 | * 3.0 hubs use. | |
824 | * | |
825 | * Possible side effects: | |
826 | * - Mark a port as being done with device resume, | |
827 | * and ring the endpoint doorbells. | |
828 | * - Stop the Synopsys redriver Compliance Mode polling. | |
8b3d4570 | 829 | * - Drop and reacquire the xHCI lock, in order to wait for port resume. |
eae5b176 SS |
830 | */ |
831 | static u32 xhci_get_port_status(struct usb_hcd *hcd, | |
832 | struct xhci_bus_state *bus_state, | |
eaefcf24 | 833 | u16 wIndex, u32 raw_port_status, |
8b3d4570 SS |
834 | unsigned long flags) |
835 | __releases(&xhci->lock) | |
836 | __acquires(&xhci->lock) | |
eae5b176 SS |
837 | { |
838 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
839 | u32 status = 0; | |
840 | int slot_id; | |
e740b019 MN |
841 | struct xhci_hub *rhub; |
842 | struct xhci_port *port; | |
843 | ||
844 | rhub = xhci_get_rhub(hcd); | |
845 | port = rhub->ports[wIndex]; | |
eae5b176 SS |
846 | |
847 | /* wPortChange bits */ | |
848 | if (raw_port_status & PORT_CSC) | |
849 | status |= USB_PORT_STAT_C_CONNECTION << 16; | |
850 | if (raw_port_status & PORT_PEC) | |
851 | status |= USB_PORT_STAT_C_ENABLE << 16; | |
852 | if ((raw_port_status & PORT_OCC)) | |
853 | status |= USB_PORT_STAT_C_OVERCURRENT << 16; | |
854 | if ((raw_port_status & PORT_RC)) | |
855 | status |= USB_PORT_STAT_C_RESET << 16; | |
856 | /* USB3.0 only */ | |
b50107bb | 857 | if (hcd->speed >= HCD_USB3) { |
aca3a048 ZJC |
858 | /* Port link change with port in resume state should not be |
859 | * reported to usbcore, as this is an internal state to be | |
860 | * handled by xhci driver. Reporting PLC to usbcore may | |
861 | * cause usbcore clearing PLC first and port change event | |
862 | * irq won't be generated. | |
863 | */ | |
864 | if ((raw_port_status & PORT_PLC) && | |
865 | (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) | |
eae5b176 SS |
866 | status |= USB_PORT_STAT_C_LINK_STATE << 16; |
867 | if ((raw_port_status & PORT_WRC)) | |
868 | status |= USB_PORT_STAT_C_BH_RESET << 16; | |
9425183d LB |
869 | if ((raw_port_status & PORT_CEC)) |
870 | status |= USB_PORT_STAT_C_CONFIG_ERROR << 16; | |
eae5b176 SS |
871 | } |
872 | ||
b50107bb | 873 | if (hcd->speed < HCD_USB3) { |
eae5b176 SS |
874 | if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3 |
875 | && (raw_port_status & PORT_POWER)) | |
876 | status |= USB_PORT_STAT_SUSPEND; | |
877 | } | |
878 | if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME && | |
958c0bd8 | 879 | !DEV_SUPERSPEED_ANY(raw_port_status) && hcd->speed < HCD_USB3) { |
eae5b176 SS |
880 | if ((raw_port_status & PORT_RESET) || |
881 | !(raw_port_status & PORT_PE)) | |
882 | return 0xffffffff; | |
f69115fd MN |
883 | /* did port event handler already start resume timing? */ |
884 | if (!bus_state->resume_done[wIndex]) { | |
885 | /* If not, maybe we are in a host initated resume? */ | |
886 | if (test_bit(wIndex, &bus_state->resuming_ports)) { | |
887 | /* Host initated resume doesn't time the resume | |
888 | * signalling using resume_done[]. | |
889 | * It manually sets RESUME state, sleeps 20ms | |
890 | * and sets U0 state. This should probably be | |
891 | * changed, but not right now. | |
892 | */ | |
893 | } else { | |
894 | /* port resume was discovered now and here, | |
895 | * start resume timing | |
896 | */ | |
897 | unsigned long timeout = jiffies + | |
898 | msecs_to_jiffies(USB_RESUME_TIMEOUT); | |
899 | ||
900 | set_bit(wIndex, &bus_state->resuming_ports); | |
901 | bus_state->resume_done[wIndex] = timeout; | |
902 | mod_timer(&hcd->rh_timer, timeout); | |
330e2d61 | 903 | usb_hcd_start_port_resume(&hcd->self, wIndex); |
f69115fd MN |
904 | } |
905 | /* Has resume been signalled for USB_RESUME_TIME yet? */ | |
906 | } else if (time_after_eq(jiffies, | |
907 | bus_state->resume_done[wIndex])) { | |
8b3d4570 SS |
908 | int time_left; |
909 | ||
eae5b176 SS |
910 | xhci_dbg(xhci, "Resume USB2 port %d\n", |
911 | wIndex + 1); | |
912 | bus_state->resume_done[wIndex] = 0; | |
913 | clear_bit(wIndex, &bus_state->resuming_ports); | |
8b3d4570 SS |
914 | |
915 | set_bit(wIndex, &bus_state->rexit_ports); | |
a54408d0 | 916 | |
eaefcf24 | 917 | xhci_test_and_clear_bit(xhci, port, PORT_PLC); |
6b7f40f7 | 918 | xhci_set_link_state(xhci, port, XDEV_U0); |
8b3d4570 SS |
919 | |
920 | spin_unlock_irqrestore(&xhci->lock, flags); | |
921 | time_left = wait_for_completion_timeout( | |
922 | &bus_state->rexit_done[wIndex], | |
923 | msecs_to_jiffies( | |
a5baeaea | 924 | XHCI_MAX_REXIT_TIMEOUT_MS)); |
8b3d4570 SS |
925 | spin_lock_irqsave(&xhci->lock, flags); |
926 | ||
927 | if (time_left) { | |
928 | slot_id = xhci_find_slot_id_by_port(hcd, | |
929 | xhci, wIndex + 1); | |
930 | if (!slot_id) { | |
931 | xhci_dbg(xhci, "slot_id is zero\n"); | |
932 | return 0xffffffff; | |
933 | } | |
934 | xhci_ring_device(xhci, slot_id); | |
935 | } else { | |
e740b019 | 936 | int port_status = readl(port->addr); |
8b3d4570 | 937 | xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n", |
a5baeaea | 938 | XHCI_MAX_REXIT_TIMEOUT_MS, |
8b3d4570 SS |
939 | port_status); |
940 | status |= USB_PORT_STAT_SUSPEND; | |
941 | clear_bit(wIndex, &bus_state->rexit_ports); | |
eae5b176 | 942 | } |
8b3d4570 | 943 | |
330e2d61 | 944 | usb_hcd_end_port_resume(&hcd->self, wIndex); |
eae5b176 SS |
945 | bus_state->port_c_suspend |= 1 << wIndex; |
946 | bus_state->suspended_ports &= ~(1 << wIndex); | |
947 | } else { | |
948 | /* | |
949 | * The resume has been signaling for less than | |
f69115fd MN |
950 | * USB_RESUME_TIME. Report the port status as SUSPEND, |
951 | * let the usbcore check port status again and clear | |
952 | * resume signaling later. | |
eae5b176 SS |
953 | */ |
954 | status |= USB_PORT_STAT_SUSPEND; | |
955 | } | |
956 | } | |
f69115fd MN |
957 | /* |
958 | * Clear stale usb2 resume signalling variables in case port changed | |
959 | * state during resume signalling. For example on error | |
960 | */ | |
961 | if ((bus_state->resume_done[wIndex] || | |
962 | test_bit(wIndex, &bus_state->resuming_ports)) && | |
963 | (raw_port_status & PORT_PLS_MASK) != XDEV_U3 && | |
964 | (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) { | |
965 | bus_state->resume_done[wIndex] = 0; | |
966 | clear_bit(wIndex, &bus_state->resuming_ports); | |
330e2d61 | 967 | usb_hcd_end_port_resume(&hcd->self, wIndex); |
f69115fd MN |
968 | } |
969 | ||
970 | ||
dad67d5f MN |
971 | if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 && |
972 | (raw_port_status & PORT_POWER)) { | |
973 | if (bus_state->suspended_ports & (1 << wIndex)) { | |
974 | bus_state->suspended_ports &= ~(1 << wIndex); | |
975 | if (hcd->speed < HCD_USB3) | |
976 | bus_state->port_c_suspend |= 1 << wIndex; | |
977 | } | |
978 | bus_state->resume_done[wIndex] = 0; | |
979 | clear_bit(wIndex, &bus_state->resuming_ports); | |
eae5b176 SS |
980 | } |
981 | if (raw_port_status & PORT_CONNECT) { | |
982 | status |= USB_PORT_STAT_CONNECTION; | |
983 | status |= xhci_port_speed(raw_port_status); | |
984 | } | |
985 | if (raw_port_status & PORT_PE) | |
986 | status |= USB_PORT_STAT_ENABLE; | |
987 | if (raw_port_status & PORT_OC) | |
988 | status |= USB_PORT_STAT_OVERCURRENT; | |
989 | if (raw_port_status & PORT_RESET) | |
990 | status |= USB_PORT_STAT_RESET; | |
991 | if (raw_port_status & PORT_POWER) { | |
b50107bb | 992 | if (hcd->speed >= HCD_USB3) |
eae5b176 SS |
993 | status |= USB_SS_PORT_STAT_POWER; |
994 | else | |
995 | status |= USB_PORT_STAT_POWER; | |
996 | } | |
063ebeb4 | 997 | /* Update Port Link State */ |
b50107bb | 998 | if (hcd->speed >= HCD_USB3) { |
96908589 | 999 | xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status); |
eae5b176 SS |
1000 | /* |
1001 | * Verify if all USB3 Ports Have entered U0 already. | |
1002 | * Delete Compliance Mode Timer if so. | |
1003 | */ | |
1004 | xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex); | |
063ebeb4 SS |
1005 | } else { |
1006 | xhci_hub_report_usb2_link_state(&status, raw_port_status); | |
eae5b176 SS |
1007 | } |
1008 | if (bus_state->port_c_suspend & (1 << wIndex)) | |
5e6389fd | 1009 | status |= USB_PORT_STAT_C_SUSPEND << 16; |
eae5b176 SS |
1010 | |
1011 | return status; | |
1012 | } | |
1013 | ||
0f2a7930 SS |
1014 | int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, |
1015 | u16 wIndex, char *buf, u16 wLength) | |
1016 | { | |
1017 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
a0885924 | 1018 | int max_ports; |
0f2a7930 | 1019 | unsigned long flags; |
c9682dff | 1020 | u32 temp, status; |
0f2a7930 | 1021 | int retval = 0; |
be88fe4f | 1022 | int slot_id; |
20b67cf5 | 1023 | struct xhci_bus_state *bus_state; |
2c441780 | 1024 | u16 link_state = 0; |
4296c70a | 1025 | u16 wake_mask = 0; |
797b0ca5 | 1026 | u16 timeout = 0; |
0f1d832e | 1027 | u16 test_mode = 0; |
e740b019 MN |
1028 | struct xhci_hub *rhub; |
1029 | struct xhci_port **ports; | |
0f2a7930 | 1030 | |
e740b019 MN |
1031 | rhub = xhci_get_rhub(hcd); |
1032 | ports = rhub->ports; | |
925f349d | 1033 | max_ports = rhub->num_ports; |
20b67cf5 | 1034 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
0f2a7930 SS |
1035 | |
1036 | spin_lock_irqsave(&xhci->lock, flags); | |
1037 | switch (typeReq) { | |
1038 | case GetHubStatus: | |
1039 | /* No power source, over-current reported per port */ | |
1040 | memset(buf, 0, 4); | |
1041 | break; | |
1042 | case GetHubDescriptor: | |
4bbb0ace SS |
1043 | /* Check to make sure userspace is asking for the USB 3.0 hub |
1044 | * descriptor for the USB 3.0 roothub. If not, we stall the | |
1045 | * endpoint, like external hubs do. | |
1046 | */ | |
b50107bb | 1047 | if (hcd->speed >= HCD_USB3 && |
4bbb0ace SS |
1048 | (wLength < USB_DT_SS_HUB_SIZE || |
1049 | wValue != (USB_DT_SS_HUB << 8))) { | |
1050 | xhci_dbg(xhci, "Wrong hub descriptor type for " | |
1051 | "USB 3.0 roothub.\n"); | |
1052 | goto error; | |
1053 | } | |
f6ff0ac8 SS |
1054 | xhci_hub_descriptor(hcd, xhci, |
1055 | (struct usb_hub_descriptor *) buf); | |
0f2a7930 | 1056 | break; |
48e82361 SS |
1057 | case DeviceRequest | USB_REQ_GET_DESCRIPTOR: |
1058 | if ((wValue & 0xff00) != (USB_DT_BOS << 8)) | |
1059 | goto error; | |
1060 | ||
5693e0b7 | 1061 | if (hcd->speed < HCD_USB3) |
48e82361 SS |
1062 | goto error; |
1063 | ||
5693e0b7 | 1064 | retval = xhci_create_usb3_bos_desc(xhci, buf, wLength); |
48e82361 | 1065 | spin_unlock_irqrestore(&xhci->lock, flags); |
5693e0b7 | 1066 | return retval; |
0f2a7930 | 1067 | case GetPortStatus: |
a0885924 | 1068 | if (!wIndex || wIndex > max_ports) |
0f2a7930 SS |
1069 | goto error; |
1070 | wIndex--; | |
e740b019 | 1071 | temp = readl(ports[wIndex]->addr); |
d9f11ba9 MN |
1072 | if (temp == ~(u32)0) { |
1073 | xhci_hc_died(xhci); | |
f9de8151 SS |
1074 | retval = -ENODEV; |
1075 | break; | |
1076 | } | |
28c06e58 | 1077 | trace_xhci_get_port_status(wIndex, temp); |
eaefcf24 MN |
1078 | status = xhci_get_port_status(hcd, bus_state, wIndex, temp, |
1079 | flags); | |
eae5b176 SS |
1080 | if (status == 0xffffffff) |
1081 | goto error; | |
0ed9a57e | 1082 | |
eae5b176 SS |
1083 | xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", |
1084 | wIndex, temp); | |
0f2a7930 | 1085 | xhci_dbg(xhci, "Get port status returned 0x%x\n", status); |
eae5b176 | 1086 | |
0f2a7930 | 1087 | put_unaligned(cpu_to_le32(status), (__le32 *) buf); |
395f5409 MN |
1088 | /* if USB 3.1 extended port status return additional 4 bytes */ |
1089 | if (wValue == 0x02) { | |
1090 | u32 port_li; | |
1091 | ||
1092 | if (hcd->speed < HCD_USB31 || wLength != 8) { | |
1093 | xhci_err(xhci, "get ext port status invalid parameter\n"); | |
1094 | retval = -EINVAL; | |
1095 | break; | |
1096 | } | |
e740b019 | 1097 | port_li = readl(ports[wIndex]->addr + PORTLI); |
395f5409 MN |
1098 | status = xhci_get_ext_port_status(temp, port_li); |
1099 | put_unaligned_le32(cpu_to_le32(status), &buf[4]); | |
1100 | } | |
0f2a7930 SS |
1101 | break; |
1102 | case SetPortFeature: | |
2c441780 AX |
1103 | if (wValue == USB_PORT_FEAT_LINK_STATE) |
1104 | link_state = (wIndex & 0xff00) >> 3; | |
4296c70a SS |
1105 | if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK) |
1106 | wake_mask = wIndex & 0xff00; | |
0f1d832e GZ |
1107 | if (wValue == USB_PORT_FEAT_TEST) |
1108 | test_mode = (wIndex & 0xff00) >> 8; | |
797b0ca5 SS |
1109 | /* The MSB of wIndex is the U1/U2 timeout */ |
1110 | timeout = (wIndex & 0xff00) >> 8; | |
0f2a7930 | 1111 | wIndex &= 0xff; |
a0885924 | 1112 | if (!wIndex || wIndex > max_ports) |
0f2a7930 SS |
1113 | goto error; |
1114 | wIndex--; | |
e740b019 | 1115 | temp = readl(ports[wIndex]->addr); |
d9f11ba9 MN |
1116 | if (temp == ~(u32)0) { |
1117 | xhci_hc_died(xhci); | |
f9de8151 SS |
1118 | retval = -ENODEV; |
1119 | break; | |
1120 | } | |
0f2a7930 | 1121 | temp = xhci_port_state_to_neutral(temp); |
4bbb0ace | 1122 | /* FIXME: What new port features do we need to support? */ |
0f2a7930 | 1123 | switch (wValue) { |
be88fe4f | 1124 | case USB_PORT_FEAT_SUSPEND: |
e740b019 | 1125 | temp = readl(ports[wIndex]->addr); |
65580b43 AX |
1126 | if ((temp & PORT_PLS_MASK) != XDEV_U0) { |
1127 | /* Resume the port to U0 first */ | |
6b7f40f7 | 1128 | xhci_set_link_state(xhci, ports[wIndex], |
65580b43 AX |
1129 | XDEV_U0); |
1130 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1131 | msleep(10); | |
1132 | spin_lock_irqsave(&xhci->lock, flags); | |
1133 | } | |
be88fe4f AX |
1134 | /* In spec software should not attempt to suspend |
1135 | * a port unless the port reports that it is in the | |
1136 | * enabled (PED = ‘1’,PLS < ‘3’) state. | |
1137 | */ | |
e740b019 | 1138 | temp = readl(ports[wIndex]->addr); |
be88fe4f AX |
1139 | if ((temp & PORT_PE) == 0 || (temp & PORT_RESET) |
1140 | || (temp & PORT_PLS_MASK) >= XDEV_U3) { | |
52c31bd5 | 1141 | xhci_warn(xhci, "USB core suspending device not in U0/U1/U2.\n"); |
be88fe4f AX |
1142 | goto error; |
1143 | } | |
1144 | ||
5233630f SS |
1145 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
1146 | wIndex + 1); | |
be88fe4f AX |
1147 | if (!slot_id) { |
1148 | xhci_warn(xhci, "slot_id is zero\n"); | |
1149 | goto error; | |
1150 | } | |
1151 | /* unlock to execute stop endpoint commands */ | |
1152 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1153 | xhci_stop_device(xhci, slot_id, 1); | |
1154 | spin_lock_irqsave(&xhci->lock, flags); | |
1155 | ||
6b7f40f7 | 1156 | xhci_set_link_state(xhci, ports[wIndex], XDEV_U3); |
be88fe4f AX |
1157 | |
1158 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1159 | msleep(10); /* wait device to enter */ | |
1160 | spin_lock_irqsave(&xhci->lock, flags); | |
1161 | ||
e740b019 | 1162 | temp = readl(ports[wIndex]->addr); |
20b67cf5 | 1163 | bus_state->suspended_ports |= 1 << wIndex; |
be88fe4f | 1164 | break; |
2c441780 | 1165 | case USB_PORT_FEAT_LINK_STATE: |
e740b019 | 1166 | temp = readl(ports[wIndex]->addr); |
41e7e056 SS |
1167 | /* Disable port */ |
1168 | if (link_state == USB_SS_PORT_LS_SS_DISABLED) { | |
1169 | xhci_dbg(xhci, "Disable port %d\n", wIndex); | |
1170 | temp = xhci_port_state_to_neutral(temp); | |
1171 | /* | |
1172 | * Clear all change bits, so that we get a new | |
1173 | * connection event. | |
1174 | */ | |
1175 | temp |= PORT_CSC | PORT_PEC | PORT_WRC | | |
1176 | PORT_OCC | PORT_RC | PORT_PLC | | |
1177 | PORT_CEC; | |
e740b019 MN |
1178 | writel(temp | PORT_PE, ports[wIndex]->addr); |
1179 | temp = readl(ports[wIndex]->addr); | |
41e7e056 SS |
1180 | break; |
1181 | } | |
1182 | ||
1183 | /* Put link in RxDetect (enable port) */ | |
1184 | if (link_state == USB_SS_PORT_LS_RX_DETECT) { | |
1185 | xhci_dbg(xhci, "Enable port %d\n", wIndex); | |
6b7f40f7 MN |
1186 | xhci_set_link_state(xhci, ports[wIndex], |
1187 | link_state); | |
e740b019 | 1188 | temp = readl(ports[wIndex]->addr); |
41e7e056 SS |
1189 | break; |
1190 | } | |
1191 | ||
4b562bd2 JP |
1192 | /* |
1193 | * For xHCI 1.1 according to section 4.19.1.2.4.1 a | |
1194 | * root hub port's transition to compliance mode upon | |
1195 | * detecting LFPS timeout may be controlled by an | |
1196 | * Compliance Transition Enabled (CTE) flag (not | |
1197 | * software visible). This flag is set by writing 0xA | |
1198 | * to PORTSC PLS field which will allow transition to | |
1199 | * compliance mode the next time LFPS timeout is | |
1200 | * encountered. A warm reset will clear it. | |
1201 | * | |
1202 | * The CTE flag is only supported if the HCCPARAMS2 CTC | |
1203 | * flag is set, otherwise, the compliance substate is | |
1204 | * automatically entered as on 1.0 and prior. | |
1205 | */ | |
1206 | if (link_state == USB_SS_PORT_LS_COMP_MOD) { | |
1207 | if (!HCC2_CTC(xhci->hcc_params2)) { | |
1208 | xhci_dbg(xhci, "CTC flag is 0, port already supports entering compliance mode\n"); | |
1209 | break; | |
1210 | } | |
1211 | ||
1212 | if ((temp & PORT_CONNECT)) { | |
1213 | xhci_warn(xhci, "Can't set compliance mode when port is connected\n"); | |
1214 | goto error; | |
1215 | } | |
1216 | ||
1217 | xhci_dbg(xhci, "Enable compliance mode transition for port %d\n", | |
1218 | wIndex); | |
6b7f40f7 | 1219 | xhci_set_link_state(xhci, ports[wIndex], |
4b562bd2 | 1220 | link_state); |
6b7f40f7 | 1221 | |
e740b019 | 1222 | temp = readl(ports[wIndex]->addr); |
4b562bd2 JP |
1223 | break; |
1224 | } | |
1208d8a8 MN |
1225 | /* Port must be enabled */ |
1226 | if (!(temp & PORT_PE)) { | |
1227 | retval = -ENODEV; | |
1228 | break; | |
1229 | } | |
1230 | /* Can't set port link state above '3' (U3) */ | |
1231 | if (link_state > USB_SS_PORT_LS_U3) { | |
1232 | xhci_warn(xhci, "Cannot set port %d link state %d\n", | |
1233 | wIndex, link_state); | |
2c441780 AX |
1234 | goto error; |
1235 | } | |
2c441780 AX |
1236 | if (link_state == USB_SS_PORT_LS_U3) { |
1237 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, | |
1238 | wIndex + 1); | |
1239 | if (slot_id) { | |
1240 | /* unlock to execute stop endpoint | |
1241 | * commands */ | |
1242 | spin_unlock_irqrestore(&xhci->lock, | |
1243 | flags); | |
1244 | xhci_stop_device(xhci, slot_id, 1); | |
1245 | spin_lock_irqsave(&xhci->lock, flags); | |
1246 | } | |
1247 | } | |
1248 | ||
6b7f40f7 | 1249 | xhci_set_link_state(xhci, ports[wIndex], link_state); |
2c441780 AX |
1250 | |
1251 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1252 | msleep(20); /* wait device to enter */ | |
1253 | spin_lock_irqsave(&xhci->lock, flags); | |
1254 | ||
e740b019 | 1255 | temp = readl(ports[wIndex]->addr); |
2c441780 AX |
1256 | if (link_state == USB_SS_PORT_LS_U3) |
1257 | bus_state->suspended_ports |= 1 << wIndex; | |
1258 | break; | |
0f2a7930 SS |
1259 | case USB_PORT_FEAT_POWER: |
1260 | /* | |
1261 | * Turn on ports, even if there isn't per-port switching. | |
1262 | * HC will report connect events even before this is set. | |
37ebb549 | 1263 | * However, hub_wq will ignore the roothub events until |
0f2a7930 SS |
1264 | * the roothub is registered. |
1265 | */ | |
ec1dafe8 | 1266 | xhci_set_port_power(xhci, hcd, wIndex, true, &flags); |
0f2a7930 SS |
1267 | break; |
1268 | case USB_PORT_FEAT_RESET: | |
1269 | temp = (temp | PORT_RESET); | |
e740b019 | 1270 | writel(temp, ports[wIndex]->addr); |
0f2a7930 | 1271 | |
e740b019 | 1272 | temp = readl(ports[wIndex]->addr); |
0f2a7930 SS |
1273 | xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp); |
1274 | break; | |
4296c70a | 1275 | case USB_PORT_FEAT_REMOTE_WAKE_MASK: |
fdcf74ff MN |
1276 | xhci_set_remote_wake_mask(xhci, ports[wIndex], |
1277 | wake_mask); | |
e740b019 | 1278 | temp = readl(ports[wIndex]->addr); |
4296c70a SS |
1279 | xhci_dbg(xhci, "set port remote wake mask, " |
1280 | "actual port %d status = 0x%x\n", | |
1281 | wIndex, temp); | |
1282 | break; | |
a11496eb AX |
1283 | case USB_PORT_FEAT_BH_PORT_RESET: |
1284 | temp |= PORT_WR; | |
e740b019 MN |
1285 | writel(temp, ports[wIndex]->addr); |
1286 | temp = readl(ports[wIndex]->addr); | |
a11496eb | 1287 | break; |
797b0ca5 | 1288 | case USB_PORT_FEAT_U1_TIMEOUT: |
b50107bb | 1289 | if (hcd->speed < HCD_USB3) |
797b0ca5 | 1290 | goto error; |
e740b019 | 1291 | temp = readl(ports[wIndex]->addr + PORTPMSC); |
797b0ca5 SS |
1292 | temp &= ~PORT_U1_TIMEOUT_MASK; |
1293 | temp |= PORT_U1_TIMEOUT(timeout); | |
e740b019 | 1294 | writel(temp, ports[wIndex]->addr + PORTPMSC); |
797b0ca5 SS |
1295 | break; |
1296 | case USB_PORT_FEAT_U2_TIMEOUT: | |
b50107bb | 1297 | if (hcd->speed < HCD_USB3) |
797b0ca5 | 1298 | goto error; |
e740b019 | 1299 | temp = readl(ports[wIndex]->addr + PORTPMSC); |
797b0ca5 SS |
1300 | temp &= ~PORT_U2_TIMEOUT_MASK; |
1301 | temp |= PORT_U2_TIMEOUT(timeout); | |
e740b019 | 1302 | writel(temp, ports[wIndex]->addr + PORTPMSC); |
797b0ca5 | 1303 | break; |
0f1d832e GZ |
1304 | case USB_PORT_FEAT_TEST: |
1305 | /* 4.19.6 Port Test Modes (USB2 Test Mode) */ | |
1306 | if (hcd->speed != HCD_USB2) | |
1307 | goto error; | |
1308 | if (test_mode > TEST_FORCE_EN || test_mode < TEST_J) | |
1309 | goto error; | |
ec1dafe8 MN |
1310 | retval = xhci_enter_test_mode(xhci, test_mode, wIndex, |
1311 | &flags); | |
0f1d832e | 1312 | break; |
0f2a7930 SS |
1313 | default: |
1314 | goto error; | |
1315 | } | |
5308a91b | 1316 | /* unblock any posted writes */ |
e740b019 | 1317 | temp = readl(ports[wIndex]->addr); |
0f2a7930 SS |
1318 | break; |
1319 | case ClearPortFeature: | |
a0885924 | 1320 | if (!wIndex || wIndex > max_ports) |
0f2a7930 SS |
1321 | goto error; |
1322 | wIndex--; | |
e740b019 | 1323 | temp = readl(ports[wIndex]->addr); |
d9f11ba9 MN |
1324 | if (temp == ~(u32)0) { |
1325 | xhci_hc_died(xhci); | |
f9de8151 SS |
1326 | retval = -ENODEV; |
1327 | break; | |
1328 | } | |
4bbb0ace | 1329 | /* FIXME: What new port features do we need to support? */ |
0f2a7930 SS |
1330 | temp = xhci_port_state_to_neutral(temp); |
1331 | switch (wValue) { | |
be88fe4f | 1332 | case USB_PORT_FEAT_SUSPEND: |
e740b019 | 1333 | temp = readl(ports[wIndex]->addr); |
be88fe4f AX |
1334 | xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n"); |
1335 | xhci_dbg(xhci, "PORTSC %04x\n", temp); | |
1336 | if (temp & PORT_RESET) | |
1337 | goto error; | |
5ac04bf1 | 1338 | if ((temp & PORT_PLS_MASK) == XDEV_U3) { |
be88fe4f AX |
1339 | if ((temp & PORT_PE) == 0) |
1340 | goto error; | |
be88fe4f | 1341 | |
f69115fd | 1342 | set_bit(wIndex, &bus_state->resuming_ports); |
330e2d61 | 1343 | usb_hcd_start_port_resume(&hcd->self, wIndex); |
6b7f40f7 MN |
1344 | xhci_set_link_state(xhci, ports[wIndex], |
1345 | XDEV_RESUME); | |
c9682dff | 1346 | spin_unlock_irqrestore(&xhci->lock, flags); |
7d3b016a | 1347 | msleep(USB_RESUME_TIMEOUT); |
a7114230 | 1348 | spin_lock_irqsave(&xhci->lock, flags); |
6b7f40f7 | 1349 | xhci_set_link_state(xhci, ports[wIndex], |
c9682dff | 1350 | XDEV_U0); |
f69115fd | 1351 | clear_bit(wIndex, &bus_state->resuming_ports); |
330e2d61 | 1352 | usb_hcd_end_port_resume(&hcd->self, wIndex); |
be88fe4f | 1353 | } |
a7114230 | 1354 | bus_state->port_c_suspend |= 1 << wIndex; |
be88fe4f | 1355 | |
5233630f SS |
1356 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
1357 | wIndex + 1); | |
be88fe4f AX |
1358 | if (!slot_id) { |
1359 | xhci_dbg(xhci, "slot_id is zero\n"); | |
1360 | goto error; | |
1361 | } | |
1362 | xhci_ring_device(xhci, slot_id); | |
1363 | break; | |
1364 | case USB_PORT_FEAT_C_SUSPEND: | |
20b67cf5 | 1365 | bus_state->port_c_suspend &= ~(1 << wIndex); |
ff504f57 | 1366 | /* fall through */ |
0f2a7930 | 1367 | case USB_PORT_FEAT_C_RESET: |
a11496eb | 1368 | case USB_PORT_FEAT_C_BH_PORT_RESET: |
0f2a7930 | 1369 | case USB_PORT_FEAT_C_CONNECTION: |
0f2a7930 | 1370 | case USB_PORT_FEAT_C_OVER_CURRENT: |
6219c047 | 1371 | case USB_PORT_FEAT_C_ENABLE: |
85387c0e | 1372 | case USB_PORT_FEAT_C_PORT_LINK_STATE: |
9425183d | 1373 | case USB_PORT_FEAT_C_PORT_CONFIG_ERROR: |
34fb562a | 1374 | xhci_clear_port_change_bit(xhci, wValue, wIndex, |
e740b019 | 1375 | ports[wIndex]->addr, temp); |
0f2a7930 | 1376 | break; |
6219c047 | 1377 | case USB_PORT_FEAT_ENABLE: |
f6ff0ac8 | 1378 | xhci_disable_port(hcd, xhci, wIndex, |
e740b019 | 1379 | ports[wIndex]->addr, temp); |
6219c047 | 1380 | break; |
693d8eb8 | 1381 | case USB_PORT_FEAT_POWER: |
ec1dafe8 | 1382 | xhci_set_port_power(xhci, hcd, wIndex, false, &flags); |
693d8eb8 | 1383 | break; |
0f1d832e GZ |
1384 | case USB_PORT_FEAT_TEST: |
1385 | retval = xhci_exit_test_mode(xhci); | |
1386 | break; | |
0f2a7930 SS |
1387 | default: |
1388 | goto error; | |
1389 | } | |
0f2a7930 SS |
1390 | break; |
1391 | default: | |
1392 | error: | |
1393 | /* "stall" on error */ | |
1394 | retval = -EPIPE; | |
1395 | } | |
1396 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1397 | return retval; | |
1398 | } | |
1399 | ||
1400 | /* | |
1401 | * Returns 0 if the status hasn't changed, or the number of bytes in buf. | |
1402 | * Ports are 0-indexed from the HCD point of view, | |
1403 | * and 1-indexed from the USB core pointer of view. | |
0f2a7930 SS |
1404 | * |
1405 | * Note that the status change bits will be cleared as soon as a port status | |
1406 | * change event is generated, so we use the saved status from that event. | |
1407 | */ | |
1408 | int xhci_hub_status_data(struct usb_hcd *hcd, char *buf) | |
1409 | { | |
1410 | unsigned long flags; | |
1411 | u32 temp, status; | |
56192531 | 1412 | u32 mask; |
0f2a7930 SS |
1413 | int i, retval; |
1414 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
a0885924 | 1415 | int max_ports; |
20b67cf5 | 1416 | struct xhci_bus_state *bus_state; |
c52804a4 | 1417 | bool reset_change = false; |
e740b019 MN |
1418 | struct xhci_hub *rhub; |
1419 | struct xhci_port **ports; | |
0f2a7930 | 1420 | |
e740b019 MN |
1421 | rhub = xhci_get_rhub(hcd); |
1422 | ports = rhub->ports; | |
925f349d | 1423 | max_ports = rhub->num_ports; |
20b67cf5 | 1424 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
0f2a7930 SS |
1425 | |
1426 | /* Initial status is no changes */ | |
a0885924 | 1427 | retval = (max_ports + 8) / 8; |
419a8e81 | 1428 | memset(buf, 0, retval); |
f370b996 AX |
1429 | |
1430 | /* | |
1431 | * Inform the usbcore about resume-in-progress by returning | |
1432 | * a non-zero value even if there are no status changes. | |
1433 | */ | |
1434 | status = bus_state->resuming_ports; | |
0f2a7930 | 1435 | |
9425183d | 1436 | mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC; |
56192531 | 1437 | |
0f2a7930 SS |
1438 | spin_lock_irqsave(&xhci->lock, flags); |
1439 | /* For each port, did anything change? If so, set that bit in buf. */ | |
a0885924 | 1440 | for (i = 0; i < max_ports; i++) { |
e740b019 | 1441 | temp = readl(ports[i]->addr); |
d9f11ba9 MN |
1442 | if (temp == ~(u32)0) { |
1443 | xhci_hc_died(xhci); | |
f9de8151 SS |
1444 | retval = -ENODEV; |
1445 | break; | |
1446 | } | |
3f8499ac MN |
1447 | trace_xhci_hub_status_data(i, temp); |
1448 | ||
56192531 | 1449 | if ((temp & mask) != 0 || |
20b67cf5 SS |
1450 | (bus_state->port_c_suspend & 1 << i) || |
1451 | (bus_state->resume_done[i] && time_after_eq( | |
1452 | jiffies, bus_state->resume_done[i]))) { | |
419a8e81 | 1453 | buf[(i + 1) / 8] |= 1 << (i + 1) % 8; |
0f2a7930 SS |
1454 | status = 1; |
1455 | } | |
c52804a4 SS |
1456 | if ((temp & PORT_RC)) |
1457 | reset_change = true; | |
1458 | } | |
1459 | if (!status && !reset_change) { | |
1460 | xhci_dbg(xhci, "%s: stopping port polling.\n", __func__); | |
1461 | clear_bit(HCD_FLAG_POLL_RH, &hcd->flags); | |
0f2a7930 SS |
1462 | } |
1463 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1464 | return status ? retval : 0; | |
1465 | } | |
9777e3ce AX |
1466 | |
1467 | #ifdef CONFIG_PM | |
1468 | ||
1469 | int xhci_bus_suspend(struct usb_hcd *hcd) | |
1470 | { | |
1471 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
518e848e | 1472 | int max_ports, port_index; |
20b67cf5 | 1473 | struct xhci_bus_state *bus_state; |
9777e3ce | 1474 | unsigned long flags; |
e740b019 MN |
1475 | struct xhci_hub *rhub; |
1476 | struct xhci_port **ports; | |
2f31a67f MN |
1477 | u32 portsc_buf[USB_MAXCHILDREN]; |
1478 | bool wake_enabled; | |
9777e3ce | 1479 | |
e740b019 MN |
1480 | rhub = xhci_get_rhub(hcd); |
1481 | ports = rhub->ports; | |
925f349d | 1482 | max_ports = rhub->num_ports; |
20b67cf5 | 1483 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
2f31a67f | 1484 | wake_enabled = hcd->self.root_hub->do_remote_wakeup; |
9777e3ce AX |
1485 | |
1486 | spin_lock_irqsave(&xhci->lock, flags); | |
1487 | ||
2f31a67f | 1488 | if (wake_enabled) { |
fac4271d ZJC |
1489 | if (bus_state->resuming_ports || /* USB2 */ |
1490 | bus_state->port_remote_wakeup) { /* USB3 */ | |
f370b996 | 1491 | spin_unlock_irqrestore(&xhci->lock, flags); |
fac4271d | 1492 | xhci_dbg(xhci, "suspend failed because a port is resuming\n"); |
f370b996 | 1493 | return -EBUSY; |
9777e3ce AX |
1494 | } |
1495 | } | |
2f31a67f MN |
1496 | /* |
1497 | * Prepare ports for suspend, but don't write anything before all ports | |
1498 | * are checked and we know bus suspend can proceed | |
1499 | */ | |
20b67cf5 | 1500 | bus_state->bus_suspended = 0; |
2f31a67f | 1501 | port_index = max_ports; |
518e848e | 1502 | while (port_index--) { |
9777e3ce | 1503 | u32 t1, t2; |
9777e3ce | 1504 | |
e740b019 | 1505 | t1 = readl(ports[port_index]->addr); |
9777e3ce | 1506 | t2 = xhci_port_state_to_neutral(t1); |
2f31a67f | 1507 | portsc_buf[port_index] = 0; |
9777e3ce | 1508 | |
2f31a67f MN |
1509 | /* Bail out if a USB3 port has a new device in link training */ |
1510 | if ((t1 & PORT_PLS_MASK) == XDEV_POLLING) { | |
1511 | bus_state->bus_suspended = 0; | |
1512 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1513 | xhci_dbg(xhci, "Bus suspend bailout, port in polling\n"); | |
1514 | return -EBUSY; | |
1515 | } | |
1516 | ||
1517 | /* suspend ports in U0, or bail out for new connect changes */ | |
1518 | if ((t1 & PORT_PE) && (t1 & PORT_PLS_MASK) == XDEV_U0) { | |
1519 | if ((t1 & PORT_CSC) && wake_enabled) { | |
1520 | bus_state->bus_suspended = 0; | |
9777e3ce | 1521 | spin_unlock_irqrestore(&xhci->lock, flags); |
2f31a67f MN |
1522 | xhci_dbg(xhci, "Bus suspend bailout, port connect change\n"); |
1523 | return -EBUSY; | |
9777e3ce | 1524 | } |
2f31a67f | 1525 | xhci_dbg(xhci, "port %d not suspended\n", port_index); |
9777e3ce AX |
1526 | t2 &= ~PORT_PLS_MASK; |
1527 | t2 |= PORT_LINK_STROBE | XDEV_U3; | |
20b67cf5 | 1528 | set_bit(port_index, &bus_state->bus_suspended); |
9777e3ce | 1529 | } |
4296c70a | 1530 | /* USB core sets remote wake mask for USB 3.0 hubs, |
ceb6c9c8 | 1531 | * including the USB 3.0 roothub, but only if CONFIG_PM |
4296c70a SS |
1532 | * is enabled, so also enable remote wake here. |
1533 | */ | |
2f31a67f | 1534 | if (wake_enabled) { |
9777e3ce AX |
1535 | if (t1 & PORT_CONNECT) { |
1536 | t2 |= PORT_WKOC_E | PORT_WKDISC_E; | |
1537 | t2 &= ~PORT_WKCONN_E; | |
1538 | } else { | |
1539 | t2 |= PORT_WKOC_E | PORT_WKCONN_E; | |
1540 | t2 &= ~PORT_WKDISC_E; | |
1541 | } | |
bde0716d JL |
1542 | |
1543 | if ((xhci->quirks & XHCI_U2_DISABLE_WAKE) && | |
1544 | (hcd->speed < HCD_USB3)) { | |
1545 | if (usb_amd_pt_check_port(hcd->self.controller, | |
1546 | port_index)) | |
1547 | t2 &= ~PORT_WAKE_BITS; | |
1548 | } | |
9777e3ce AX |
1549 | } else |
1550 | t2 &= ~PORT_WAKE_BITS; | |
1551 | ||
1552 | t1 = xhci_port_state_to_neutral(t1); | |
1553 | if (t1 != t2) | |
2f31a67f MN |
1554 | portsc_buf[port_index] = t2; |
1555 | } | |
1556 | ||
1557 | /* write port settings, stopping and suspending ports if needed */ | |
1558 | port_index = max_ports; | |
1559 | while (port_index--) { | |
1560 | if (!portsc_buf[port_index]) | |
1561 | continue; | |
1562 | if (test_bit(port_index, &bus_state->bus_suspended)) { | |
1563 | int slot_id; | |
1564 | ||
1565 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, | |
1566 | port_index + 1); | |
1567 | if (slot_id) { | |
1568 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1569 | xhci_stop_device(xhci, slot_id, 1); | |
1570 | spin_lock_irqsave(&xhci->lock, flags); | |
1571 | } | |
1572 | } | |
1573 | writel(portsc_buf[port_index], ports[port_index]->addr); | |
9777e3ce AX |
1574 | } |
1575 | hcd->state = HC_STATE_SUSPENDED; | |
20b67cf5 | 1576 | bus_state->next_statechange = jiffies + msecs_to_jiffies(10); |
9777e3ce AX |
1577 | spin_unlock_irqrestore(&xhci->lock, flags); |
1578 | return 0; | |
1579 | } | |
1580 | ||
346e9973 MN |
1581 | /* |
1582 | * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3. | |
1583 | * warm reset a USB3 device stuck in polling or compliance mode after resume. | |
1584 | * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8 | |
1585 | */ | |
fdcf74ff | 1586 | static bool xhci_port_missing_cas_quirk(struct xhci_port *port) |
346e9973 MN |
1587 | { |
1588 | u32 portsc; | |
1589 | ||
fdcf74ff | 1590 | portsc = readl(port->addr); |
346e9973 MN |
1591 | |
1592 | /* if any of these are set we are not stuck */ | |
1593 | if (portsc & (PORT_CONNECT | PORT_CAS)) | |
1594 | return false; | |
1595 | ||
1596 | if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) && | |
1597 | ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE)) | |
1598 | return false; | |
1599 | ||
1600 | /* clear wakeup/change bits, and do a warm port reset */ | |
1601 | portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS); | |
1602 | portsc |= PORT_WR; | |
fdcf74ff | 1603 | writel(portsc, port->addr); |
346e9973 | 1604 | /* flush write */ |
fdcf74ff | 1605 | readl(port->addr); |
346e9973 MN |
1606 | return true; |
1607 | } | |
1608 | ||
9777e3ce AX |
1609 | int xhci_bus_resume(struct usb_hcd *hcd) |
1610 | { | |
1611 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
20b67cf5 | 1612 | struct xhci_bus_state *bus_state; |
9777e3ce | 1613 | unsigned long flags; |
a85c0f8d | 1614 | int max_ports, port_index; |
41485a90 MN |
1615 | int slot_id; |
1616 | int sret; | |
a85c0f8d MN |
1617 | u32 next_state; |
1618 | u32 temp, portsc; | |
e740b019 MN |
1619 | struct xhci_hub *rhub; |
1620 | struct xhci_port **ports; | |
9777e3ce | 1621 | |
e740b019 MN |
1622 | rhub = xhci_get_rhub(hcd); |
1623 | ports = rhub->ports; | |
925f349d | 1624 | max_ports = rhub->num_ports; |
20b67cf5 | 1625 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
9777e3ce | 1626 | |
20b67cf5 | 1627 | if (time_before(jiffies, bus_state->next_statechange)) |
9777e3ce AX |
1628 | msleep(5); |
1629 | ||
1630 | spin_lock_irqsave(&xhci->lock, flags); | |
1631 | if (!HCD_HW_ACCESSIBLE(hcd)) { | |
1632 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1633 | return -ESHUTDOWN; | |
1634 | } | |
1635 | ||
1636 | /* delay the irqs */ | |
b0ba9720 | 1637 | temp = readl(&xhci->op_regs->command); |
9777e3ce | 1638 | temp &= ~CMD_EIE; |
204b7793 | 1639 | writel(temp, &xhci->op_regs->command); |
9777e3ce | 1640 | |
a85c0f8d MN |
1641 | /* bus specific resume for ports we suspended at bus_suspend */ |
1642 | if (hcd->speed >= HCD_USB3) | |
1643 | next_state = XDEV_U0; | |
1644 | else | |
1645 | next_state = XDEV_RESUME; | |
1646 | ||
518e848e SS |
1647 | port_index = max_ports; |
1648 | while (port_index--) { | |
e740b019 | 1649 | portsc = readl(ports[port_index]->addr); |
346e9973 MN |
1650 | |
1651 | /* warm reset CAS limited ports stuck in polling/compliance */ | |
1652 | if ((xhci->quirks & XHCI_MISSING_CAS) && | |
1653 | (hcd->speed >= HCD_USB3) && | |
fdcf74ff | 1654 | xhci_port_missing_cas_quirk(ports[port_index])) { |
346e9973 | 1655 | xhci_dbg(xhci, "reset stuck port %d\n", port_index); |
a85c0f8d | 1656 | clear_bit(port_index, &bus_state->bus_suspended); |
346e9973 MN |
1657 | continue; |
1658 | } | |
a85c0f8d MN |
1659 | /* resume if we suspended the link, and it is still suspended */ |
1660 | if (test_bit(port_index, &bus_state->bus_suspended)) | |
1661 | switch (portsc & PORT_PLS_MASK) { | |
1662 | case XDEV_U3: | |
1663 | portsc = xhci_port_state_to_neutral(portsc); | |
1664 | portsc &= ~PORT_PLS_MASK; | |
1665 | portsc |= PORT_LINK_STROBE | next_state; | |
1666 | break; | |
1667 | case XDEV_RESUME: | |
1668 | /* resume already initiated */ | |
1669 | break; | |
1670 | default: | |
1671 | /* not in a resumeable state, ignore it */ | |
1672 | clear_bit(port_index, | |
1673 | &bus_state->bus_suspended); | |
1674 | break; | |
9777e3ce | 1675 | } |
a85c0f8d MN |
1676 | /* disable wake for all ports, write new link state if needed */ |
1677 | portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS); | |
e740b019 | 1678 | writel(portsc, ports[port_index]->addr); |
41485a90 MN |
1679 | } |
1680 | ||
a85c0f8d MN |
1681 | /* USB2 specific resume signaling delay and U0 link state transition */ |
1682 | if (hcd->speed < HCD_USB3) { | |
1683 | if (bus_state->bus_suspended) { | |
1684 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1685 | msleep(USB_RESUME_TIMEOUT); | |
1686 | spin_lock_irqsave(&xhci->lock, flags); | |
1687 | } | |
1688 | for_each_set_bit(port_index, &bus_state->bus_suspended, | |
1689 | BITS_PER_LONG) { | |
1690 | /* Clear PLC to poll it later for U0 transition */ | |
eaefcf24 | 1691 | xhci_test_and_clear_bit(xhci, ports[port_index], |
a85c0f8d | 1692 | PORT_PLC); |
6b7f40f7 | 1693 | xhci_set_link_state(xhci, ports[port_index], XDEV_U0); |
a85c0f8d | 1694 | } |
41485a90 MN |
1695 | } |
1696 | ||
a85c0f8d MN |
1697 | /* poll for U0 link state complete, both USB2 and USB3 */ |
1698 | for_each_set_bit(port_index, &bus_state->bus_suspended, BITS_PER_LONG) { | |
e740b019 | 1699 | sret = xhci_handshake(ports[port_index]->addr, PORT_PLC, |
41485a90 | 1700 | PORT_PLC, 10 * 1000); |
a85c0f8d | 1701 | if (sret) { |
41485a90 MN |
1702 | xhci_warn(xhci, "port %d resume PLC timeout\n", |
1703 | port_index); | |
a85c0f8d MN |
1704 | continue; |
1705 | } | |
eaefcf24 | 1706 | xhci_test_and_clear_bit(xhci, ports[port_index], PORT_PLC); |
41485a90 MN |
1707 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1); |
1708 | if (slot_id) | |
1709 | xhci_ring_device(xhci, slot_id); | |
1710 | } | |
b0ba9720 | 1711 | (void) readl(&xhci->op_regs->command); |
9777e3ce | 1712 | |
20b67cf5 | 1713 | bus_state->next_statechange = jiffies + msecs_to_jiffies(5); |
9777e3ce | 1714 | /* re-enable irqs */ |
b0ba9720 | 1715 | temp = readl(&xhci->op_regs->command); |
9777e3ce | 1716 | temp |= CMD_EIE; |
204b7793 | 1717 | writel(temp, &xhci->op_regs->command); |
b0ba9720 | 1718 | temp = readl(&xhci->op_regs->command); |
9777e3ce AX |
1719 | |
1720 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1721 | return 0; | |
1722 | } | |
1723 | ||
8f9cc83c AS |
1724 | unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd) |
1725 | { | |
1726 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
1727 | struct xhci_bus_state *bus_state; | |
1728 | ||
1729 | bus_state = &xhci->bus_state[hcd_index(hcd)]; | |
1730 | ||
1731 | /* USB3 port wakeups are reported via usb_wakeup_notification() */ | |
1732 | return bus_state->resuming_ports; /* USB2 ports only */ | |
1733 | } | |
1734 | ||
436a3890 | 1735 | #endif /* CONFIG_PM */ |