]>
Commit | Line | Data |
---|---|---|
8a94ade4 DW |
1 | /* |
2 | * Copyright © 2015 Intel Corporation. | |
3 | * | |
4 | * This program is free software; you can redistribute it and/or modify it | |
5 | * under the terms and conditions of the GNU General Public License, | |
6 | * version 2, as published by the Free Software Foundation. | |
7 | * | |
8 | * This program is distributed in the hope it will be useful, but WITHOUT | |
9 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
10 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
11 | * more details. | |
12 | * | |
13 | * Authors: David Woodhouse <[email protected]> | |
14 | */ | |
15 | ||
16 | #include <linux/intel-iommu.h> | |
2f26e0a9 DW |
17 | #include <linux/mmu_notifier.h> |
18 | #include <linux/sched.h> | |
6e84f315 | 19 | #include <linux/sched/mm.h> |
2f26e0a9 DW |
20 | #include <linux/slab.h> |
21 | #include <linux/intel-svm.h> | |
22 | #include <linux/rculist.h> | |
23 | #include <linux/pci.h> | |
24 | #include <linux/pci-ats.h> | |
a222a7f0 DW |
25 | #include <linux/dmar.h> |
26 | #include <linux/interrupt.h> | |
50a7ca3c | 27 | #include <linux/mm_types.h> |
9d8c3af3 | 28 | #include <asm/page.h> |
a222a7f0 | 29 | |
af395073 LB |
30 | #include "intel-pasid.h" |
31 | ||
2f13eb7c SM |
32 | #define PASID_ENTRY_P BIT_ULL(0) |
33 | #define PASID_ENTRY_FLPM_5LP BIT_ULL(9) | |
34 | #define PASID_ENTRY_SRE BIT_ULL(11) | |
35 | ||
a222a7f0 | 36 | static irqreturn_t prq_event_thread(int irq, void *d); |
2f26e0a9 | 37 | |
907fea34 DW |
38 | struct pasid_state_entry { |
39 | u64 val; | |
40 | }; | |
41 | ||
d9737953 | 42 | int intel_svm_init(struct intel_iommu *iommu) |
8a94ade4 DW |
43 | { |
44 | struct page *pages; | |
45 | int order; | |
46 | ||
59103caa SM |
47 | if (cpu_feature_enabled(X86_FEATURE_GBPAGES) && |
48 | !cap_fl1gp_support(iommu->cap)) | |
49 | return -EINVAL; | |
50 | ||
f1ac10c2 SM |
51 | if (cpu_feature_enabled(X86_FEATURE_LA57) && |
52 | !cap_5lp_support(iommu->cap)) | |
53 | return -EINVAL; | |
54 | ||
91017044 DW |
55 | /* Start at 2 because it's defined as 2^(1+PSS) */ |
56 | iommu->pasid_max = 2 << ecap_pss(iommu->ecap); | |
57 | ||
58 | /* Eventually I'm promised we will get a multi-level PASID table | |
59 | * and it won't have to be physically contiguous. Until then, | |
60 | * limit the size because 8MiB contiguous allocations can be hard | |
61 | * to come by. The limit of 0x20000, which is 1MiB for each of | |
62 | * the PASID and PASID-state tables, is somewhat arbitrary. */ | |
63 | if (iommu->pasid_max > 0x20000) | |
64 | iommu->pasid_max = 0x20000; | |
65 | ||
66 | order = get_order(sizeof(struct pasid_entry) * iommu->pasid_max); | |
8a94ade4 | 67 | if (ecap_dis(iommu->ecap)) { |
91017044 DW |
68 | /* Just making it explicit... */ |
69 | BUILD_BUG_ON(sizeof(struct pasid_entry) != sizeof(struct pasid_state_entry)); | |
8a94ade4 DW |
70 | pages = alloc_pages(GFP_KERNEL | __GFP_ZERO, order); |
71 | if (pages) | |
72 | iommu->pasid_state_table = page_address(pages); | |
73 | else | |
74 | pr_warn("IOMMU: %s: Failed to allocate PASID state table\n", | |
75 | iommu->name); | |
76 | } | |
77 | ||
78 | return 0; | |
79 | } | |
80 | ||
d9737953 | 81 | int intel_svm_exit(struct intel_iommu *iommu) |
8a94ade4 | 82 | { |
91017044 | 83 | int order = get_order(sizeof(struct pasid_entry) * iommu->pasid_max); |
8a94ade4 | 84 | |
8a94ade4 DW |
85 | if (iommu->pasid_state_table) { |
86 | free_pages((unsigned long)iommu->pasid_state_table, order); | |
87 | iommu->pasid_state_table = NULL; | |
88 | } | |
af395073 | 89 | |
8a94ade4 DW |
90 | return 0; |
91 | } | |
2f26e0a9 | 92 | |
a222a7f0 DW |
93 | #define PRQ_ORDER 0 |
94 | ||
95 | int intel_svm_enable_prq(struct intel_iommu *iommu) | |
96 | { | |
97 | struct page *pages; | |
98 | int irq, ret; | |
99 | ||
100 | pages = alloc_pages(GFP_KERNEL | __GFP_ZERO, PRQ_ORDER); | |
101 | if (!pages) { | |
102 | pr_warn("IOMMU: %s: Failed to allocate page request queue\n", | |
103 | iommu->name); | |
104 | return -ENOMEM; | |
105 | } | |
106 | iommu->prq = page_address(pages); | |
107 | ||
108 | irq = dmar_alloc_hwirq(DMAR_UNITS_SUPPORTED + iommu->seq_id, iommu->node, iommu); | |
109 | if (irq <= 0) { | |
110 | pr_err("IOMMU: %s: Failed to create IRQ vector for page request queue\n", | |
111 | iommu->name); | |
112 | ret = -EINVAL; | |
113 | err: | |
114 | free_pages((unsigned long)iommu->prq, PRQ_ORDER); | |
115 | iommu->prq = NULL; | |
116 | return ret; | |
117 | } | |
118 | iommu->pr_irq = irq; | |
119 | ||
120 | snprintf(iommu->prq_name, sizeof(iommu->prq_name), "dmar%d-prq", iommu->seq_id); | |
121 | ||
122 | ret = request_threaded_irq(irq, NULL, prq_event_thread, IRQF_ONESHOT, | |
123 | iommu->prq_name, iommu); | |
124 | if (ret) { | |
125 | pr_err("IOMMU: %s: Failed to request IRQ for page request queue\n", | |
126 | iommu->name); | |
127 | dmar_free_hwirq(irq); | |
72d54811 | 128 | iommu->pr_irq = 0; |
a222a7f0 DW |
129 | goto err; |
130 | } | |
131 | dmar_writeq(iommu->reg + DMAR_PQH_REG, 0ULL); | |
132 | dmar_writeq(iommu->reg + DMAR_PQT_REG, 0ULL); | |
133 | dmar_writeq(iommu->reg + DMAR_PQA_REG, virt_to_phys(iommu->prq) | PRQ_ORDER); | |
134 | ||
135 | return 0; | |
136 | } | |
137 | ||
138 | int intel_svm_finish_prq(struct intel_iommu *iommu) | |
139 | { | |
140 | dmar_writeq(iommu->reg + DMAR_PQH_REG, 0ULL); | |
141 | dmar_writeq(iommu->reg + DMAR_PQT_REG, 0ULL); | |
142 | dmar_writeq(iommu->reg + DMAR_PQA_REG, 0ULL); | |
143 | ||
72d54811 JS |
144 | if (iommu->pr_irq) { |
145 | free_irq(iommu->pr_irq, iommu); | |
146 | dmar_free_hwirq(iommu->pr_irq); | |
147 | iommu->pr_irq = 0; | |
148 | } | |
a222a7f0 DW |
149 | |
150 | free_pages((unsigned long)iommu->prq, PRQ_ORDER); | |
151 | iommu->prq = NULL; | |
152 | ||
153 | return 0; | |
154 | } | |
155 | ||
2f26e0a9 | 156 | static void intel_flush_svm_range_dev (struct intel_svm *svm, struct intel_svm_dev *sdev, |
5d52f482 | 157 | unsigned long address, unsigned long pages, int ih, int gl) |
2f26e0a9 DW |
158 | { |
159 | struct qi_desc desc; | |
2f26e0a9 | 160 | |
5d52f482 | 161 | if (pages == -1) { |
e0349921 DW |
162 | /* For global kernel pages we have to flush them in *all* PASIDs |
163 | * because that's the only option the hardware gives us. Despite | |
164 | * the fact that they are actually only accessible through one. */ | |
165 | if (gl) | |
166 | desc.low = QI_EIOTLB_PASID(svm->pasid) | QI_EIOTLB_DID(sdev->did) | | |
167 | QI_EIOTLB_GRAN(QI_GRAN_ALL_ALL) | QI_EIOTLB_TYPE; | |
168 | else | |
169 | desc.low = QI_EIOTLB_PASID(svm->pasid) | QI_EIOTLB_DID(sdev->did) | | |
170 | QI_EIOTLB_GRAN(QI_GRAN_NONG_PASID) | QI_EIOTLB_TYPE; | |
2f26e0a9 DW |
171 | desc.high = 0; |
172 | } else { | |
5d52f482 DW |
173 | int mask = ilog2(__roundup_pow_of_two(pages)); |
174 | ||
2f26e0a9 DW |
175 | desc.low = QI_EIOTLB_PASID(svm->pasid) | QI_EIOTLB_DID(sdev->did) | |
176 | QI_EIOTLB_GRAN(QI_GRAN_PSI_PASID) | QI_EIOTLB_TYPE; | |
e0349921 | 177 | desc.high = QI_EIOTLB_ADDR(address) | QI_EIOTLB_GL(gl) | |
2f26e0a9 DW |
178 | QI_EIOTLB_IH(ih) | QI_EIOTLB_AM(mask); |
179 | } | |
2f26e0a9 DW |
180 | qi_submit_sync(&desc, svm->iommu); |
181 | ||
182 | if (sdev->dev_iotlb) { | |
183 | desc.low = QI_DEV_EIOTLB_PASID(svm->pasid) | QI_DEV_EIOTLB_SID(sdev->sid) | | |
184 | QI_DEV_EIOTLB_QDEP(sdev->qdep) | QI_DEIOTLB_TYPE; | |
5d52f482 DW |
185 | if (pages == -1) { |
186 | desc.high = QI_DEV_EIOTLB_ADDR(-1ULL >> 1) | QI_DEV_EIOTLB_SIZE; | |
187 | } else if (pages > 1) { | |
188 | /* The least significant zero bit indicates the size. So, | |
189 | * for example, an "address" value of 0x12345f000 will | |
190 | * flush from 0x123440000 to 0x12347ffff (256KiB). */ | |
191 | unsigned long last = address + ((unsigned long)(pages - 1) << VTD_PAGE_SHIFT); | |
ed7158ba | 192 | unsigned long mask = __rounddown_pow_of_two(address ^ last); |
5d52f482 DW |
193 | |
194 | desc.high = QI_DEV_EIOTLB_ADDR((address & ~mask) | (mask - 1)) | QI_DEV_EIOTLB_SIZE; | |
2f26e0a9 DW |
195 | } else { |
196 | desc.high = QI_DEV_EIOTLB_ADDR(address); | |
197 | } | |
198 | qi_submit_sync(&desc, svm->iommu); | |
199 | } | |
200 | } | |
201 | ||
202 | static void intel_flush_svm_range(struct intel_svm *svm, unsigned long address, | |
5d52f482 | 203 | unsigned long pages, int ih, int gl) |
2f26e0a9 DW |
204 | { |
205 | struct intel_svm_dev *sdev; | |
206 | ||
907fea34 DW |
207 | /* Try deferred invalidate if available */ |
208 | if (svm->iommu->pasid_state_table && | |
209 | !cmpxchg64(&svm->iommu->pasid_state_table[svm->pasid].val, 0, 1ULL << 63)) | |
210 | return; | |
211 | ||
2f26e0a9 DW |
212 | rcu_read_lock(); |
213 | list_for_each_entry_rcu(sdev, &svm->devs, list) | |
e0349921 | 214 | intel_flush_svm_range_dev(svm, sdev, address, pages, ih, gl); |
2f26e0a9 DW |
215 | rcu_read_unlock(); |
216 | } | |
217 | ||
218 | static void intel_change_pte(struct mmu_notifier *mn, struct mm_struct *mm, | |
219 | unsigned long address, pte_t pte) | |
220 | { | |
221 | struct intel_svm *svm = container_of(mn, struct intel_svm, notifier); | |
222 | ||
e0349921 | 223 | intel_flush_svm_range(svm, address, 1, 1, 0); |
2f26e0a9 DW |
224 | } |
225 | ||
2f26e0a9 DW |
226 | /* Pages have been freed at this point */ |
227 | static void intel_invalidate_range(struct mmu_notifier *mn, | |
228 | struct mm_struct *mm, | |
229 | unsigned long start, unsigned long end) | |
230 | { | |
231 | struct intel_svm *svm = container_of(mn, struct intel_svm, notifier); | |
232 | ||
233 | intel_flush_svm_range(svm, start, | |
e0349921 | 234 | (end - start + PAGE_SIZE - 1) >> VTD_PAGE_SHIFT, 0, 0); |
2f26e0a9 DW |
235 | } |
236 | ||
237 | ||
5a10ba27 | 238 | static void intel_flush_pasid_dev(struct intel_svm *svm, struct intel_svm_dev *sdev, int pasid) |
2f26e0a9 DW |
239 | { |
240 | struct qi_desc desc; | |
241 | ||
242 | desc.high = 0; | |
5a10ba27 | 243 | desc.low = QI_PC_TYPE | QI_PC_DID(sdev->did) | QI_PC_PASID_SEL | QI_PC_PASID(pasid); |
2f26e0a9 DW |
244 | |
245 | qi_submit_sync(&desc, svm->iommu); | |
246 | } | |
247 | ||
248 | static void intel_mm_release(struct mmu_notifier *mn, struct mm_struct *mm) | |
249 | { | |
250 | struct intel_svm *svm = container_of(mn, struct intel_svm, notifier); | |
e57e58bd | 251 | struct intel_svm_dev *sdev; |
2f26e0a9 | 252 | |
e57e58bd DW |
253 | /* This might end up being called from exit_mmap(), *before* the page |
254 | * tables are cleared. And __mmu_notifier_release() will delete us from | |
255 | * the list of notifiers so that our invalidate_range() callback doesn't | |
256 | * get called when the page tables are cleared. So we need to protect | |
257 | * against hardware accessing those page tables. | |
258 | * | |
259 | * We do it by clearing the entry in the PASID table and then flushing | |
260 | * the IOTLB and the PASID table caches. This might upset hardware; | |
261 | * perhaps we'll want to point the PASID to a dummy PGD (like the zero | |
262 | * page) so that we end up taking a fault that the hardware really | |
263 | * *has* to handle gracefully without affecting other processes. | |
264 | */ | |
e57e58bd DW |
265 | rcu_read_lock(); |
266 | list_for_each_entry_rcu(sdev, &svm->devs, list) { | |
4774cc52 | 267 | intel_pasid_clear_entry(sdev->dev, svm->pasid); |
e57e58bd DW |
268 | intel_flush_pasid_dev(svm, sdev, svm->pasid); |
269 | intel_flush_svm_range_dev(svm, sdev, 0, -1, 0, !svm->mm); | |
270 | } | |
271 | rcu_read_unlock(); | |
2f26e0a9 | 272 | |
2f26e0a9 DW |
273 | } |
274 | ||
275 | static const struct mmu_notifier_ops intel_mmuops = { | |
276 | .release = intel_mm_release, | |
277 | .change_pte = intel_change_pte, | |
2f26e0a9 DW |
278 | .invalidate_range = intel_invalidate_range, |
279 | }; | |
280 | ||
281 | static DEFINE_MUTEX(pasid_mutex); | |
51261aac | 282 | static LIST_HEAD(global_svm_list); |
2f26e0a9 | 283 | |
0204a496 | 284 | int intel_svm_bind_mm(struct device *dev, int *pasid, int flags, struct svm_dev_ops *ops) |
2f26e0a9 DW |
285 | { |
286 | struct intel_iommu *iommu = intel_svm_device_to_iommu(dev); | |
4774cc52 | 287 | struct pasid_entry *entry; |
2f26e0a9 DW |
288 | struct intel_svm_dev *sdev; |
289 | struct intel_svm *svm = NULL; | |
5cec7537 | 290 | struct mm_struct *mm = NULL; |
2f13eb7c | 291 | u64 pasid_entry_val; |
2f26e0a9 DW |
292 | int pasid_max; |
293 | int ret; | |
294 | ||
4774cc52 | 295 | if (!iommu) |
2f26e0a9 DW |
296 | return -EINVAL; |
297 | ||
298 | if (dev_is_pci(dev)) { | |
299 | pasid_max = pci_max_pasids(to_pci_dev(dev)); | |
300 | if (pasid_max < 0) | |
301 | return -EINVAL; | |
302 | } else | |
303 | pasid_max = 1 << 20; | |
304 | ||
bb37f7db | 305 | if (flags & SVM_FLAG_SUPERVISOR_MODE) { |
5cec7537 DW |
306 | if (!ecap_srs(iommu->ecap)) |
307 | return -EINVAL; | |
308 | } else if (pasid) { | |
309 | mm = get_task_mm(current); | |
310 | BUG_ON(!mm); | |
311 | } | |
312 | ||
2f26e0a9 | 313 | mutex_lock(&pasid_mutex); |
569e4f77 | 314 | if (pasid && !(flags & SVM_FLAG_PRIVATE_PASID)) { |
51261aac | 315 | struct intel_svm *t; |
2f26e0a9 | 316 | |
51261aac LB |
317 | list_for_each_entry(t, &global_svm_list, list) { |
318 | if (t->mm != mm || (t->flags & SVM_FLAG_PRIVATE_PASID)) | |
2f26e0a9 DW |
319 | continue; |
320 | ||
51261aac | 321 | svm = t; |
2f26e0a9 DW |
322 | if (svm->pasid >= pasid_max) { |
323 | dev_warn(dev, | |
324 | "Limited PASID width. Cannot use existing PASID %d\n", | |
325 | svm->pasid); | |
326 | ret = -ENOSPC; | |
327 | goto out; | |
328 | } | |
329 | ||
330 | list_for_each_entry(sdev, &svm->devs, list) { | |
331 | if (dev == sdev->dev) { | |
0204a496 DW |
332 | if (sdev->ops != ops) { |
333 | ret = -EBUSY; | |
334 | goto out; | |
335 | } | |
2f26e0a9 DW |
336 | sdev->users++; |
337 | goto success; | |
338 | } | |
339 | } | |
340 | ||
341 | break; | |
342 | } | |
343 | } | |
344 | ||
345 | sdev = kzalloc(sizeof(*sdev), GFP_KERNEL); | |
346 | if (!sdev) { | |
347 | ret = -ENOMEM; | |
348 | goto out; | |
349 | } | |
350 | sdev->dev = dev; | |
351 | ||
352 | ret = intel_iommu_enable_pasid(iommu, sdev); | |
353 | if (ret || !pasid) { | |
354 | /* If they don't actually want to assign a PASID, this is | |
355 | * just an enabling check/preparation. */ | |
356 | kfree(sdev); | |
357 | goto out; | |
358 | } | |
359 | /* Finish the setup now we know we're keeping it */ | |
360 | sdev->users = 1; | |
0204a496 | 361 | sdev->ops = ops; |
2f26e0a9 DW |
362 | init_rcu_head(&sdev->rcu); |
363 | ||
364 | if (!svm) { | |
365 | svm = kzalloc(sizeof(*svm), GFP_KERNEL); | |
366 | if (!svm) { | |
367 | ret = -ENOMEM; | |
368 | kfree(sdev); | |
369 | goto out; | |
370 | } | |
371 | svm->iommu = iommu; | |
372 | ||
4774cc52 LB |
373 | if (pasid_max > intel_pasid_max_id) |
374 | pasid_max = intel_pasid_max_id; | |
2f26e0a9 | 375 | |
5a10ba27 | 376 | /* Do not use PASID 0 in caching mode (virtualised IOMMU) */ |
af395073 LB |
377 | ret = intel_pasid_alloc_id(svm, |
378 | !!cap_caching_mode(iommu->cap), | |
379 | pasid_max - 1, GFP_KERNEL); | |
2f26e0a9 DW |
380 | if (ret < 0) { |
381 | kfree(svm); | |
bbe4b3af | 382 | kfree(sdev); |
2f26e0a9 DW |
383 | goto out; |
384 | } | |
385 | svm->pasid = ret; | |
386 | svm->notifier.ops = &intel_mmuops; | |
5cec7537 | 387 | svm->mm = mm; |
569e4f77 | 388 | svm->flags = flags; |
2f26e0a9 | 389 | INIT_LIST_HEAD_RCU(&svm->devs); |
51261aac | 390 | INIT_LIST_HEAD(&svm->list); |
2f26e0a9 | 391 | ret = -ENOMEM; |
5cec7537 DW |
392 | if (mm) { |
393 | ret = mmu_notifier_register(&svm->notifier, mm); | |
394 | if (ret) { | |
af395073 | 395 | intel_pasid_free_id(svm->pasid); |
5cec7537 DW |
396 | kfree(svm); |
397 | kfree(sdev); | |
398 | goto out; | |
399 | } | |
2f13eb7c | 400 | pasid_entry_val = (u64)__pa(mm->pgd) | PASID_ENTRY_P; |
5cec7537 | 401 | } else |
2f13eb7c SM |
402 | pasid_entry_val = (u64)__pa(init_mm.pgd) | |
403 | PASID_ENTRY_P | PASID_ENTRY_SRE; | |
404 | if (cpu_feature_enabled(X86_FEATURE_LA57)) | |
405 | pasid_entry_val |= PASID_ENTRY_FLPM_5LP; | |
406 | ||
4774cc52 LB |
407 | entry = intel_pasid_get_entry(dev, svm->pasid); |
408 | entry->val = pasid_entry_val; | |
2f13eb7c | 409 | |
2f26e0a9 | 410 | wmb(); |
97140101 LB |
411 | |
412 | /* | |
413 | * Flush PASID cache when a PASID table entry becomes | |
414 | * present. | |
415 | */ | |
5a10ba27 | 416 | if (cap_caching_mode(iommu->cap)) |
97140101 | 417 | intel_flush_pasid_dev(svm, sdev, svm->pasid); |
51261aac LB |
418 | |
419 | list_add_tail(&svm->list, &global_svm_list); | |
2f26e0a9 DW |
420 | } |
421 | list_add_rcu(&sdev->list, &svm->devs); | |
422 | ||
423 | success: | |
424 | *pasid = svm->pasid; | |
425 | ret = 0; | |
426 | out: | |
427 | mutex_unlock(&pasid_mutex); | |
5cec7537 DW |
428 | if (mm) |
429 | mmput(mm); | |
2f26e0a9 DW |
430 | return ret; |
431 | } | |
432 | EXPORT_SYMBOL_GPL(intel_svm_bind_mm); | |
433 | ||
434 | int intel_svm_unbind_mm(struct device *dev, int pasid) | |
435 | { | |
436 | struct intel_svm_dev *sdev; | |
437 | struct intel_iommu *iommu; | |
438 | struct intel_svm *svm; | |
439 | int ret = -EINVAL; | |
440 | ||
441 | mutex_lock(&pasid_mutex); | |
442 | iommu = intel_svm_device_to_iommu(dev); | |
4774cc52 | 443 | if (!iommu) |
2f26e0a9 DW |
444 | goto out; |
445 | ||
af395073 | 446 | svm = intel_pasid_lookup_id(pasid); |
2f26e0a9 DW |
447 | if (!svm) |
448 | goto out; | |
449 | ||
450 | list_for_each_entry(sdev, &svm->devs, list) { | |
451 | if (dev == sdev->dev) { | |
452 | ret = 0; | |
453 | sdev->users--; | |
454 | if (!sdev->users) { | |
455 | list_del_rcu(&sdev->list); | |
456 | /* Flush the PASID cache and IOTLB for this device. | |
457 | * Note that we do depend on the hardware *not* using | |
458 | * the PASID any more. Just as we depend on other | |
459 | * devices never using PASIDs that they have no right | |
460 | * to use. We have a *shared* PASID table, because it's | |
461 | * large and has to be physically contiguous. So it's | |
462 | * hard to be as defensive as we might like. */ | |
5a10ba27 | 463 | intel_flush_pasid_dev(svm, sdev, svm->pasid); |
e0349921 | 464 | intel_flush_svm_range_dev(svm, sdev, 0, -1, 0, !svm->mm); |
2f26e0a9 | 465 | kfree_rcu(sdev, rcu); |
4774cc52 | 466 | intel_pasid_clear_entry(dev, svm->pasid); |
2f26e0a9 DW |
467 | |
468 | if (list_empty(&svm->devs)) { | |
af395073 | 469 | intel_pasid_free_id(svm->pasid); |
5cec7537 | 470 | if (svm->mm) |
e57e58bd DW |
471 | mmu_notifier_unregister(&svm->notifier, svm->mm); |
472 | ||
51261aac LB |
473 | list_del(&svm->list); |
474 | ||
2f26e0a9 DW |
475 | /* We mandate that no page faults may be outstanding |
476 | * for the PASID when intel_svm_unbind_mm() is called. | |
477 | * If that is not obeyed, subtle errors will happen. | |
478 | * Let's make them less subtle... */ | |
479 | memset(svm, 0x6b, sizeof(*svm)); | |
480 | kfree(svm); | |
481 | } | |
482 | } | |
483 | break; | |
484 | } | |
485 | } | |
486 | out: | |
487 | mutex_unlock(&pasid_mutex); | |
488 | ||
489 | return ret; | |
490 | } | |
491 | EXPORT_SYMBOL_GPL(intel_svm_unbind_mm); | |
a222a7f0 | 492 | |
15060aba CT |
493 | int intel_svm_is_pasid_valid(struct device *dev, int pasid) |
494 | { | |
495 | struct intel_iommu *iommu; | |
496 | struct intel_svm *svm; | |
497 | int ret = -EINVAL; | |
498 | ||
499 | mutex_lock(&pasid_mutex); | |
500 | iommu = intel_svm_device_to_iommu(dev); | |
4774cc52 | 501 | if (!iommu) |
15060aba CT |
502 | goto out; |
503 | ||
af395073 | 504 | svm = intel_pasid_lookup_id(pasid); |
15060aba CT |
505 | if (!svm) |
506 | goto out; | |
507 | ||
508 | /* init_mm is used in this case */ | |
509 | if (!svm->mm) | |
510 | ret = 1; | |
511 | else if (atomic_read(&svm->mm->mm_users) > 0) | |
512 | ret = 1; | |
513 | else | |
514 | ret = 0; | |
515 | ||
516 | out: | |
517 | mutex_unlock(&pasid_mutex); | |
518 | ||
519 | return ret; | |
520 | } | |
521 | EXPORT_SYMBOL_GPL(intel_svm_is_pasid_valid); | |
522 | ||
a222a7f0 DW |
523 | /* Page request queue descriptor */ |
524 | struct page_req_dsc { | |
525 | u64 srr:1; | |
526 | u64 bof:1; | |
527 | u64 pasid_present:1; | |
528 | u64 lpig:1; | |
529 | u64 pasid:20; | |
530 | u64 bus:8; | |
531 | u64 private:23; | |
532 | u64 prg_index:9; | |
533 | u64 rd_req:1; | |
534 | u64 wr_req:1; | |
535 | u64 exe_req:1; | |
536 | u64 priv_req:1; | |
537 | u64 devfn:8; | |
538 | u64 addr:52; | |
539 | }; | |
540 | ||
541 | #define PRQ_RING_MASK ((0x1000 << PRQ_ORDER) - 0x10) | |
7f8312a3 JR |
542 | |
543 | static bool access_error(struct vm_area_struct *vma, struct page_req_dsc *req) | |
544 | { | |
545 | unsigned long requested = 0; | |
546 | ||
547 | if (req->exe_req) | |
548 | requested |= VM_EXEC; | |
549 | ||
550 | if (req->rd_req) | |
551 | requested |= VM_READ; | |
552 | ||
553 | if (req->wr_req) | |
554 | requested |= VM_WRITE; | |
555 | ||
556 | return (requested & ~vma->vm_flags) != 0; | |
557 | } | |
558 | ||
9d8c3af3 AR |
559 | static bool is_canonical_address(u64 addr) |
560 | { | |
561 | int shift = 64 - (__VIRTUAL_MASK_SHIFT + 1); | |
562 | long saddr = (long) addr; | |
563 | ||
564 | return (((saddr << shift) >> shift) == saddr); | |
565 | } | |
566 | ||
a222a7f0 DW |
567 | static irqreturn_t prq_event_thread(int irq, void *d) |
568 | { | |
569 | struct intel_iommu *iommu = d; | |
570 | struct intel_svm *svm = NULL; | |
571 | int head, tail, handled = 0; | |
572 | ||
46924008 DW |
573 | /* Clear PPR bit before reading head/tail registers, to |
574 | * ensure that we get a new interrupt if needed. */ | |
575 | writel(DMA_PRS_PPR, iommu->reg + DMAR_PRS_REG); | |
576 | ||
a222a7f0 DW |
577 | tail = dmar_readq(iommu->reg + DMAR_PQT_REG) & PRQ_RING_MASK; |
578 | head = dmar_readq(iommu->reg + DMAR_PQH_REG) & PRQ_RING_MASK; | |
579 | while (head != tail) { | |
0204a496 | 580 | struct intel_svm_dev *sdev; |
a222a7f0 DW |
581 | struct vm_area_struct *vma; |
582 | struct page_req_dsc *req; | |
583 | struct qi_desc resp; | |
50a7ca3c SJ |
584 | int result; |
585 | vm_fault_t ret; | |
a222a7f0 DW |
586 | u64 address; |
587 | ||
588 | handled = 1; | |
589 | ||
590 | req = &iommu->prq[head / sizeof(*req)]; | |
591 | ||
592 | result = QI_RESP_FAILURE; | |
7f92a2e9 | 593 | address = (u64)req->addr << VTD_PAGE_SHIFT; |
a222a7f0 DW |
594 | if (!req->pasid_present) { |
595 | pr_err("%s: Page request without PASID: %08llx %08llx\n", | |
596 | iommu->name, ((unsigned long long *)req)[0], | |
597 | ((unsigned long long *)req)[1]); | |
19ed3e2d | 598 | goto no_pasid; |
a222a7f0 DW |
599 | } |
600 | ||
601 | if (!svm || svm->pasid != req->pasid) { | |
602 | rcu_read_lock(); | |
af395073 | 603 | svm = intel_pasid_lookup_id(req->pasid); |
a222a7f0 DW |
604 | /* It *can't* go away, because the driver is not permitted |
605 | * to unbind the mm while any page faults are outstanding. | |
606 | * So we only need RCU to protect the internal idr code. */ | |
607 | rcu_read_unlock(); | |
608 | ||
609 | if (!svm) { | |
610 | pr_err("%s: Page request for invalid PASID %d: %08llx %08llx\n", | |
611 | iommu->name, req->pasid, ((unsigned long long *)req)[0], | |
612 | ((unsigned long long *)req)[1]); | |
26322ab5 | 613 | goto no_pasid; |
a222a7f0 DW |
614 | } |
615 | } | |
616 | ||
617 | result = QI_RESP_INVALID; | |
5cec7537 DW |
618 | /* Since we're using init_mm.pgd directly, we should never take |
619 | * any faults on kernel addresses. */ | |
620 | if (!svm->mm) | |
621 | goto bad_req; | |
e57e58bd | 622 | /* If the mm is already defunct, don't handle faults. */ |
388f7934 | 623 | if (!mmget_not_zero(svm->mm)) |
e57e58bd | 624 | goto bad_req; |
9d8c3af3 AR |
625 | |
626 | /* If address is not canonical, return invalid response */ | |
627 | if (!is_canonical_address(address)) | |
628 | goto bad_req; | |
629 | ||
a222a7f0 DW |
630 | down_read(&svm->mm->mmap_sem); |
631 | vma = find_extend_vma(svm->mm, address); | |
632 | if (!vma || address < vma->vm_start) | |
633 | goto invalid; | |
634 | ||
7f8312a3 JR |
635 | if (access_error(vma, req)) |
636 | goto invalid; | |
637 | ||
dcddffd4 | 638 | ret = handle_mm_fault(vma, address, |
a222a7f0 DW |
639 | req->wr_req ? FAULT_FLAG_WRITE : 0); |
640 | if (ret & VM_FAULT_ERROR) | |
641 | goto invalid; | |
642 | ||
643 | result = QI_RESP_SUCCESS; | |
644 | invalid: | |
645 | up_read(&svm->mm->mmap_sem); | |
e57e58bd | 646 | mmput(svm->mm); |
a222a7f0 DW |
647 | bad_req: |
648 | /* Accounting for major/minor faults? */ | |
0204a496 DW |
649 | rcu_read_lock(); |
650 | list_for_each_entry_rcu(sdev, &svm->devs, list) { | |
3c7c2f32 | 651 | if (sdev->sid == PCI_DEVID(req->bus, req->devfn)) |
0204a496 DW |
652 | break; |
653 | } | |
654 | /* Other devices can go away, but the drivers are not permitted | |
655 | * to unbind while any page faults might be in flight. So it's | |
656 | * OK to drop the 'lock' here now we have it. */ | |
657 | rcu_read_unlock(); | |
658 | ||
659 | if (WARN_ON(&sdev->list == &svm->devs)) | |
660 | sdev = NULL; | |
661 | ||
662 | if (sdev && sdev->ops && sdev->ops->fault_cb) { | |
663 | int rwxp = (req->rd_req << 3) | (req->wr_req << 2) | | |
0bdec95c | 664 | (req->exe_req << 1) | (req->priv_req); |
0204a496 DW |
665 | sdev->ops->fault_cb(sdev->dev, req->pasid, req->addr, req->private, rwxp, result); |
666 | } | |
26322ab5 DW |
667 | /* We get here in the error case where the PASID lookup failed, |
668 | and these can be NULL. Do not use them below this point! */ | |
669 | sdev = NULL; | |
670 | svm = NULL; | |
671 | no_pasid: | |
a222a7f0 DW |
672 | if (req->lpig) { |
673 | /* Page Group Response */ | |
674 | resp.low = QI_PGRP_PASID(req->pasid) | | |
675 | QI_PGRP_DID((req->bus << 8) | req->devfn) | | |
676 | QI_PGRP_PASID_P(req->pasid_present) | | |
677 | QI_PGRP_RESP_TYPE; | |
678 | resp.high = QI_PGRP_IDX(req->prg_index) | | |
679 | QI_PGRP_PRIV(req->private) | QI_PGRP_RESP_CODE(result); | |
680 | ||
26322ab5 | 681 | qi_submit_sync(&resp, iommu); |
a222a7f0 DW |
682 | } else if (req->srr) { |
683 | /* Page Stream Response */ | |
684 | resp.low = QI_PSTRM_IDX(req->prg_index) | | |
685 | QI_PSTRM_PRIV(req->private) | QI_PSTRM_BUS(req->bus) | | |
686 | QI_PSTRM_PASID(req->pasid) | QI_PSTRM_RESP_TYPE; | |
687 | resp.high = QI_PSTRM_ADDR(address) | QI_PSTRM_DEVFN(req->devfn) | | |
688 | QI_PSTRM_RESP_CODE(result); | |
689 | ||
26322ab5 | 690 | qi_submit_sync(&resp, iommu); |
a222a7f0 DW |
691 | } |
692 | ||
693 | head = (head + sizeof(*req)) & PRQ_RING_MASK; | |
694 | } | |
695 | ||
696 | dmar_writeq(iommu->reg + DMAR_PQH_REG, tail); | |
697 | ||
698 | return IRQ_RETVAL(handled); | |
699 | } |