]>
Commit | Line | Data |
---|---|---|
97222cc8 ED |
1 | |
2 | /* | |
3 | * Local APIC virtualization | |
4 | * | |
5 | * Copyright (C) 2006 Qumranet, Inc. | |
6 | * Copyright (C) 2007 Novell | |
7 | * Copyright (C) 2007 Intel | |
9611c187 | 8 | * Copyright 2009 Red Hat, Inc. and/or its affiliates. |
97222cc8 ED |
9 | * |
10 | * Authors: | |
11 | * Dor Laor <[email protected]> | |
12 | * Gregory Haskins <[email protected]> | |
13 | * Yaozu (Eddie) Dong <[email protected]> | |
14 | * | |
15 | * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation. | |
16 | * | |
17 | * This work is licensed under the terms of the GNU GPL, version 2. See | |
18 | * the COPYING file in the top-level directory. | |
19 | */ | |
20 | ||
edf88417 | 21 | #include <linux/kvm_host.h> |
97222cc8 ED |
22 | #include <linux/kvm.h> |
23 | #include <linux/mm.h> | |
24 | #include <linux/highmem.h> | |
25 | #include <linux/smp.h> | |
26 | #include <linux/hrtimer.h> | |
27 | #include <linux/io.h> | |
1767e931 | 28 | #include <linux/export.h> |
6f6d6a1a | 29 | #include <linux/math64.h> |
5a0e3ad6 | 30 | #include <linux/slab.h> |
97222cc8 ED |
31 | #include <asm/processor.h> |
32 | #include <asm/msr.h> | |
33 | #include <asm/page.h> | |
34 | #include <asm/current.h> | |
35 | #include <asm/apicdef.h> | |
d0659d94 | 36 | #include <asm/delay.h> |
60063497 | 37 | #include <linux/atomic.h> |
c5cc421b | 38 | #include <linux/jump_label.h> |
5fdbf976 | 39 | #include "kvm_cache_regs.h" |
97222cc8 | 40 | #include "irq.h" |
229456fc | 41 | #include "trace.h" |
fc61b800 | 42 | #include "x86.h" |
00b27a3e | 43 | #include "cpuid.h" |
5c919412 | 44 | #include "hyperv.h" |
97222cc8 | 45 | |
b682b814 MT |
46 | #ifndef CONFIG_X86_64 |
47 | #define mod_64(x, y) ((x) - (y) * div64_u64(x, y)) | |
48 | #else | |
49 | #define mod_64(x, y) ((x) % (y)) | |
50 | #endif | |
51 | ||
97222cc8 ED |
52 | #define PRId64 "d" |
53 | #define PRIx64 "llx" | |
54 | #define PRIu64 "u" | |
55 | #define PRIo64 "o" | |
56 | ||
97222cc8 | 57 | /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */ |
354cb410 | 58 | #define apic_debug(fmt, arg...) do {} while (0) |
97222cc8 | 59 | |
97222cc8 | 60 | /* 14 is the version for Xeon and Pentium 8.4.8*/ |
1e6e2755 | 61 | #define APIC_VERSION (0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16)) |
97222cc8 ED |
62 | #define LAPIC_MMIO_LENGTH (1 << 12) |
63 | /* followed define is not in apicdef.h */ | |
64 | #define APIC_SHORT_MASK 0xc0000 | |
65 | #define APIC_DEST_NOSHORT 0x0 | |
66 | #define APIC_DEST_MASK 0x800 | |
67 | #define MAX_APIC_VECTOR 256 | |
ecba9a52 | 68 | #define APIC_VECTORS_PER_REG 32 |
97222cc8 | 69 | |
394457a9 NA |
70 | #define APIC_BROADCAST 0xFF |
71 | #define X2APIC_BROADCAST 0xFFFFFFFFul | |
72 | ||
3b8a5df6 WL |
73 | static bool lapic_timer_advance_adjust_done = false; |
74 | #define LAPIC_TIMER_ADVANCE_ADJUST_DONE 100 | |
75 | /* step-by-step approximation to mitigate fluctuation */ | |
76 | #define LAPIC_TIMER_ADVANCE_ADJUST_STEP 8 | |
77 | ||
a0c9a822 MT |
78 | static inline int apic_test_vector(int vec, void *bitmap) |
79 | { | |
80 | return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
81 | } | |
82 | ||
10606919 YZ |
83 | bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector) |
84 | { | |
85 | struct kvm_lapic *apic = vcpu->arch.apic; | |
86 | ||
87 | return apic_test_vector(vector, apic->regs + APIC_ISR) || | |
88 | apic_test_vector(vector, apic->regs + APIC_IRR); | |
89 | } | |
90 | ||
97222cc8 ED |
91 | static inline void apic_clear_vector(int vec, void *bitmap) |
92 | { | |
93 | clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
94 | } | |
95 | ||
8680b94b MT |
96 | static inline int __apic_test_and_set_vector(int vec, void *bitmap) |
97 | { | |
98 | return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
99 | } | |
100 | ||
101 | static inline int __apic_test_and_clear_vector(int vec, void *bitmap) | |
102 | { | |
103 | return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec)); | |
104 | } | |
105 | ||
c5cc421b | 106 | struct static_key_deferred apic_hw_disabled __read_mostly; |
f8c1ea10 GN |
107 | struct static_key_deferred apic_sw_disabled __read_mostly; |
108 | ||
97222cc8 ED |
109 | static inline int apic_enabled(struct kvm_lapic *apic) |
110 | { | |
c48f1496 | 111 | return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic); |
54e9818f GN |
112 | } |
113 | ||
97222cc8 ED |
114 | #define LVT_MASK \ |
115 | (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK) | |
116 | ||
117 | #define LINT_MASK \ | |
118 | (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \ | |
119 | APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER) | |
120 | ||
6e500439 RK |
121 | static inline u8 kvm_xapic_id(struct kvm_lapic *apic) |
122 | { | |
123 | return kvm_lapic_get_reg(apic, APIC_ID) >> 24; | |
124 | } | |
125 | ||
126 | static inline u32 kvm_x2apic_id(struct kvm_lapic *apic) | |
127 | { | |
128 | return apic->vcpu->vcpu_id; | |
129 | } | |
130 | ||
e45115b6 RK |
131 | static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map, |
132 | u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) { | |
133 | switch (map->mode) { | |
134 | case KVM_APIC_MODE_X2APIC: { | |
135 | u32 offset = (dest_id >> 16) * 16; | |
0ca52e7b | 136 | u32 max_apic_id = map->max_apic_id; |
e45115b6 RK |
137 | |
138 | if (offset <= max_apic_id) { | |
139 | u8 cluster_size = min(max_apic_id - offset + 1, 16U); | |
140 | ||
141 | *cluster = &map->phys_map[offset]; | |
142 | *mask = dest_id & (0xffff >> (16 - cluster_size)); | |
143 | } else { | |
144 | *mask = 0; | |
145 | } | |
3b5a5ffa | 146 | |
e45115b6 RK |
147 | return true; |
148 | } | |
149 | case KVM_APIC_MODE_XAPIC_FLAT: | |
150 | *cluster = map->xapic_flat_map; | |
151 | *mask = dest_id & 0xff; | |
152 | return true; | |
153 | case KVM_APIC_MODE_XAPIC_CLUSTER: | |
444fdad8 | 154 | *cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf]; |
e45115b6 RK |
155 | *mask = dest_id & 0xf; |
156 | return true; | |
157 | default: | |
158 | /* Not optimized. */ | |
159 | return false; | |
160 | } | |
3548a259 RK |
161 | } |
162 | ||
af1bae54 | 163 | static void kvm_apic_map_free(struct rcu_head *rcu) |
3b5a5ffa | 164 | { |
af1bae54 | 165 | struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu); |
3b5a5ffa | 166 | |
af1bae54 | 167 | kvfree(map); |
3b5a5ffa RK |
168 | } |
169 | ||
1e08ec4a GN |
170 | static void recalculate_apic_map(struct kvm *kvm) |
171 | { | |
172 | struct kvm_apic_map *new, *old = NULL; | |
173 | struct kvm_vcpu *vcpu; | |
174 | int i; | |
6e500439 | 175 | u32 max_id = 255; /* enough space for any xAPIC ID */ |
1e08ec4a GN |
176 | |
177 | mutex_lock(&kvm->arch.apic_map_lock); | |
178 | ||
0ca52e7b RK |
179 | kvm_for_each_vcpu(i, vcpu, kvm) |
180 | if (kvm_apic_present(vcpu)) | |
6e500439 | 181 | max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic)); |
0ca52e7b | 182 | |
a7c3e901 MH |
183 | new = kvzalloc(sizeof(struct kvm_apic_map) + |
184 | sizeof(struct kvm_lapic *) * ((u64)max_id + 1), GFP_KERNEL); | |
0ca52e7b | 185 | |
1e08ec4a GN |
186 | if (!new) |
187 | goto out; | |
188 | ||
0ca52e7b RK |
189 | new->max_apic_id = max_id; |
190 | ||
173beedc NA |
191 | kvm_for_each_vcpu(i, vcpu, kvm) { |
192 | struct kvm_lapic *apic = vcpu->arch.apic; | |
e45115b6 RK |
193 | struct kvm_lapic **cluster; |
194 | u16 mask; | |
5bd5db38 RK |
195 | u32 ldr; |
196 | u8 xapic_id; | |
197 | u32 x2apic_id; | |
1e08ec4a | 198 | |
df04d1d1 RK |
199 | if (!kvm_apic_present(vcpu)) |
200 | continue; | |
201 | ||
5bd5db38 RK |
202 | xapic_id = kvm_xapic_id(apic); |
203 | x2apic_id = kvm_x2apic_id(apic); | |
204 | ||
205 | /* Hotplug hack: see kvm_apic_match_physical_addr(), ... */ | |
206 | if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) && | |
207 | x2apic_id <= new->max_apic_id) | |
208 | new->phys_map[x2apic_id] = apic; | |
209 | /* | |
210 | * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around, | |
211 | * prevent them from masking VCPUs with APIC ID <= 0xff. | |
212 | */ | |
213 | if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id]) | |
214 | new->phys_map[xapic_id] = apic; | |
3548a259 | 215 | |
6e500439 RK |
216 | ldr = kvm_lapic_get_reg(apic, APIC_LDR); |
217 | ||
3b5a5ffa RK |
218 | if (apic_x2apic_mode(apic)) { |
219 | new->mode |= KVM_APIC_MODE_X2APIC; | |
220 | } else if (ldr) { | |
221 | ldr = GET_APIC_LOGICAL_ID(ldr); | |
dfb95954 | 222 | if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT) |
3b5a5ffa RK |
223 | new->mode |= KVM_APIC_MODE_XAPIC_FLAT; |
224 | else | |
225 | new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER; | |
226 | } | |
227 | ||
e45115b6 | 228 | if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask)) |
3548a259 RK |
229 | continue; |
230 | ||
e45115b6 RK |
231 | if (mask) |
232 | cluster[ffs(mask) - 1] = apic; | |
1e08ec4a GN |
233 | } |
234 | out: | |
235 | old = rcu_dereference_protected(kvm->arch.apic_map, | |
236 | lockdep_is_held(&kvm->arch.apic_map_lock)); | |
237 | rcu_assign_pointer(kvm->arch.apic_map, new); | |
238 | mutex_unlock(&kvm->arch.apic_map_lock); | |
239 | ||
240 | if (old) | |
af1bae54 | 241 | call_rcu(&old->rcu, kvm_apic_map_free); |
c7c9c56c | 242 | |
b053b2ae | 243 | kvm_make_scan_ioapic_request(kvm); |
1e08ec4a GN |
244 | } |
245 | ||
1e1b6c26 NA |
246 | static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val) |
247 | { | |
e462755c | 248 | bool enabled = val & APIC_SPIV_APIC_ENABLED; |
1e1b6c26 | 249 | |
1e6e2755 | 250 | kvm_lapic_set_reg(apic, APIC_SPIV, val); |
e462755c RK |
251 | |
252 | if (enabled != apic->sw_enabled) { | |
253 | apic->sw_enabled = enabled; | |
254 | if (enabled) { | |
1e1b6c26 NA |
255 | static_key_slow_dec_deferred(&apic_sw_disabled); |
256 | recalculate_apic_map(apic->vcpu->kvm); | |
257 | } else | |
258 | static_key_slow_inc(&apic_sw_disabled.key); | |
259 | } | |
260 | } | |
261 | ||
a92e2543 | 262 | static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id) |
1e08ec4a | 263 | { |
1e6e2755 | 264 | kvm_lapic_set_reg(apic, APIC_ID, id << 24); |
1e08ec4a GN |
265 | recalculate_apic_map(apic->vcpu->kvm); |
266 | } | |
267 | ||
268 | static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id) | |
269 | { | |
1e6e2755 | 270 | kvm_lapic_set_reg(apic, APIC_LDR, id); |
1e08ec4a GN |
271 | recalculate_apic_map(apic->vcpu->kvm); |
272 | } | |
273 | ||
e872fa94 DDAG |
274 | static inline u32 kvm_apic_calc_x2apic_ldr(u32 id) |
275 | { | |
276 | return ((id >> 4) << 16) | (1 << (id & 0xf)); | |
277 | } | |
278 | ||
a92e2543 | 279 | static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id) |
257b9a5f | 280 | { |
e872fa94 | 281 | u32 ldr = kvm_apic_calc_x2apic_ldr(id); |
257b9a5f | 282 | |
6e500439 RK |
283 | WARN_ON_ONCE(id != apic->vcpu->vcpu_id); |
284 | ||
a92e2543 | 285 | kvm_lapic_set_reg(apic, APIC_ID, id); |
1e6e2755 | 286 | kvm_lapic_set_reg(apic, APIC_LDR, ldr); |
257b9a5f RK |
287 | recalculate_apic_map(apic->vcpu->kvm); |
288 | } | |
289 | ||
97222cc8 ED |
290 | static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type) |
291 | { | |
dfb95954 | 292 | return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED); |
97222cc8 ED |
293 | } |
294 | ||
295 | static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type) | |
296 | { | |
dfb95954 | 297 | return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK; |
97222cc8 ED |
298 | } |
299 | ||
a3e06bbe LJ |
300 | static inline int apic_lvtt_oneshot(struct kvm_lapic *apic) |
301 | { | |
f30ebc31 | 302 | return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT; |
a3e06bbe LJ |
303 | } |
304 | ||
97222cc8 ED |
305 | static inline int apic_lvtt_period(struct kvm_lapic *apic) |
306 | { | |
f30ebc31 | 307 | return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC; |
a3e06bbe LJ |
308 | } |
309 | ||
310 | static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic) | |
311 | { | |
f30ebc31 | 312 | return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE; |
97222cc8 ED |
313 | } |
314 | ||
cc6e462c JK |
315 | static inline int apic_lvt_nmi_mode(u32 lvt_val) |
316 | { | |
317 | return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI; | |
318 | } | |
319 | ||
fc61b800 GN |
320 | void kvm_apic_set_version(struct kvm_vcpu *vcpu) |
321 | { | |
322 | struct kvm_lapic *apic = vcpu->arch.apic; | |
323 | struct kvm_cpuid_entry2 *feat; | |
324 | u32 v = APIC_VERSION; | |
325 | ||
bce87cce | 326 | if (!lapic_in_kernel(vcpu)) |
fc61b800 GN |
327 | return; |
328 | ||
0bcc3fb9 VK |
329 | /* |
330 | * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation) | |
331 | * which doesn't have EOI register; Some buggy OSes (e.g. Windows with | |
332 | * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC | |
333 | * version first and level-triggered interrupts never get EOIed in | |
334 | * IOAPIC. | |
335 | */ | |
fc61b800 | 336 | feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0); |
0bcc3fb9 VK |
337 | if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) && |
338 | !ioapic_in_kernel(vcpu->kvm)) | |
fc61b800 | 339 | v |= APIC_LVR_DIRECTED_EOI; |
1e6e2755 | 340 | kvm_lapic_set_reg(apic, APIC_LVR, v); |
fc61b800 GN |
341 | } |
342 | ||
1e6e2755 | 343 | static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = { |
a3e06bbe | 344 | LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */ |
97222cc8 ED |
345 | LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */ |
346 | LVT_MASK | APIC_MODE_MASK, /* LVTPC */ | |
347 | LINT_MASK, LINT_MASK, /* LVT0-1 */ | |
348 | LVT_MASK /* LVTERR */ | |
349 | }; | |
350 | ||
351 | static int find_highest_vector(void *bitmap) | |
352 | { | |
ecba9a52 TY |
353 | int vec; |
354 | u32 *reg; | |
97222cc8 | 355 | |
ecba9a52 TY |
356 | for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG; |
357 | vec >= 0; vec -= APIC_VECTORS_PER_REG) { | |
358 | reg = bitmap + REG_POS(vec); | |
359 | if (*reg) | |
810e6def | 360 | return __fls(*reg) + vec; |
ecba9a52 | 361 | } |
97222cc8 | 362 | |
ecba9a52 | 363 | return -1; |
97222cc8 ED |
364 | } |
365 | ||
8680b94b MT |
366 | static u8 count_vectors(void *bitmap) |
367 | { | |
ecba9a52 TY |
368 | int vec; |
369 | u32 *reg; | |
8680b94b | 370 | u8 count = 0; |
ecba9a52 TY |
371 | |
372 | for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) { | |
373 | reg = bitmap + REG_POS(vec); | |
374 | count += hweight32(*reg); | |
375 | } | |
376 | ||
8680b94b MT |
377 | return count; |
378 | } | |
379 | ||
e7387b0e | 380 | bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr) |
a20ed54d | 381 | { |
810e6def | 382 | u32 i, vec; |
e7387b0e LA |
383 | u32 pir_val, irr_val, prev_irr_val; |
384 | int max_updated_irr; | |
385 | ||
386 | max_updated_irr = -1; | |
387 | *max_irr = -1; | |
a20ed54d | 388 | |
810e6def | 389 | for (i = vec = 0; i <= 7; i++, vec += 32) { |
ad361091 | 390 | pir_val = READ_ONCE(pir[i]); |
810e6def | 391 | irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10)); |
ad361091 | 392 | if (pir_val) { |
e7387b0e | 393 | prev_irr_val = irr_val; |
810e6def PB |
394 | irr_val |= xchg(&pir[i], 0); |
395 | *((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val; | |
e7387b0e LA |
396 | if (prev_irr_val != irr_val) { |
397 | max_updated_irr = | |
398 | __fls(irr_val ^ prev_irr_val) + vec; | |
399 | } | |
ad361091 | 400 | } |
810e6def | 401 | if (irr_val) |
e7387b0e | 402 | *max_irr = __fls(irr_val) + vec; |
a20ed54d | 403 | } |
810e6def | 404 | |
e7387b0e LA |
405 | return ((max_updated_irr != -1) && |
406 | (max_updated_irr == *max_irr)); | |
a20ed54d | 407 | } |
705699a1 WV |
408 | EXPORT_SYMBOL_GPL(__kvm_apic_update_irr); |
409 | ||
e7387b0e | 410 | bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr) |
705699a1 WV |
411 | { |
412 | struct kvm_lapic *apic = vcpu->arch.apic; | |
413 | ||
e7387b0e | 414 | return __kvm_apic_update_irr(pir, apic->regs, max_irr); |
705699a1 | 415 | } |
a20ed54d YZ |
416 | EXPORT_SYMBOL_GPL(kvm_apic_update_irr); |
417 | ||
33e4c686 | 418 | static inline int apic_search_irr(struct kvm_lapic *apic) |
97222cc8 | 419 | { |
33e4c686 | 420 | return find_highest_vector(apic->regs + APIC_IRR); |
97222cc8 ED |
421 | } |
422 | ||
423 | static inline int apic_find_highest_irr(struct kvm_lapic *apic) | |
424 | { | |
425 | int result; | |
426 | ||
c7c9c56c YZ |
427 | /* |
428 | * Note that irr_pending is just a hint. It will be always | |
429 | * true with virtual interrupt delivery enabled. | |
430 | */ | |
33e4c686 GN |
431 | if (!apic->irr_pending) |
432 | return -1; | |
433 | ||
434 | result = apic_search_irr(apic); | |
97222cc8 ED |
435 | ASSERT(result == -1 || result >= 16); |
436 | ||
437 | return result; | |
438 | } | |
439 | ||
33e4c686 GN |
440 | static inline void apic_clear_irr(int vec, struct kvm_lapic *apic) |
441 | { | |
56cc2406 WL |
442 | struct kvm_vcpu *vcpu; |
443 | ||
444 | vcpu = apic->vcpu; | |
445 | ||
d62caabb | 446 | if (unlikely(vcpu->arch.apicv_active)) { |
b95234c8 | 447 | /* need to update RVI */ |
f210f757 | 448 | apic_clear_vector(vec, apic->regs + APIC_IRR); |
b95234c8 PB |
449 | kvm_x86_ops->hwapic_irr_update(vcpu, |
450 | apic_find_highest_irr(apic)); | |
f210f757 NA |
451 | } else { |
452 | apic->irr_pending = false; | |
453 | apic_clear_vector(vec, apic->regs + APIC_IRR); | |
454 | if (apic_search_irr(apic) != -1) | |
455 | apic->irr_pending = true; | |
56cc2406 | 456 | } |
33e4c686 GN |
457 | } |
458 | ||
8680b94b MT |
459 | static inline void apic_set_isr(int vec, struct kvm_lapic *apic) |
460 | { | |
56cc2406 WL |
461 | struct kvm_vcpu *vcpu; |
462 | ||
463 | if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR)) | |
464 | return; | |
465 | ||
466 | vcpu = apic->vcpu; | |
fc57ac2c | 467 | |
8680b94b | 468 | /* |
56cc2406 WL |
469 | * With APIC virtualization enabled, all caching is disabled |
470 | * because the processor can modify ISR under the hood. Instead | |
471 | * just set SVI. | |
8680b94b | 472 | */ |
d62caabb | 473 | if (unlikely(vcpu->arch.apicv_active)) |
67c9dddc | 474 | kvm_x86_ops->hwapic_isr_update(vcpu, vec); |
56cc2406 WL |
475 | else { |
476 | ++apic->isr_count; | |
477 | BUG_ON(apic->isr_count > MAX_APIC_VECTOR); | |
478 | /* | |
479 | * ISR (in service register) bit is set when injecting an interrupt. | |
480 | * The highest vector is injected. Thus the latest bit set matches | |
481 | * the highest bit in ISR. | |
482 | */ | |
483 | apic->highest_isr_cache = vec; | |
484 | } | |
8680b94b MT |
485 | } |
486 | ||
fc57ac2c PB |
487 | static inline int apic_find_highest_isr(struct kvm_lapic *apic) |
488 | { | |
489 | int result; | |
490 | ||
491 | /* | |
492 | * Note that isr_count is always 1, and highest_isr_cache | |
493 | * is always -1, with APIC virtualization enabled. | |
494 | */ | |
495 | if (!apic->isr_count) | |
496 | return -1; | |
497 | if (likely(apic->highest_isr_cache != -1)) | |
498 | return apic->highest_isr_cache; | |
499 | ||
500 | result = find_highest_vector(apic->regs + APIC_ISR); | |
501 | ASSERT(result == -1 || result >= 16); | |
502 | ||
503 | return result; | |
504 | } | |
505 | ||
8680b94b MT |
506 | static inline void apic_clear_isr(int vec, struct kvm_lapic *apic) |
507 | { | |
fc57ac2c PB |
508 | struct kvm_vcpu *vcpu; |
509 | if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR)) | |
510 | return; | |
511 | ||
512 | vcpu = apic->vcpu; | |
513 | ||
514 | /* | |
515 | * We do get here for APIC virtualization enabled if the guest | |
516 | * uses the Hyper-V APIC enlightenment. In this case we may need | |
517 | * to trigger a new interrupt delivery by writing the SVI field; | |
518 | * on the other hand isr_count and highest_isr_cache are unused | |
519 | * and must be left alone. | |
520 | */ | |
d62caabb | 521 | if (unlikely(vcpu->arch.apicv_active)) |
67c9dddc | 522 | kvm_x86_ops->hwapic_isr_update(vcpu, |
fc57ac2c PB |
523 | apic_find_highest_isr(apic)); |
524 | else { | |
8680b94b | 525 | --apic->isr_count; |
fc57ac2c PB |
526 | BUG_ON(apic->isr_count < 0); |
527 | apic->highest_isr_cache = -1; | |
528 | } | |
8680b94b MT |
529 | } |
530 | ||
6e5d865c YS |
531 | int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu) |
532 | { | |
33e4c686 GN |
533 | /* This may race with setting of irr in __apic_accept_irq() and |
534 | * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq | |
535 | * will cause vmexit immediately and the value will be recalculated | |
536 | * on the next vmentry. | |
537 | */ | |
f8543d6a | 538 | return apic_find_highest_irr(vcpu->arch.apic); |
6e5d865c | 539 | } |
76dfafd5 | 540 | EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr); |
6e5d865c | 541 | |
6da7e3f6 | 542 | static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode, |
b4f2225c | 543 | int vector, int level, int trig_mode, |
9e4aabe2 | 544 | struct dest_map *dest_map); |
6da7e3f6 | 545 | |
b4f2225c | 546 | int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq, |
9e4aabe2 | 547 | struct dest_map *dest_map) |
97222cc8 | 548 | { |
ad312c7c | 549 | struct kvm_lapic *apic = vcpu->arch.apic; |
8be5453f | 550 | |
58c2dde1 | 551 | return __apic_accept_irq(apic, irq->delivery_mode, irq->vector, |
b4f2225c | 552 | irq->level, irq->trig_mode, dest_map); |
97222cc8 ED |
553 | } |
554 | ||
4180bf1b | 555 | int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low, |
bdf7ffc8 | 556 | unsigned long ipi_bitmap_high, u32 min, |
4180bf1b WL |
557 | unsigned long icr, int op_64_bit) |
558 | { | |
559 | int i; | |
560 | struct kvm_apic_map *map; | |
561 | struct kvm_vcpu *vcpu; | |
562 | struct kvm_lapic_irq irq = {0}; | |
563 | int cluster_size = op_64_bit ? 64 : 32; | |
564 | int count = 0; | |
565 | ||
566 | irq.vector = icr & APIC_VECTOR_MASK; | |
567 | irq.delivery_mode = icr & APIC_MODE_MASK; | |
568 | irq.level = (icr & APIC_INT_ASSERT) != 0; | |
569 | irq.trig_mode = icr & APIC_INT_LEVELTRIG; | |
570 | ||
571 | if (icr & APIC_DEST_MASK) | |
572 | return -KVM_EINVAL; | |
573 | if (icr & APIC_SHORT_MASK) | |
574 | return -KVM_EINVAL; | |
575 | ||
576 | rcu_read_lock(); | |
577 | map = rcu_dereference(kvm->arch.apic_map); | |
578 | ||
38ab012f WL |
579 | if (unlikely(!map)) { |
580 | count = -EOPNOTSUPP; | |
581 | goto out; | |
582 | } | |
583 | ||
bdf7ffc8 WL |
584 | if (min > map->max_apic_id) |
585 | goto out; | |
4180bf1b | 586 | /* Bits above cluster_size are masked in the caller. */ |
bdf7ffc8 WL |
587 | for_each_set_bit(i, &ipi_bitmap_low, |
588 | min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) { | |
589 | if (map->phys_map[min + i]) { | |
590 | vcpu = map->phys_map[min + i]->vcpu; | |
591 | count += kvm_apic_set_irq(vcpu, &irq, NULL); | |
592 | } | |
4180bf1b WL |
593 | } |
594 | ||
595 | min += cluster_size; | |
bdf7ffc8 WL |
596 | |
597 | if (min > map->max_apic_id) | |
598 | goto out; | |
599 | ||
600 | for_each_set_bit(i, &ipi_bitmap_high, | |
601 | min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) { | |
602 | if (map->phys_map[min + i]) { | |
603 | vcpu = map->phys_map[min + i]->vcpu; | |
604 | count += kvm_apic_set_irq(vcpu, &irq, NULL); | |
605 | } | |
4180bf1b WL |
606 | } |
607 | ||
bdf7ffc8 | 608 | out: |
4180bf1b WL |
609 | rcu_read_unlock(); |
610 | return count; | |
611 | } | |
612 | ||
ae7a2a3f MT |
613 | static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val) |
614 | { | |
4e335d9e PB |
615 | |
616 | return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val, | |
617 | sizeof(val)); | |
ae7a2a3f MT |
618 | } |
619 | ||
620 | static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val) | |
621 | { | |
4e335d9e PB |
622 | |
623 | return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val, | |
624 | sizeof(*val)); | |
ae7a2a3f MT |
625 | } |
626 | ||
627 | static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu) | |
628 | { | |
629 | return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED; | |
630 | } | |
631 | ||
632 | static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu) | |
633 | { | |
634 | u8 val; | |
635 | if (pv_eoi_get_user(vcpu, &val) < 0) | |
636 | apic_debug("Can't read EOI MSR value: 0x%llx\n", | |
96893977 | 637 | (unsigned long long)vcpu->arch.pv_eoi.msr_val); |
ae7a2a3f MT |
638 | return val & 0x1; |
639 | } | |
640 | ||
641 | static void pv_eoi_set_pending(struct kvm_vcpu *vcpu) | |
642 | { | |
643 | if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) { | |
644 | apic_debug("Can't set EOI MSR value: 0x%llx\n", | |
96893977 | 645 | (unsigned long long)vcpu->arch.pv_eoi.msr_val); |
ae7a2a3f MT |
646 | return; |
647 | } | |
648 | __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention); | |
649 | } | |
650 | ||
651 | static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu) | |
652 | { | |
653 | if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) { | |
654 | apic_debug("Can't clear EOI MSR value: 0x%llx\n", | |
96893977 | 655 | (unsigned long long)vcpu->arch.pv_eoi.msr_val); |
ae7a2a3f MT |
656 | return; |
657 | } | |
658 | __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention); | |
659 | } | |
660 | ||
b3c045d3 PB |
661 | static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr) |
662 | { | |
3d92789f | 663 | int highest_irr; |
fa59cc00 | 664 | if (apic->vcpu->arch.apicv_active) |
76dfafd5 PB |
665 | highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu); |
666 | else | |
667 | highest_irr = apic_find_highest_irr(apic); | |
b3c045d3 PB |
668 | if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr) |
669 | return -1; | |
670 | return highest_irr; | |
671 | } | |
672 | ||
673 | static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr) | |
97222cc8 | 674 | { |
3842d135 | 675 | u32 tpr, isrv, ppr, old_ppr; |
97222cc8 ED |
676 | int isr; |
677 | ||
dfb95954 SS |
678 | old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI); |
679 | tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI); | |
97222cc8 ED |
680 | isr = apic_find_highest_isr(apic); |
681 | isrv = (isr != -1) ? isr : 0; | |
682 | ||
683 | if ((tpr & 0xf0) >= (isrv & 0xf0)) | |
684 | ppr = tpr & 0xff; | |
685 | else | |
686 | ppr = isrv & 0xf0; | |
687 | ||
688 | apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x", | |
689 | apic, ppr, isr, isrv); | |
690 | ||
b3c045d3 PB |
691 | *new_ppr = ppr; |
692 | if (old_ppr != ppr) | |
1e6e2755 | 693 | kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr); |
b3c045d3 PB |
694 | |
695 | return ppr < old_ppr; | |
696 | } | |
697 | ||
698 | static void apic_update_ppr(struct kvm_lapic *apic) | |
699 | { | |
700 | u32 ppr; | |
701 | ||
26fbbee5 PB |
702 | if (__apic_update_ppr(apic, &ppr) && |
703 | apic_has_interrupt_for_ppr(apic, ppr) != -1) | |
b3c045d3 | 704 | kvm_make_request(KVM_REQ_EVENT, apic->vcpu); |
97222cc8 ED |
705 | } |
706 | ||
eb90f341 PB |
707 | void kvm_apic_update_ppr(struct kvm_vcpu *vcpu) |
708 | { | |
709 | apic_update_ppr(vcpu->arch.apic); | |
710 | } | |
711 | EXPORT_SYMBOL_GPL(kvm_apic_update_ppr); | |
712 | ||
97222cc8 ED |
713 | static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr) |
714 | { | |
1e6e2755 | 715 | kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr); |
97222cc8 ED |
716 | apic_update_ppr(apic); |
717 | } | |
718 | ||
03d2249e | 719 | static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda) |
394457a9 | 720 | { |
b4535b58 RK |
721 | return mda == (apic_x2apic_mode(apic) ? |
722 | X2APIC_BROADCAST : APIC_BROADCAST); | |
394457a9 NA |
723 | } |
724 | ||
03d2249e | 725 | static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda) |
97222cc8 | 726 | { |
03d2249e RK |
727 | if (kvm_apic_broadcast(apic, mda)) |
728 | return true; | |
729 | ||
730 | if (apic_x2apic_mode(apic)) | |
6e500439 | 731 | return mda == kvm_x2apic_id(apic); |
03d2249e | 732 | |
5bd5db38 RK |
733 | /* |
734 | * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if | |
735 | * it were in x2APIC mode. Hotplugged VCPUs start in xAPIC mode and | |
736 | * this allows unique addressing of VCPUs with APIC ID over 0xff. | |
737 | * The 0xff condition is needed because writeable xAPIC ID. | |
738 | */ | |
739 | if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic)) | |
740 | return true; | |
741 | ||
b4535b58 | 742 | return mda == kvm_xapic_id(apic); |
97222cc8 ED |
743 | } |
744 | ||
52c233a4 | 745 | static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda) |
97222cc8 | 746 | { |
0105d1a5 GN |
747 | u32 logical_id; |
748 | ||
394457a9 | 749 | if (kvm_apic_broadcast(apic, mda)) |
9368b567 | 750 | return true; |
394457a9 | 751 | |
dfb95954 | 752 | logical_id = kvm_lapic_get_reg(apic, APIC_LDR); |
97222cc8 | 753 | |
9368b567 | 754 | if (apic_x2apic_mode(apic)) |
8a395363 RK |
755 | return ((logical_id >> 16) == (mda >> 16)) |
756 | && (logical_id & mda & 0xffff) != 0; | |
97222cc8 | 757 | |
9368b567 | 758 | logical_id = GET_APIC_LOGICAL_ID(logical_id); |
97222cc8 | 759 | |
dfb95954 | 760 | switch (kvm_lapic_get_reg(apic, APIC_DFR)) { |
97222cc8 | 761 | case APIC_DFR_FLAT: |
9368b567 | 762 | return (logical_id & mda) != 0; |
97222cc8 | 763 | case APIC_DFR_CLUSTER: |
9368b567 RK |
764 | return ((logical_id >> 4) == (mda >> 4)) |
765 | && (logical_id & mda & 0xf) != 0; | |
97222cc8 | 766 | default: |
7712de87 | 767 | apic_debug("Bad DFR vcpu %d: %08x\n", |
dfb95954 | 768 | apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR)); |
9368b567 | 769 | return false; |
97222cc8 | 770 | } |
97222cc8 ED |
771 | } |
772 | ||
c519265f RK |
773 | /* The KVM local APIC implementation has two quirks: |
774 | * | |
b4535b58 RK |
775 | * - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs |
776 | * in xAPIC mode if the "destination & 0xff" matches its xAPIC ID. | |
777 | * KVM doesn't do that aliasing. | |
c519265f RK |
778 | * |
779 | * - in-kernel IOAPIC messages have to be delivered directly to | |
780 | * x2APIC, because the kernel does not support interrupt remapping. | |
781 | * In order to support broadcast without interrupt remapping, x2APIC | |
782 | * rewrites the destination of non-IPI messages from APIC_BROADCAST | |
783 | * to X2APIC_BROADCAST. | |
784 | * | |
785 | * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API. This is | |
786 | * important when userspace wants to use x2APIC-format MSIs, because | |
787 | * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7". | |
03d2249e | 788 | */ |
c519265f RK |
789 | static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id, |
790 | struct kvm_lapic *source, struct kvm_lapic *target) | |
03d2249e RK |
791 | { |
792 | bool ipi = source != NULL; | |
03d2249e | 793 | |
c519265f | 794 | if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled && |
b4535b58 | 795 | !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target)) |
03d2249e RK |
796 | return X2APIC_BROADCAST; |
797 | ||
b4535b58 | 798 | return dest_id; |
03d2249e RK |
799 | } |
800 | ||
52c233a4 | 801 | bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source, |
394457a9 | 802 | int short_hand, unsigned int dest, int dest_mode) |
97222cc8 | 803 | { |
ad312c7c | 804 | struct kvm_lapic *target = vcpu->arch.apic; |
c519265f | 805 | u32 mda = kvm_apic_mda(vcpu, dest, source, target); |
97222cc8 ED |
806 | |
807 | apic_debug("target %p, source %p, dest 0x%x, " | |
343f94fe | 808 | "dest_mode 0x%x, short_hand 0x%x\n", |
97222cc8 ED |
809 | target, source, dest, dest_mode, short_hand); |
810 | ||
bd371396 | 811 | ASSERT(target); |
97222cc8 ED |
812 | switch (short_hand) { |
813 | case APIC_DEST_NOSHORT: | |
3697f302 | 814 | if (dest_mode == APIC_DEST_PHYSICAL) |
03d2249e | 815 | return kvm_apic_match_physical_addr(target, mda); |
343f94fe | 816 | else |
03d2249e | 817 | return kvm_apic_match_logical_addr(target, mda); |
97222cc8 | 818 | case APIC_DEST_SELF: |
9368b567 | 819 | return target == source; |
97222cc8 | 820 | case APIC_DEST_ALLINC: |
9368b567 | 821 | return true; |
97222cc8 | 822 | case APIC_DEST_ALLBUT: |
9368b567 | 823 | return target != source; |
97222cc8 | 824 | default: |
7712de87 JK |
825 | apic_debug("kvm: apic: Bad dest shorthand value %x\n", |
826 | short_hand); | |
9368b567 | 827 | return false; |
97222cc8 | 828 | } |
97222cc8 | 829 | } |
1e6e2755 | 830 | EXPORT_SYMBOL_GPL(kvm_apic_match_dest); |
97222cc8 | 831 | |
52004014 FW |
832 | int kvm_vector_to_index(u32 vector, u32 dest_vcpus, |
833 | const unsigned long *bitmap, u32 bitmap_size) | |
834 | { | |
835 | u32 mod; | |
836 | int i, idx = -1; | |
837 | ||
838 | mod = vector % dest_vcpus; | |
839 | ||
840 | for (i = 0; i <= mod; i++) { | |
841 | idx = find_next_bit(bitmap, bitmap_size, idx + 1); | |
842 | BUG_ON(idx == bitmap_size); | |
843 | } | |
844 | ||
845 | return idx; | |
846 | } | |
847 | ||
4efd805f RK |
848 | static void kvm_apic_disabled_lapic_found(struct kvm *kvm) |
849 | { | |
850 | if (!kvm->arch.disabled_lapic_found) { | |
851 | kvm->arch.disabled_lapic_found = true; | |
852 | printk(KERN_INFO | |
853 | "Disabled LAPIC found during irq injection\n"); | |
854 | } | |
855 | } | |
856 | ||
c519265f RK |
857 | static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src, |
858 | struct kvm_lapic_irq *irq, struct kvm_apic_map *map) | |
1e08ec4a | 859 | { |
c519265f RK |
860 | if (kvm->arch.x2apic_broadcast_quirk_disabled) { |
861 | if ((irq->dest_id == APIC_BROADCAST && | |
862 | map->mode != KVM_APIC_MODE_X2APIC)) | |
863 | return true; | |
864 | if (irq->dest_id == X2APIC_BROADCAST) | |
865 | return true; | |
866 | } else { | |
867 | bool x2apic_ipi = src && *src && apic_x2apic_mode(*src); | |
868 | if (irq->dest_id == (x2apic_ipi ? | |
869 | X2APIC_BROADCAST : APIC_BROADCAST)) | |
870 | return true; | |
871 | } | |
1e08ec4a | 872 | |
c519265f RK |
873 | return false; |
874 | } | |
1e08ec4a | 875 | |
64aa47bf RK |
876 | /* Return true if the interrupt can be handled by using *bitmap as index mask |
877 | * for valid destinations in *dst array. | |
878 | * Return false if kvm_apic_map_get_dest_lapic did nothing useful. | |
879 | * Note: we may have zero kvm_lapic destinations when we return true, which | |
880 | * means that the interrupt should be dropped. In this case, *bitmap would be | |
881 | * zero and *dst undefined. | |
882 | */ | |
883 | static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm, | |
884 | struct kvm_lapic **src, struct kvm_lapic_irq *irq, | |
885 | struct kvm_apic_map *map, struct kvm_lapic ***dst, | |
886 | unsigned long *bitmap) | |
887 | { | |
888 | int i, lowest; | |
1e08ec4a | 889 | |
64aa47bf RK |
890 | if (irq->shorthand == APIC_DEST_SELF && src) { |
891 | *dst = src; | |
892 | *bitmap = 1; | |
893 | return true; | |
894 | } else if (irq->shorthand) | |
1e08ec4a GN |
895 | return false; |
896 | ||
c519265f | 897 | if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map)) |
9ea369b0 RK |
898 | return false; |
899 | ||
64aa47bf | 900 | if (irq->dest_mode == APIC_DEST_PHYSICAL) { |
0ca52e7b | 901 | if (irq->dest_id > map->max_apic_id) { |
64aa47bf RK |
902 | *bitmap = 0; |
903 | } else { | |
904 | *dst = &map->phys_map[irq->dest_id]; | |
905 | *bitmap = 1; | |
906 | } | |
1e08ec4a | 907 | return true; |
bea15428 | 908 | } |
698f9755 | 909 | |
e45115b6 RK |
910 | *bitmap = 0; |
911 | if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst, | |
912 | (u16 *)bitmap)) | |
1e08ec4a | 913 | return false; |
fa834e91 | 914 | |
64aa47bf RK |
915 | if (!kvm_lowest_prio_delivery(irq)) |
916 | return true; | |
3548a259 | 917 | |
64aa47bf RK |
918 | if (!kvm_vector_hashing_enabled()) { |
919 | lowest = -1; | |
920 | for_each_set_bit(i, bitmap, 16) { | |
921 | if (!(*dst)[i]) | |
922 | continue; | |
923 | if (lowest < 0) | |
924 | lowest = i; | |
925 | else if (kvm_apic_compare_prio((*dst)[i]->vcpu, | |
926 | (*dst)[lowest]->vcpu) < 0) | |
927 | lowest = i; | |
3548a259 | 928 | } |
64aa47bf RK |
929 | } else { |
930 | if (!*bitmap) | |
931 | return true; | |
3548a259 | 932 | |
64aa47bf RK |
933 | lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap), |
934 | bitmap, 16); | |
45c3094a | 935 | |
64aa47bf RK |
936 | if (!(*dst)[lowest]) { |
937 | kvm_apic_disabled_lapic_found(kvm); | |
938 | *bitmap = 0; | |
939 | return true; | |
940 | } | |
941 | } | |
1e08ec4a | 942 | |
64aa47bf | 943 | *bitmap = (lowest >= 0) ? 1 << lowest : 0; |
1e08ec4a | 944 | |
64aa47bf RK |
945 | return true; |
946 | } | |
52004014 | 947 | |
64aa47bf RK |
948 | bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src, |
949 | struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map) | |
950 | { | |
951 | struct kvm_apic_map *map; | |
952 | unsigned long bitmap; | |
953 | struct kvm_lapic **dst = NULL; | |
954 | int i; | |
955 | bool ret; | |
52004014 | 956 | |
64aa47bf | 957 | *r = -1; |
52004014 | 958 | |
64aa47bf RK |
959 | if (irq->shorthand == APIC_DEST_SELF) { |
960 | *r = kvm_apic_set_irq(src->vcpu, irq, dest_map); | |
961 | return true; | |
962 | } | |
52004014 | 963 | |
64aa47bf RK |
964 | rcu_read_lock(); |
965 | map = rcu_dereference(kvm->arch.apic_map); | |
52004014 | 966 | |
64aa47bf | 967 | ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap); |
0624fca9 PB |
968 | if (ret) { |
969 | *r = 0; | |
64aa47bf RK |
970 | for_each_set_bit(i, &bitmap, 16) { |
971 | if (!dst[i]) | |
972 | continue; | |
64aa47bf | 973 | *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map); |
1e08ec4a | 974 | } |
0624fca9 | 975 | } |
1e08ec4a | 976 | |
1e08ec4a GN |
977 | rcu_read_unlock(); |
978 | return ret; | |
979 | } | |
980 | ||
6228a0da FW |
981 | /* |
982 | * This routine tries to handler interrupts in posted mode, here is how | |
983 | * it deals with different cases: | |
984 | * - For single-destination interrupts, handle it in posted mode | |
985 | * - Else if vector hashing is enabled and it is a lowest-priority | |
986 | * interrupt, handle it in posted mode and use the following mechanism | |
987 | * to find the destinaiton vCPU. | |
988 | * 1. For lowest-priority interrupts, store all the possible | |
989 | * destination vCPUs in an array. | |
990 | * 2. Use "guest vector % max number of destination vCPUs" to find | |
991 | * the right destination vCPU in the array for the lowest-priority | |
992 | * interrupt. | |
993 | * - Otherwise, use remapped mode to inject the interrupt. | |
994 | */ | |
8feb4a04 FW |
995 | bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq, |
996 | struct kvm_vcpu **dest_vcpu) | |
997 | { | |
998 | struct kvm_apic_map *map; | |
64aa47bf RK |
999 | unsigned long bitmap; |
1000 | struct kvm_lapic **dst = NULL; | |
8feb4a04 | 1001 | bool ret = false; |
8feb4a04 FW |
1002 | |
1003 | if (irq->shorthand) | |
1004 | return false; | |
1005 | ||
1006 | rcu_read_lock(); | |
1007 | map = rcu_dereference(kvm->arch.apic_map); | |
1008 | ||
64aa47bf RK |
1009 | if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) && |
1010 | hweight16(bitmap) == 1) { | |
1011 | unsigned long i = find_first_bit(&bitmap, 16); | |
6228a0da | 1012 | |
64aa47bf RK |
1013 | if (dst[i]) { |
1014 | *dest_vcpu = dst[i]->vcpu; | |
1015 | ret = true; | |
6228a0da | 1016 | } |
8feb4a04 FW |
1017 | } |
1018 | ||
8feb4a04 FW |
1019 | rcu_read_unlock(); |
1020 | return ret; | |
1021 | } | |
1022 | ||
97222cc8 ED |
1023 | /* |
1024 | * Add a pending IRQ into lapic. | |
1025 | * Return 1 if successfully added and 0 if discarded. | |
1026 | */ | |
1027 | static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode, | |
b4f2225c | 1028 | int vector, int level, int trig_mode, |
9e4aabe2 | 1029 | struct dest_map *dest_map) |
97222cc8 | 1030 | { |
6da7e3f6 | 1031 | int result = 0; |
c5ec1534 | 1032 | struct kvm_vcpu *vcpu = apic->vcpu; |
97222cc8 | 1033 | |
a183b638 PB |
1034 | trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode, |
1035 | trig_mode, vector); | |
97222cc8 | 1036 | switch (delivery_mode) { |
97222cc8 | 1037 | case APIC_DM_LOWEST: |
e1035715 GN |
1038 | vcpu->arch.apic_arb_prio++; |
1039 | case APIC_DM_FIXED: | |
bdaffe1d PB |
1040 | if (unlikely(trig_mode && !level)) |
1041 | break; | |
1042 | ||
97222cc8 ED |
1043 | /* FIXME add logic for vcpu on reset */ |
1044 | if (unlikely(!apic_enabled(apic))) | |
1045 | break; | |
1046 | ||
11f5cc05 JK |
1047 | result = 1; |
1048 | ||
9daa5007 | 1049 | if (dest_map) { |
9e4aabe2 | 1050 | __set_bit(vcpu->vcpu_id, dest_map->map); |
9daa5007 JR |
1051 | dest_map->vectors[vcpu->vcpu_id] = vector; |
1052 | } | |
a5d36f82 | 1053 | |
bdaffe1d PB |
1054 | if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) { |
1055 | if (trig_mode) | |
1e6e2755 | 1056 | kvm_lapic_set_vector(vector, apic->regs + APIC_TMR); |
bdaffe1d PB |
1057 | else |
1058 | apic_clear_vector(vector, apic->regs + APIC_TMR); | |
1059 | } | |
1060 | ||
d62caabb | 1061 | if (vcpu->arch.apicv_active) |
5a71785d | 1062 | kvm_x86_ops->deliver_posted_interrupt(vcpu, vector); |
11f5cc05 | 1063 | else { |
1e6e2755 | 1064 | kvm_lapic_set_irr(vector, apic); |
5a71785d YZ |
1065 | |
1066 | kvm_make_request(KVM_REQ_EVENT, vcpu); | |
1067 | kvm_vcpu_kick(vcpu); | |
1068 | } | |
97222cc8 ED |
1069 | break; |
1070 | ||
1071 | case APIC_DM_REMRD: | |
24d2166b R |
1072 | result = 1; |
1073 | vcpu->arch.pv.pv_unhalted = 1; | |
1074 | kvm_make_request(KVM_REQ_EVENT, vcpu); | |
1075 | kvm_vcpu_kick(vcpu); | |
97222cc8 ED |
1076 | break; |
1077 | ||
1078 | case APIC_DM_SMI: | |
64d60670 PB |
1079 | result = 1; |
1080 | kvm_make_request(KVM_REQ_SMI, vcpu); | |
1081 | kvm_vcpu_kick(vcpu); | |
97222cc8 | 1082 | break; |
3419ffc8 | 1083 | |
97222cc8 | 1084 | case APIC_DM_NMI: |
6da7e3f6 | 1085 | result = 1; |
3419ffc8 | 1086 | kvm_inject_nmi(vcpu); |
26df99c6 | 1087 | kvm_vcpu_kick(vcpu); |
97222cc8 ED |
1088 | break; |
1089 | ||
1090 | case APIC_DM_INIT: | |
a52315e1 | 1091 | if (!trig_mode || level) { |
6da7e3f6 | 1092 | result = 1; |
66450a21 JK |
1093 | /* assumes that there are only KVM_APIC_INIT/SIPI */ |
1094 | apic->pending_events = (1UL << KVM_APIC_INIT); | |
1095 | /* make sure pending_events is visible before sending | |
1096 | * the request */ | |
1097 | smp_wmb(); | |
3842d135 | 1098 | kvm_make_request(KVM_REQ_EVENT, vcpu); |
c5ec1534 HQ |
1099 | kvm_vcpu_kick(vcpu); |
1100 | } else { | |
1b10bf31 JK |
1101 | apic_debug("Ignoring de-assert INIT to vcpu %d\n", |
1102 | vcpu->vcpu_id); | |
c5ec1534 | 1103 | } |
97222cc8 ED |
1104 | break; |
1105 | ||
1106 | case APIC_DM_STARTUP: | |
1b10bf31 JK |
1107 | apic_debug("SIPI to vcpu %d vector 0x%02x\n", |
1108 | vcpu->vcpu_id, vector); | |
66450a21 JK |
1109 | result = 1; |
1110 | apic->sipi_vector = vector; | |
1111 | /* make sure sipi_vector is visible for the receiver */ | |
1112 | smp_wmb(); | |
1113 | set_bit(KVM_APIC_SIPI, &apic->pending_events); | |
1114 | kvm_make_request(KVM_REQ_EVENT, vcpu); | |
1115 | kvm_vcpu_kick(vcpu); | |
97222cc8 ED |
1116 | break; |
1117 | ||
23930f95 JK |
1118 | case APIC_DM_EXTINT: |
1119 | /* | |
1120 | * Should only be called by kvm_apic_local_deliver() with LVT0, | |
1121 | * before NMI watchdog was enabled. Already handled by | |
1122 | * kvm_apic_accept_pic_intr(). | |
1123 | */ | |
1124 | break; | |
1125 | ||
97222cc8 ED |
1126 | default: |
1127 | printk(KERN_ERR "TODO: unsupported delivery mode %x\n", | |
1128 | delivery_mode); | |
1129 | break; | |
1130 | } | |
1131 | return result; | |
1132 | } | |
1133 | ||
e1035715 | 1134 | int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2) |
8be5453f | 1135 | { |
e1035715 | 1136 | return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio; |
8be5453f ZX |
1137 | } |
1138 | ||
3bb345f3 PB |
1139 | static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector) |
1140 | { | |
6308630b | 1141 | return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors); |
3bb345f3 PB |
1142 | } |
1143 | ||
c7c9c56c YZ |
1144 | static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector) |
1145 | { | |
7543a635 SR |
1146 | int trigger_mode; |
1147 | ||
1148 | /* Eoi the ioapic only if the ioapic doesn't own the vector. */ | |
1149 | if (!kvm_ioapic_handles_vector(apic, vector)) | |
1150 | return; | |
3bb345f3 | 1151 | |
7543a635 SR |
1152 | /* Request a KVM exit to inform the userspace IOAPIC. */ |
1153 | if (irqchip_split(apic->vcpu->kvm)) { | |
1154 | apic->vcpu->arch.pending_ioapic_eoi = vector; | |
1155 | kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu); | |
1156 | return; | |
c7c9c56c | 1157 | } |
7543a635 SR |
1158 | |
1159 | if (apic_test_vector(vector, apic->regs + APIC_TMR)) | |
1160 | trigger_mode = IOAPIC_LEVEL_TRIG; | |
1161 | else | |
1162 | trigger_mode = IOAPIC_EDGE_TRIG; | |
1163 | ||
1164 | kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode); | |
c7c9c56c YZ |
1165 | } |
1166 | ||
ae7a2a3f | 1167 | static int apic_set_eoi(struct kvm_lapic *apic) |
97222cc8 ED |
1168 | { |
1169 | int vector = apic_find_highest_isr(apic); | |
ae7a2a3f MT |
1170 | |
1171 | trace_kvm_eoi(apic, vector); | |
1172 | ||
97222cc8 ED |
1173 | /* |
1174 | * Not every write EOI will has corresponding ISR, | |
1175 | * one example is when Kernel check timer on setup_IO_APIC | |
1176 | */ | |
1177 | if (vector == -1) | |
ae7a2a3f | 1178 | return vector; |
97222cc8 | 1179 | |
8680b94b | 1180 | apic_clear_isr(vector, apic); |
97222cc8 ED |
1181 | apic_update_ppr(apic); |
1182 | ||
5c919412 AS |
1183 | if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap)) |
1184 | kvm_hv_synic_send_eoi(apic->vcpu, vector); | |
1185 | ||
c7c9c56c | 1186 | kvm_ioapic_send_eoi(apic, vector); |
3842d135 | 1187 | kvm_make_request(KVM_REQ_EVENT, apic->vcpu); |
ae7a2a3f | 1188 | return vector; |
97222cc8 ED |
1189 | } |
1190 | ||
c7c9c56c YZ |
1191 | /* |
1192 | * this interface assumes a trap-like exit, which has already finished | |
1193 | * desired side effect including vISR and vPPR update. | |
1194 | */ | |
1195 | void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector) | |
1196 | { | |
1197 | struct kvm_lapic *apic = vcpu->arch.apic; | |
1198 | ||
1199 | trace_kvm_eoi(apic, vector); | |
1200 | ||
1201 | kvm_ioapic_send_eoi(apic, vector); | |
1202 | kvm_make_request(KVM_REQ_EVENT, apic->vcpu); | |
1203 | } | |
1204 | EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated); | |
1205 | ||
97222cc8 ED |
1206 | static void apic_send_ipi(struct kvm_lapic *apic) |
1207 | { | |
dfb95954 SS |
1208 | u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR); |
1209 | u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2); | |
58c2dde1 | 1210 | struct kvm_lapic_irq irq; |
97222cc8 | 1211 | |
58c2dde1 GN |
1212 | irq.vector = icr_low & APIC_VECTOR_MASK; |
1213 | irq.delivery_mode = icr_low & APIC_MODE_MASK; | |
1214 | irq.dest_mode = icr_low & APIC_DEST_MASK; | |
b7cb2231 | 1215 | irq.level = (icr_low & APIC_INT_ASSERT) != 0; |
58c2dde1 GN |
1216 | irq.trig_mode = icr_low & APIC_INT_LEVELTRIG; |
1217 | irq.shorthand = icr_low & APIC_SHORT_MASK; | |
93bbf0b8 | 1218 | irq.msi_redir_hint = false; |
0105d1a5 GN |
1219 | if (apic_x2apic_mode(apic)) |
1220 | irq.dest_id = icr_high; | |
1221 | else | |
1222 | irq.dest_id = GET_APIC_DEST_FIELD(icr_high); | |
97222cc8 | 1223 | |
1000ff8d GN |
1224 | trace_kvm_apic_ipi(icr_low, irq.dest_id); |
1225 | ||
97222cc8 ED |
1226 | apic_debug("icr_high 0x%x, icr_low 0x%x, " |
1227 | "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, " | |
93bbf0b8 JS |
1228 | "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, " |
1229 | "msi_redir_hint 0x%x\n", | |
9b5843dd | 1230 | icr_high, icr_low, irq.shorthand, irq.dest_id, |
58c2dde1 | 1231 | irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode, |
93bbf0b8 | 1232 | irq.vector, irq.msi_redir_hint); |
58c2dde1 | 1233 | |
b4f2225c | 1234 | kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL); |
97222cc8 ED |
1235 | } |
1236 | ||
1237 | static u32 apic_get_tmcct(struct kvm_lapic *apic) | |
1238 | { | |
8003c9ae | 1239 | ktime_t remaining, now; |
b682b814 | 1240 | s64 ns; |
9da8f4e8 | 1241 | u32 tmcct; |
97222cc8 ED |
1242 | |
1243 | ASSERT(apic != NULL); | |
1244 | ||
9da8f4e8 | 1245 | /* if initial count is 0, current count should also be 0 */ |
dfb95954 | 1246 | if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 || |
b963a22e | 1247 | apic->lapic_timer.period == 0) |
9da8f4e8 KP |
1248 | return 0; |
1249 | ||
5587859f | 1250 | now = ktime_get(); |
8003c9ae | 1251 | remaining = ktime_sub(apic->lapic_timer.target_expiration, now); |
b682b814 | 1252 | if (ktime_to_ns(remaining) < 0) |
8b0e1953 | 1253 | remaining = 0; |
b682b814 | 1254 | |
d3c7b77d MT |
1255 | ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period); |
1256 | tmcct = div64_u64(ns, | |
1257 | (APIC_BUS_CYCLE_NS * apic->divide_count)); | |
97222cc8 ED |
1258 | |
1259 | return tmcct; | |
1260 | } | |
1261 | ||
b209749f AK |
1262 | static void __report_tpr_access(struct kvm_lapic *apic, bool write) |
1263 | { | |
1264 | struct kvm_vcpu *vcpu = apic->vcpu; | |
1265 | struct kvm_run *run = vcpu->run; | |
1266 | ||
a8eeb04a | 1267 | kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu); |
5fdbf976 | 1268 | run->tpr_access.rip = kvm_rip_read(vcpu); |
b209749f AK |
1269 | run->tpr_access.is_write = write; |
1270 | } | |
1271 | ||
1272 | static inline void report_tpr_access(struct kvm_lapic *apic, bool write) | |
1273 | { | |
1274 | if (apic->vcpu->arch.tpr_access_reporting) | |
1275 | __report_tpr_access(apic, write); | |
1276 | } | |
1277 | ||
97222cc8 ED |
1278 | static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset) |
1279 | { | |
1280 | u32 val = 0; | |
1281 | ||
1282 | if (offset >= LAPIC_MMIO_LENGTH) | |
1283 | return 0; | |
1284 | ||
1285 | switch (offset) { | |
1286 | case APIC_ARBPRI: | |
7712de87 | 1287 | apic_debug("Access APIC ARBPRI register which is for P6\n"); |
97222cc8 ED |
1288 | break; |
1289 | ||
1290 | case APIC_TMCCT: /* Timer CCR */ | |
a3e06bbe LJ |
1291 | if (apic_lvtt_tscdeadline(apic)) |
1292 | return 0; | |
1293 | ||
97222cc8 ED |
1294 | val = apic_get_tmcct(apic); |
1295 | break; | |
4a4541a4 AK |
1296 | case APIC_PROCPRI: |
1297 | apic_update_ppr(apic); | |
dfb95954 | 1298 | val = kvm_lapic_get_reg(apic, offset); |
4a4541a4 | 1299 | break; |
b209749f AK |
1300 | case APIC_TASKPRI: |
1301 | report_tpr_access(apic, false); | |
1302 | /* fall thru */ | |
97222cc8 | 1303 | default: |
dfb95954 | 1304 | val = kvm_lapic_get_reg(apic, offset); |
97222cc8 ED |
1305 | break; |
1306 | } | |
1307 | ||
1308 | return val; | |
1309 | } | |
1310 | ||
d76685c4 GH |
1311 | static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev) |
1312 | { | |
1313 | return container_of(dev, struct kvm_lapic, dev); | |
1314 | } | |
1315 | ||
1e6e2755 | 1316 | int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len, |
0105d1a5 | 1317 | void *data) |
97222cc8 | 1318 | { |
97222cc8 ED |
1319 | unsigned char alignment = offset & 0xf; |
1320 | u32 result; | |
d5b0b5b1 | 1321 | /* this bitmask has a bit cleared for each reserved register */ |
0105d1a5 | 1322 | static const u64 rmask = 0x43ff01ffffffe70cULL; |
97222cc8 ED |
1323 | |
1324 | if ((alignment + len) > 4) { | |
4088bb3c GN |
1325 | apic_debug("KVM_APIC_READ: alignment error %x %d\n", |
1326 | offset, len); | |
0105d1a5 | 1327 | return 1; |
97222cc8 | 1328 | } |
0105d1a5 GN |
1329 | |
1330 | if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) { | |
4088bb3c GN |
1331 | apic_debug("KVM_APIC_READ: read reserved register %x\n", |
1332 | offset); | |
0105d1a5 GN |
1333 | return 1; |
1334 | } | |
1335 | ||
97222cc8 ED |
1336 | result = __apic_read(apic, offset & ~0xf); |
1337 | ||
229456fc MT |
1338 | trace_kvm_apic_read(offset, result); |
1339 | ||
97222cc8 ED |
1340 | switch (len) { |
1341 | case 1: | |
1342 | case 2: | |
1343 | case 4: | |
1344 | memcpy(data, (char *)&result + alignment, len); | |
1345 | break; | |
1346 | default: | |
1347 | printk(KERN_ERR "Local APIC read with len = %x, " | |
1348 | "should be 1,2, or 4 instead\n", len); | |
1349 | break; | |
1350 | } | |
bda9020e | 1351 | return 0; |
97222cc8 | 1352 | } |
1e6e2755 | 1353 | EXPORT_SYMBOL_GPL(kvm_lapic_reg_read); |
97222cc8 | 1354 | |
0105d1a5 GN |
1355 | static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr) |
1356 | { | |
d1766202 VK |
1357 | return addr >= apic->base_address && |
1358 | addr < apic->base_address + LAPIC_MMIO_LENGTH; | |
0105d1a5 GN |
1359 | } |
1360 | ||
e32edf4f | 1361 | static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this, |
0105d1a5 GN |
1362 | gpa_t address, int len, void *data) |
1363 | { | |
1364 | struct kvm_lapic *apic = to_lapic(this); | |
1365 | u32 offset = address - apic->base_address; | |
1366 | ||
1367 | if (!apic_mmio_in_range(apic, address)) | |
1368 | return -EOPNOTSUPP; | |
1369 | ||
d1766202 VK |
1370 | if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) { |
1371 | if (!kvm_check_has_quirk(vcpu->kvm, | |
1372 | KVM_X86_QUIRK_LAPIC_MMIO_HOLE)) | |
1373 | return -EOPNOTSUPP; | |
1374 | ||
1375 | memset(data, 0xff, len); | |
1376 | return 0; | |
1377 | } | |
1378 | ||
1e6e2755 | 1379 | kvm_lapic_reg_read(apic, offset, len, data); |
0105d1a5 GN |
1380 | |
1381 | return 0; | |
1382 | } | |
1383 | ||
97222cc8 ED |
1384 | static void update_divide_count(struct kvm_lapic *apic) |
1385 | { | |
1386 | u32 tmp1, tmp2, tdcr; | |
1387 | ||
dfb95954 | 1388 | tdcr = kvm_lapic_get_reg(apic, APIC_TDCR); |
97222cc8 ED |
1389 | tmp1 = tdcr & 0xf; |
1390 | tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1; | |
d3c7b77d | 1391 | apic->divide_count = 0x1 << (tmp2 & 0x7); |
97222cc8 ED |
1392 | |
1393 | apic_debug("timer divide count is 0x%x\n", | |
9b5843dd | 1394 | apic->divide_count); |
97222cc8 ED |
1395 | } |
1396 | ||
ccbfa1d3 WL |
1397 | static void limit_periodic_timer_frequency(struct kvm_lapic *apic) |
1398 | { | |
1399 | /* | |
1400 | * Do not allow the guest to program periodic timers with small | |
1401 | * interval, since the hrtimers are not throttled by the host | |
1402 | * scheduler. | |
1403 | */ | |
dedf9c5e | 1404 | if (apic_lvtt_period(apic) && apic->lapic_timer.period) { |
ccbfa1d3 WL |
1405 | s64 min_period = min_timer_period_us * 1000LL; |
1406 | ||
1407 | if (apic->lapic_timer.period < min_period) { | |
1408 | pr_info_ratelimited( | |
1409 | "kvm: vcpu %i: requested %lld ns " | |
1410 | "lapic timer period limited to %lld ns\n", | |
1411 | apic->vcpu->vcpu_id, | |
1412 | apic->lapic_timer.period, min_period); | |
1413 | apic->lapic_timer.period = min_period; | |
1414 | } | |
1415 | } | |
1416 | } | |
1417 | ||
b6ac0695 RK |
1418 | static void apic_update_lvtt(struct kvm_lapic *apic) |
1419 | { | |
dfb95954 | 1420 | u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) & |
b6ac0695 RK |
1421 | apic->lapic_timer.timer_mode_mask; |
1422 | ||
1423 | if (apic->lapic_timer.timer_mode != timer_mode) { | |
c69518c8 | 1424 | if (apic_lvtt_tscdeadline(apic) != (timer_mode == |
dedf9c5e | 1425 | APIC_LVT_TIMER_TSCDEADLINE)) { |
dedf9c5e | 1426 | hrtimer_cancel(&apic->lapic_timer.timer); |
44275932 RK |
1427 | kvm_lapic_set_reg(apic, APIC_TMICT, 0); |
1428 | apic->lapic_timer.period = 0; | |
1429 | apic->lapic_timer.tscdeadline = 0; | |
dedf9c5e | 1430 | } |
b6ac0695 | 1431 | apic->lapic_timer.timer_mode = timer_mode; |
dedf9c5e | 1432 | limit_periodic_timer_frequency(apic); |
b6ac0695 RK |
1433 | } |
1434 | } | |
1435 | ||
5d87db71 RK |
1436 | static void apic_timer_expired(struct kvm_lapic *apic) |
1437 | { | |
1438 | struct kvm_vcpu *vcpu = apic->vcpu; | |
8577370f | 1439 | struct swait_queue_head *q = &vcpu->wq; |
d0659d94 | 1440 | struct kvm_timer *ktimer = &apic->lapic_timer; |
5d87db71 | 1441 | |
5d87db71 RK |
1442 | if (atomic_read(&apic->lapic_timer.pending)) |
1443 | return; | |
1444 | ||
1445 | atomic_inc(&apic->lapic_timer.pending); | |
bab5bb39 | 1446 | kvm_set_pending_timer(vcpu); |
5d87db71 | 1447 | |
cc1b4680 DB |
1448 | /* |
1449 | * For x86, the atomic_inc() is serialized, thus | |
1450 | * using swait_active() is safe. | |
1451 | */ | |
8577370f | 1452 | if (swait_active(q)) |
b3dae109 | 1453 | swake_up_one(q); |
d0659d94 MT |
1454 | |
1455 | if (apic_lvtt_tscdeadline(apic)) | |
1456 | ktimer->expired_tscdeadline = ktimer->tscdeadline; | |
1457 | } | |
1458 | ||
1459 | /* | |
1460 | * On APICv, this test will cause a busy wait | |
1461 | * during a higher-priority task. | |
1462 | */ | |
1463 | ||
1464 | static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu) | |
1465 | { | |
1466 | struct kvm_lapic *apic = vcpu->arch.apic; | |
dfb95954 | 1467 | u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT); |
d0659d94 MT |
1468 | |
1469 | if (kvm_apic_hw_enabled(apic)) { | |
1470 | int vec = reg & APIC_VECTOR_MASK; | |
f9339860 | 1471 | void *bitmap = apic->regs + APIC_ISR; |
d0659d94 | 1472 | |
d62caabb | 1473 | if (vcpu->arch.apicv_active) |
f9339860 MT |
1474 | bitmap = apic->regs + APIC_IRR; |
1475 | ||
1476 | if (apic_test_vector(vec, bitmap)) | |
1477 | return true; | |
d0659d94 MT |
1478 | } |
1479 | return false; | |
1480 | } | |
1481 | ||
1482 | void wait_lapic_expire(struct kvm_vcpu *vcpu) | |
1483 | { | |
1484 | struct kvm_lapic *apic = vcpu->arch.apic; | |
3b8a5df6 | 1485 | u64 guest_tsc, tsc_deadline, ns; |
d0659d94 | 1486 | |
bce87cce | 1487 | if (!lapic_in_kernel(vcpu)) |
d0659d94 MT |
1488 | return; |
1489 | ||
1490 | if (apic->lapic_timer.expired_tscdeadline == 0) | |
1491 | return; | |
1492 | ||
1493 | if (!lapic_timer_int_injected(vcpu)) | |
1494 | return; | |
1495 | ||
1496 | tsc_deadline = apic->lapic_timer.expired_tscdeadline; | |
1497 | apic->lapic_timer.expired_tscdeadline = 0; | |
4ba76538 | 1498 | guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc()); |
6c19b753 | 1499 | trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline); |
d0659d94 MT |
1500 | |
1501 | /* __delay is delay_tsc whenever the hardware has TSC, thus always. */ | |
1502 | if (guest_tsc < tsc_deadline) | |
b606f189 MT |
1503 | __delay(min(tsc_deadline - guest_tsc, |
1504 | nsec_to_cycles(vcpu, lapic_timer_advance_ns))); | |
3b8a5df6 WL |
1505 | |
1506 | if (!lapic_timer_advance_adjust_done) { | |
1507 | /* too early */ | |
1508 | if (guest_tsc < tsc_deadline) { | |
1509 | ns = (tsc_deadline - guest_tsc) * 1000000ULL; | |
1510 | do_div(ns, vcpu->arch.virtual_tsc_khz); | |
1511 | lapic_timer_advance_ns -= min((unsigned int)ns, | |
1512 | lapic_timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP); | |
1513 | } else { | |
1514 | /* too late */ | |
1515 | ns = (guest_tsc - tsc_deadline) * 1000000ULL; | |
1516 | do_div(ns, vcpu->arch.virtual_tsc_khz); | |
1517 | lapic_timer_advance_ns += min((unsigned int)ns, | |
1518 | lapic_timer_advance_ns / LAPIC_TIMER_ADVANCE_ADJUST_STEP); | |
1519 | } | |
1520 | if (abs(guest_tsc - tsc_deadline) < LAPIC_TIMER_ADVANCE_ADJUST_DONE) | |
1521 | lapic_timer_advance_adjust_done = true; | |
1522 | } | |
5d87db71 RK |
1523 | } |
1524 | ||
53f9eedf YJ |
1525 | static void start_sw_tscdeadline(struct kvm_lapic *apic) |
1526 | { | |
1527 | u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline; | |
1528 | u64 ns = 0; | |
1529 | ktime_t expire; | |
1530 | struct kvm_vcpu *vcpu = apic->vcpu; | |
1531 | unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz; | |
1532 | unsigned long flags; | |
1533 | ktime_t now; | |
1534 | ||
1535 | if (unlikely(!tscdeadline || !this_tsc_khz)) | |
1536 | return; | |
1537 | ||
1538 | local_irq_save(flags); | |
1539 | ||
5587859f | 1540 | now = ktime_get(); |
53f9eedf YJ |
1541 | guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc()); |
1542 | if (likely(tscdeadline > guest_tsc)) { | |
1543 | ns = (tscdeadline - guest_tsc) * 1000000ULL; | |
1544 | do_div(ns, this_tsc_khz); | |
1545 | expire = ktime_add_ns(now, ns); | |
1546 | expire = ktime_sub_ns(expire, lapic_timer_advance_ns); | |
1547 | hrtimer_start(&apic->lapic_timer.timer, | |
1548 | expire, HRTIMER_MODE_ABS_PINNED); | |
1549 | } else | |
1550 | apic_timer_expired(apic); | |
1551 | ||
1552 | local_irq_restore(flags); | |
1553 | } | |
1554 | ||
c301b909 WL |
1555 | static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor) |
1556 | { | |
1557 | ktime_t now, remaining; | |
1558 | u64 ns_remaining_old, ns_remaining_new; | |
1559 | ||
1560 | apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT) | |
1561 | * APIC_BUS_CYCLE_NS * apic->divide_count; | |
1562 | limit_periodic_timer_frequency(apic); | |
1563 | ||
1564 | now = ktime_get(); | |
1565 | remaining = ktime_sub(apic->lapic_timer.target_expiration, now); | |
1566 | if (ktime_to_ns(remaining) < 0) | |
1567 | remaining = 0; | |
1568 | ||
1569 | ns_remaining_old = ktime_to_ns(remaining); | |
1570 | ns_remaining_new = mul_u64_u32_div(ns_remaining_old, | |
1571 | apic->divide_count, old_divisor); | |
1572 | ||
1573 | apic->lapic_timer.tscdeadline += | |
1574 | nsec_to_cycles(apic->vcpu, ns_remaining_new) - | |
1575 | nsec_to_cycles(apic->vcpu, ns_remaining_old); | |
1576 | apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new); | |
1577 | } | |
1578 | ||
8003c9ae | 1579 | static bool set_target_expiration(struct kvm_lapic *apic) |
7d7f7da2 WL |
1580 | { |
1581 | ktime_t now; | |
8003c9ae | 1582 | u64 tscl = rdtsc(); |
7d7f7da2 | 1583 | |
5587859f | 1584 | now = ktime_get(); |
7d7f7da2 | 1585 | apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT) |
8003c9ae | 1586 | * APIC_BUS_CYCLE_NS * apic->divide_count; |
7d7f7da2 | 1587 | |
5d74a699 RK |
1588 | if (!apic->lapic_timer.period) { |
1589 | apic->lapic_timer.tscdeadline = 0; | |
8003c9ae | 1590 | return false; |
7d7f7da2 WL |
1591 | } |
1592 | ||
ccbfa1d3 | 1593 | limit_periodic_timer_frequency(apic); |
7d7f7da2 | 1594 | |
7d7f7da2 WL |
1595 | apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016" |
1596 | PRIx64 ", " | |
1597 | "timer initial count 0x%x, period %lldns, " | |
1598 | "expire @ 0x%016" PRIx64 ".\n", __func__, | |
1599 | APIC_BUS_CYCLE_NS, ktime_to_ns(now), | |
1600 | kvm_lapic_get_reg(apic, APIC_TMICT), | |
1601 | apic->lapic_timer.period, | |
1602 | ktime_to_ns(ktime_add_ns(now, | |
1603 | apic->lapic_timer.period))); | |
8003c9ae WL |
1604 | |
1605 | apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) + | |
1606 | nsec_to_cycles(apic->vcpu, apic->lapic_timer.period); | |
1607 | apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period); | |
1608 | ||
1609 | return true; | |
1610 | } | |
1611 | ||
1612 | static void advance_periodic_target_expiration(struct kvm_lapic *apic) | |
1613 | { | |
d8f2f498 DV |
1614 | ktime_t now = ktime_get(); |
1615 | u64 tscl = rdtsc(); | |
1616 | ktime_t delta; | |
1617 | ||
1618 | /* | |
1619 | * Synchronize both deadlines to the same time source or | |
1620 | * differences in the periods (caused by differences in the | |
1621 | * underlying clocks or numerical approximation errors) will | |
1622 | * cause the two to drift apart over time as the errors | |
1623 | * accumulate. | |
1624 | */ | |
8003c9ae WL |
1625 | apic->lapic_timer.target_expiration = |
1626 | ktime_add_ns(apic->lapic_timer.target_expiration, | |
1627 | apic->lapic_timer.period); | |
d8f2f498 DV |
1628 | delta = ktime_sub(apic->lapic_timer.target_expiration, now); |
1629 | apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) + | |
1630 | nsec_to_cycles(apic->vcpu, delta); | |
7d7f7da2 WL |
1631 | } |
1632 | ||
ecf08dad AB |
1633 | static void start_sw_period(struct kvm_lapic *apic) |
1634 | { | |
1635 | if (!apic->lapic_timer.period) | |
1636 | return; | |
1637 | ||
1638 | if (ktime_after(ktime_get(), | |
1639 | apic->lapic_timer.target_expiration)) { | |
1640 | apic_timer_expired(apic); | |
1641 | ||
1642 | if (apic_lvtt_oneshot(apic)) | |
1643 | return; | |
1644 | ||
1645 | advance_periodic_target_expiration(apic); | |
1646 | } | |
1647 | ||
1648 | hrtimer_start(&apic->lapic_timer.timer, | |
1649 | apic->lapic_timer.target_expiration, | |
1650 | HRTIMER_MODE_ABS_PINNED); | |
1651 | } | |
1652 | ||
ce7a058a YJ |
1653 | bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu) |
1654 | { | |
91005300 WL |
1655 | if (!lapic_in_kernel(vcpu)) |
1656 | return false; | |
1657 | ||
ce7a058a YJ |
1658 | return vcpu->arch.apic->lapic_timer.hv_timer_in_use; |
1659 | } | |
1660 | EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use); | |
1661 | ||
7e810a38 | 1662 | static void cancel_hv_timer(struct kvm_lapic *apic) |
bd97ad0e | 1663 | { |
1d518c68 | 1664 | WARN_ON(preemptible()); |
a749e247 | 1665 | WARN_ON(!apic->lapic_timer.hv_timer_in_use); |
bd97ad0e WL |
1666 | kvm_x86_ops->cancel_hv_timer(apic->vcpu); |
1667 | apic->lapic_timer.hv_timer_in_use = false; | |
1668 | } | |
1669 | ||
a749e247 | 1670 | static bool start_hv_timer(struct kvm_lapic *apic) |
196f20ca | 1671 | { |
35ee9e48 PB |
1672 | struct kvm_timer *ktimer = &apic->lapic_timer; |
1673 | int r; | |
196f20ca | 1674 | |
1d518c68 | 1675 | WARN_ON(preemptible()); |
a749e247 PB |
1676 | if (!kvm_x86_ops->set_hv_timer) |
1677 | return false; | |
1678 | ||
35ee9e48 PB |
1679 | if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending)) |
1680 | return false; | |
1681 | ||
86bbc1e6 RK |
1682 | if (!ktimer->tscdeadline) |
1683 | return false; | |
1684 | ||
35ee9e48 PB |
1685 | r = kvm_x86_ops->set_hv_timer(apic->vcpu, ktimer->tscdeadline); |
1686 | if (r < 0) | |
1687 | return false; | |
1688 | ||
1689 | ktimer->hv_timer_in_use = true; | |
1690 | hrtimer_cancel(&ktimer->timer); | |
196f20ca | 1691 | |
35ee9e48 PB |
1692 | /* |
1693 | * Also recheck ktimer->pending, in case the sw timer triggered in | |
1694 | * the window. For periodic timer, leave the hv timer running for | |
1695 | * simplicity, and the deadline will be recomputed on the next vmexit. | |
1696 | */ | |
c8533544 WL |
1697 | if (!apic_lvtt_period(apic) && (r || atomic_read(&ktimer->pending))) { |
1698 | if (r) | |
1699 | apic_timer_expired(apic); | |
35ee9e48 | 1700 | return false; |
c8533544 | 1701 | } |
a749e247 PB |
1702 | |
1703 | trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, true); | |
35ee9e48 PB |
1704 | return true; |
1705 | } | |
1706 | ||
a749e247 | 1707 | static void start_sw_timer(struct kvm_lapic *apic) |
35ee9e48 | 1708 | { |
a749e247 | 1709 | struct kvm_timer *ktimer = &apic->lapic_timer; |
1d518c68 WL |
1710 | |
1711 | WARN_ON(preemptible()); | |
a749e247 PB |
1712 | if (apic->lapic_timer.hv_timer_in_use) |
1713 | cancel_hv_timer(apic); | |
1714 | if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending)) | |
1715 | return; | |
1716 | ||
1717 | if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) | |
1718 | start_sw_period(apic); | |
1719 | else if (apic_lvtt_tscdeadline(apic)) | |
1720 | start_sw_tscdeadline(apic); | |
1721 | trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false); | |
1722 | } | |
35ee9e48 | 1723 | |
a749e247 PB |
1724 | static void restart_apic_timer(struct kvm_lapic *apic) |
1725 | { | |
1d518c68 | 1726 | preempt_disable(); |
a749e247 PB |
1727 | if (!start_hv_timer(apic)) |
1728 | start_sw_timer(apic); | |
1d518c68 | 1729 | preempt_enable(); |
196f20ca WL |
1730 | } |
1731 | ||
8003c9ae WL |
1732 | void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu) |
1733 | { | |
1734 | struct kvm_lapic *apic = vcpu->arch.apic; | |
1735 | ||
1d518c68 WL |
1736 | preempt_disable(); |
1737 | /* If the preempt notifier has already run, it also called apic_timer_expired */ | |
1738 | if (!apic->lapic_timer.hv_timer_in_use) | |
1739 | goto out; | |
8003c9ae WL |
1740 | WARN_ON(swait_active(&vcpu->wq)); |
1741 | cancel_hv_timer(apic); | |
1742 | apic_timer_expired(apic); | |
1743 | ||
1744 | if (apic_lvtt_period(apic) && apic->lapic_timer.period) { | |
1745 | advance_periodic_target_expiration(apic); | |
a749e247 | 1746 | restart_apic_timer(apic); |
8003c9ae | 1747 | } |
1d518c68 WL |
1748 | out: |
1749 | preempt_enable(); | |
8003c9ae WL |
1750 | } |
1751 | EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer); | |
1752 | ||
ce7a058a YJ |
1753 | void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu) |
1754 | { | |
a749e247 | 1755 | restart_apic_timer(vcpu->arch.apic); |
ce7a058a YJ |
1756 | } |
1757 | EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer); | |
1758 | ||
1759 | void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu) | |
1760 | { | |
1761 | struct kvm_lapic *apic = vcpu->arch.apic; | |
1762 | ||
1d518c68 | 1763 | preempt_disable(); |
ce7a058a | 1764 | /* Possibly the TSC deadline timer is not enabled yet */ |
a749e247 PB |
1765 | if (apic->lapic_timer.hv_timer_in_use) |
1766 | start_sw_timer(apic); | |
1d518c68 | 1767 | preempt_enable(); |
a749e247 PB |
1768 | } |
1769 | EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer); | |
ce7a058a | 1770 | |
a749e247 PB |
1771 | void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu) |
1772 | { | |
1773 | struct kvm_lapic *apic = vcpu->arch.apic; | |
ce7a058a | 1774 | |
a749e247 PB |
1775 | WARN_ON(!apic->lapic_timer.hv_timer_in_use); |
1776 | restart_apic_timer(apic); | |
ce7a058a | 1777 | } |
ce7a058a | 1778 | |
97222cc8 ED |
1779 | static void start_apic_timer(struct kvm_lapic *apic) |
1780 | { | |
d3c7b77d | 1781 | atomic_set(&apic->lapic_timer.pending, 0); |
0b975a3c | 1782 | |
a749e247 PB |
1783 | if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) |
1784 | && !set_target_expiration(apic)) | |
1785 | return; | |
1786 | ||
1787 | restart_apic_timer(apic); | |
97222cc8 ED |
1788 | } |
1789 | ||
cc6e462c JK |
1790 | static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val) |
1791 | { | |
59fd1323 | 1792 | bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val); |
cc6e462c | 1793 | |
59fd1323 RK |
1794 | if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) { |
1795 | apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode; | |
1796 | if (lvt0_in_nmi_mode) { | |
cc6e462c JK |
1797 | apic_debug("Receive NMI setting on APIC_LVT0 " |
1798 | "for cpu %d\n", apic->vcpu->vcpu_id); | |
42720138 | 1799 | atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode); |
59fd1323 RK |
1800 | } else |
1801 | atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode); | |
1802 | } | |
cc6e462c JK |
1803 | } |
1804 | ||
1e6e2755 | 1805 | int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val) |
97222cc8 | 1806 | { |
0105d1a5 | 1807 | int ret = 0; |
97222cc8 | 1808 | |
0105d1a5 | 1809 | trace_kvm_apic_write(reg, val); |
97222cc8 | 1810 | |
0105d1a5 | 1811 | switch (reg) { |
97222cc8 | 1812 | case APIC_ID: /* Local APIC ID */ |
0105d1a5 | 1813 | if (!apic_x2apic_mode(apic)) |
a92e2543 | 1814 | kvm_apic_set_xapic_id(apic, val >> 24); |
0105d1a5 GN |
1815 | else |
1816 | ret = 1; | |
97222cc8 ED |
1817 | break; |
1818 | ||
1819 | case APIC_TASKPRI: | |
b209749f | 1820 | report_tpr_access(apic, true); |
97222cc8 ED |
1821 | apic_set_tpr(apic, val & 0xff); |
1822 | break; | |
1823 | ||
1824 | case APIC_EOI: | |
1825 | apic_set_eoi(apic); | |
1826 | break; | |
1827 | ||
1828 | case APIC_LDR: | |
0105d1a5 | 1829 | if (!apic_x2apic_mode(apic)) |
1e08ec4a | 1830 | kvm_apic_set_ldr(apic, val & APIC_LDR_MASK); |
0105d1a5 GN |
1831 | else |
1832 | ret = 1; | |
97222cc8 ED |
1833 | break; |
1834 | ||
1835 | case APIC_DFR: | |
1e08ec4a | 1836 | if (!apic_x2apic_mode(apic)) { |
1e6e2755 | 1837 | kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF); |
1e08ec4a GN |
1838 | recalculate_apic_map(apic->vcpu->kvm); |
1839 | } else | |
0105d1a5 | 1840 | ret = 1; |
97222cc8 ED |
1841 | break; |
1842 | ||
fc61b800 GN |
1843 | case APIC_SPIV: { |
1844 | u32 mask = 0x3ff; | |
dfb95954 | 1845 | if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI) |
fc61b800 | 1846 | mask |= APIC_SPIV_DIRECTED_EOI; |
f8c1ea10 | 1847 | apic_set_spiv(apic, val & mask); |
97222cc8 ED |
1848 | if (!(val & APIC_SPIV_APIC_ENABLED)) { |
1849 | int i; | |
1850 | u32 lvt_val; | |
1851 | ||
1e6e2755 | 1852 | for (i = 0; i < KVM_APIC_LVT_NUM; i++) { |
dfb95954 | 1853 | lvt_val = kvm_lapic_get_reg(apic, |
97222cc8 | 1854 | APIC_LVTT + 0x10 * i); |
1e6e2755 | 1855 | kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, |
97222cc8 ED |
1856 | lvt_val | APIC_LVT_MASKED); |
1857 | } | |
b6ac0695 | 1858 | apic_update_lvtt(apic); |
d3c7b77d | 1859 | atomic_set(&apic->lapic_timer.pending, 0); |
97222cc8 ED |
1860 | |
1861 | } | |
1862 | break; | |
fc61b800 | 1863 | } |
97222cc8 ED |
1864 | case APIC_ICR: |
1865 | /* No delay here, so we always clear the pending bit */ | |
1e6e2755 | 1866 | kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12)); |
97222cc8 ED |
1867 | apic_send_ipi(apic); |
1868 | break; | |
1869 | ||
1870 | case APIC_ICR2: | |
0105d1a5 GN |
1871 | if (!apic_x2apic_mode(apic)) |
1872 | val &= 0xff000000; | |
1e6e2755 | 1873 | kvm_lapic_set_reg(apic, APIC_ICR2, val); |
97222cc8 ED |
1874 | break; |
1875 | ||
23930f95 | 1876 | case APIC_LVT0: |
cc6e462c | 1877 | apic_manage_nmi_watchdog(apic, val); |
97222cc8 ED |
1878 | case APIC_LVTTHMR: |
1879 | case APIC_LVTPC: | |
97222cc8 ED |
1880 | case APIC_LVT1: |
1881 | case APIC_LVTERR: | |
1882 | /* TODO: Check vector */ | |
c48f1496 | 1883 | if (!kvm_apic_sw_enabled(apic)) |
97222cc8 ED |
1884 | val |= APIC_LVT_MASKED; |
1885 | ||
0105d1a5 | 1886 | val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4]; |
1e6e2755 | 1887 | kvm_lapic_set_reg(apic, reg, val); |
97222cc8 ED |
1888 | |
1889 | break; | |
1890 | ||
b6ac0695 | 1891 | case APIC_LVTT: |
c48f1496 | 1892 | if (!kvm_apic_sw_enabled(apic)) |
a3e06bbe LJ |
1893 | val |= APIC_LVT_MASKED; |
1894 | val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask); | |
1e6e2755 | 1895 | kvm_lapic_set_reg(apic, APIC_LVTT, val); |
b6ac0695 | 1896 | apic_update_lvtt(apic); |
a3e06bbe LJ |
1897 | break; |
1898 | ||
97222cc8 | 1899 | case APIC_TMICT: |
a3e06bbe LJ |
1900 | if (apic_lvtt_tscdeadline(apic)) |
1901 | break; | |
1902 | ||
d3c7b77d | 1903 | hrtimer_cancel(&apic->lapic_timer.timer); |
1e6e2755 | 1904 | kvm_lapic_set_reg(apic, APIC_TMICT, val); |
97222cc8 | 1905 | start_apic_timer(apic); |
0105d1a5 | 1906 | break; |
97222cc8 | 1907 | |
c301b909 WL |
1908 | case APIC_TDCR: { |
1909 | uint32_t old_divisor = apic->divide_count; | |
1910 | ||
97222cc8 | 1911 | if (val & 4) |
7712de87 | 1912 | apic_debug("KVM_WRITE:TDCR %x\n", val); |
1e6e2755 | 1913 | kvm_lapic_set_reg(apic, APIC_TDCR, val); |
97222cc8 | 1914 | update_divide_count(apic); |
c301b909 WL |
1915 | if (apic->divide_count != old_divisor && |
1916 | apic->lapic_timer.period) { | |
1917 | hrtimer_cancel(&apic->lapic_timer.timer); | |
1918 | update_target_expiration(apic, old_divisor); | |
1919 | restart_apic_timer(apic); | |
1920 | } | |
97222cc8 | 1921 | break; |
c301b909 | 1922 | } |
0105d1a5 GN |
1923 | case APIC_ESR: |
1924 | if (apic_x2apic_mode(apic) && val != 0) { | |
7712de87 | 1925 | apic_debug("KVM_WRITE:ESR not zero %x\n", val); |
0105d1a5 GN |
1926 | ret = 1; |
1927 | } | |
1928 | break; | |
1929 | ||
1930 | case APIC_SELF_IPI: | |
1931 | if (apic_x2apic_mode(apic)) { | |
1e6e2755 | 1932 | kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff)); |
0105d1a5 GN |
1933 | } else |
1934 | ret = 1; | |
1935 | break; | |
97222cc8 | 1936 | default: |
0105d1a5 | 1937 | ret = 1; |
97222cc8 ED |
1938 | break; |
1939 | } | |
0105d1a5 GN |
1940 | if (ret) |
1941 | apic_debug("Local APIC Write to read-only register %x\n", reg); | |
1942 | return ret; | |
1943 | } | |
1e6e2755 | 1944 | EXPORT_SYMBOL_GPL(kvm_lapic_reg_write); |
0105d1a5 | 1945 | |
e32edf4f | 1946 | static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this, |
0105d1a5 GN |
1947 | gpa_t address, int len, const void *data) |
1948 | { | |
1949 | struct kvm_lapic *apic = to_lapic(this); | |
1950 | unsigned int offset = address - apic->base_address; | |
1951 | u32 val; | |
1952 | ||
1953 | if (!apic_mmio_in_range(apic, address)) | |
1954 | return -EOPNOTSUPP; | |
1955 | ||
d1766202 VK |
1956 | if (!kvm_apic_hw_enabled(apic) || apic_x2apic_mode(apic)) { |
1957 | if (!kvm_check_has_quirk(vcpu->kvm, | |
1958 | KVM_X86_QUIRK_LAPIC_MMIO_HOLE)) | |
1959 | return -EOPNOTSUPP; | |
1960 | ||
1961 | return 0; | |
1962 | } | |
1963 | ||
0105d1a5 GN |
1964 | /* |
1965 | * APIC register must be aligned on 128-bits boundary. | |
1966 | * 32/64/128 bits registers must be accessed thru 32 bits. | |
1967 | * Refer SDM 8.4.1 | |
1968 | */ | |
1969 | if (len != 4 || (offset & 0xf)) { | |
1970 | /* Don't shout loud, $infamous_os would cause only noise. */ | |
1971 | apic_debug("apic write: bad size=%d %lx\n", len, (long)address); | |
756975bb | 1972 | return 0; |
0105d1a5 GN |
1973 | } |
1974 | ||
1975 | val = *(u32*)data; | |
1976 | ||
1977 | /* too common printing */ | |
1978 | if (offset != APIC_EOI) | |
1979 | apic_debug("%s: offset 0x%x with length 0x%x, and value is " | |
1980 | "0x%x\n", __func__, offset, len, val); | |
1981 | ||
1e6e2755 | 1982 | kvm_lapic_reg_write(apic, offset & 0xff0, val); |
0105d1a5 | 1983 | |
bda9020e | 1984 | return 0; |
97222cc8 ED |
1985 | } |
1986 | ||
58fbbf26 KT |
1987 | void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu) |
1988 | { | |
1e6e2755 | 1989 | kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0); |
58fbbf26 KT |
1990 | } |
1991 | EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi); | |
1992 | ||
83d4c286 YZ |
1993 | /* emulate APIC access in a trap manner */ |
1994 | void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset) | |
1995 | { | |
1996 | u32 val = 0; | |
1997 | ||
1998 | /* hw has done the conditional check and inst decode */ | |
1999 | offset &= 0xff0; | |
2000 | ||
1e6e2755 | 2001 | kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val); |
83d4c286 YZ |
2002 | |
2003 | /* TODO: optimize to just emulate side effect w/o one more write */ | |
1e6e2755 | 2004 | kvm_lapic_reg_write(vcpu->arch.apic, offset, val); |
83d4c286 YZ |
2005 | } |
2006 | EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode); | |
2007 | ||
d589444e | 2008 | void kvm_free_lapic(struct kvm_vcpu *vcpu) |
97222cc8 | 2009 | { |
f8c1ea10 GN |
2010 | struct kvm_lapic *apic = vcpu->arch.apic; |
2011 | ||
ad312c7c | 2012 | if (!vcpu->arch.apic) |
97222cc8 ED |
2013 | return; |
2014 | ||
f8c1ea10 | 2015 | hrtimer_cancel(&apic->lapic_timer.timer); |
97222cc8 | 2016 | |
c5cc421b GN |
2017 | if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE)) |
2018 | static_key_slow_dec_deferred(&apic_hw_disabled); | |
2019 | ||
e462755c | 2020 | if (!apic->sw_enabled) |
f8c1ea10 | 2021 | static_key_slow_dec_deferred(&apic_sw_disabled); |
97222cc8 | 2022 | |
f8c1ea10 GN |
2023 | if (apic->regs) |
2024 | free_page((unsigned long)apic->regs); | |
2025 | ||
2026 | kfree(apic); | |
97222cc8 ED |
2027 | } |
2028 | ||
2029 | /* | |
2030 | *---------------------------------------------------------------------- | |
2031 | * LAPIC interface | |
2032 | *---------------------------------------------------------------------- | |
2033 | */ | |
a3e06bbe LJ |
2034 | u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu) |
2035 | { | |
2036 | struct kvm_lapic *apic = vcpu->arch.apic; | |
a3e06bbe | 2037 | |
a10388e1 WL |
2038 | if (!lapic_in_kernel(vcpu) || |
2039 | !apic_lvtt_tscdeadline(apic)) | |
a3e06bbe LJ |
2040 | return 0; |
2041 | ||
2042 | return apic->lapic_timer.tscdeadline; | |
2043 | } | |
2044 | ||
2045 | void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data) | |
2046 | { | |
2047 | struct kvm_lapic *apic = vcpu->arch.apic; | |
a3e06bbe | 2048 | |
bce87cce | 2049 | if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) || |
54e9818f | 2050 | apic_lvtt_period(apic)) |
a3e06bbe LJ |
2051 | return; |
2052 | ||
2053 | hrtimer_cancel(&apic->lapic_timer.timer); | |
2054 | apic->lapic_timer.tscdeadline = data; | |
2055 | start_apic_timer(apic); | |
2056 | } | |
2057 | ||
97222cc8 ED |
2058 | void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8) |
2059 | { | |
ad312c7c | 2060 | struct kvm_lapic *apic = vcpu->arch.apic; |
97222cc8 | 2061 | |
b93463aa | 2062 | apic_set_tpr(apic, ((cr8 & 0x0f) << 4) |
dfb95954 | 2063 | | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4)); |
97222cc8 ED |
2064 | } |
2065 | ||
2066 | u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu) | |
2067 | { | |
97222cc8 ED |
2068 | u64 tpr; |
2069 | ||
dfb95954 | 2070 | tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI); |
97222cc8 ED |
2071 | |
2072 | return (tpr & 0xf0) >> 4; | |
2073 | } | |
2074 | ||
2075 | void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value) | |
2076 | { | |
8d14695f | 2077 | u64 old_value = vcpu->arch.apic_base; |
ad312c7c | 2078 | struct kvm_lapic *apic = vcpu->arch.apic; |
97222cc8 | 2079 | |
c7dd15b3 | 2080 | if (!apic) |
97222cc8 | 2081 | value |= MSR_IA32_APICBASE_BSP; |
c5af89b6 | 2082 | |
e66d2ae7 JK |
2083 | vcpu->arch.apic_base = value; |
2084 | ||
c7dd15b3 JM |
2085 | if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) |
2086 | kvm_update_cpuid(vcpu); | |
2087 | ||
2088 | if (!apic) | |
2089 | return; | |
2090 | ||
c5cc421b | 2091 | /* update jump label if enable bit changes */ |
0dce7cd6 | 2092 | if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) { |
49bd29ba RK |
2093 | if (value & MSR_IA32_APICBASE_ENABLE) { |
2094 | kvm_apic_set_xapic_id(apic, vcpu->vcpu_id); | |
c5cc421b | 2095 | static_key_slow_dec_deferred(&apic_hw_disabled); |
187ca84b | 2096 | } else { |
c5cc421b | 2097 | static_key_slow_inc(&apic_hw_disabled.key); |
187ca84b WL |
2098 | recalculate_apic_map(vcpu->kvm); |
2099 | } | |
c5cc421b GN |
2100 | } |
2101 | ||
8d860bbe JM |
2102 | if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE)) |
2103 | kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id); | |
2104 | ||
2105 | if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE)) | |
2106 | kvm_x86_ops->set_virtual_apic_mode(vcpu); | |
8d14695f | 2107 | |
ad312c7c | 2108 | apic->base_address = apic->vcpu->arch.apic_base & |
97222cc8 ED |
2109 | MSR_IA32_APICBASE_BASE; |
2110 | ||
db324fe6 NA |
2111 | if ((value & MSR_IA32_APICBASE_ENABLE) && |
2112 | apic->base_address != APIC_DEFAULT_PHYS_BASE) | |
2113 | pr_warn_once("APIC base relocation is unsupported by KVM"); | |
2114 | ||
97222cc8 ED |
2115 | /* with FSB delivery interrupt, we can restart APIC functionality */ |
2116 | apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is " | |
ad312c7c | 2117 | "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address); |
97222cc8 ED |
2118 | |
2119 | } | |
2120 | ||
d28bc9dd | 2121 | void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event) |
97222cc8 | 2122 | { |
b7e31be3 | 2123 | struct kvm_lapic *apic = vcpu->arch.apic; |
97222cc8 ED |
2124 | int i; |
2125 | ||
b7e31be3 RK |
2126 | if (!apic) |
2127 | return; | |
97222cc8 | 2128 | |
b7e31be3 | 2129 | apic_debug("%s\n", __func__); |
97222cc8 ED |
2130 | |
2131 | /* Stop the timer in case it's a reset to an active apic */ | |
d3c7b77d | 2132 | hrtimer_cancel(&apic->lapic_timer.timer); |
97222cc8 | 2133 | |
4d8e772b RK |
2134 | if (!init_event) { |
2135 | kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE | | |
2136 | MSR_IA32_APICBASE_ENABLE); | |
a92e2543 | 2137 | kvm_apic_set_xapic_id(apic, vcpu->vcpu_id); |
4d8e772b | 2138 | } |
fc61b800 | 2139 | kvm_apic_set_version(apic->vcpu); |
97222cc8 | 2140 | |
1e6e2755 SS |
2141 | for (i = 0; i < KVM_APIC_LVT_NUM; i++) |
2142 | kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED); | |
b6ac0695 | 2143 | apic_update_lvtt(apic); |
52b54190 JS |
2144 | if (kvm_vcpu_is_reset_bsp(vcpu) && |
2145 | kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED)) | |
1e6e2755 | 2146 | kvm_lapic_set_reg(apic, APIC_LVT0, |
90de4a18 | 2147 | SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT)); |
dfb95954 | 2148 | apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0)); |
97222cc8 | 2149 | |
1e6e2755 | 2150 | kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU); |
f8c1ea10 | 2151 | apic_set_spiv(apic, 0xff); |
1e6e2755 | 2152 | kvm_lapic_set_reg(apic, APIC_TASKPRI, 0); |
c028dd6b RK |
2153 | if (!apic_x2apic_mode(apic)) |
2154 | kvm_apic_set_ldr(apic, 0); | |
1e6e2755 SS |
2155 | kvm_lapic_set_reg(apic, APIC_ESR, 0); |
2156 | kvm_lapic_set_reg(apic, APIC_ICR, 0); | |
2157 | kvm_lapic_set_reg(apic, APIC_ICR2, 0); | |
2158 | kvm_lapic_set_reg(apic, APIC_TDCR, 0); | |
2159 | kvm_lapic_set_reg(apic, APIC_TMICT, 0); | |
97222cc8 | 2160 | for (i = 0; i < 8; i++) { |
1e6e2755 SS |
2161 | kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0); |
2162 | kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0); | |
2163 | kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0); | |
97222cc8 | 2164 | } |
d62caabb AS |
2165 | apic->irr_pending = vcpu->arch.apicv_active; |
2166 | apic->isr_count = vcpu->arch.apicv_active ? 1 : 0; | |
8680b94b | 2167 | apic->highest_isr_cache = -1; |
b33ac88b | 2168 | update_divide_count(apic); |
d3c7b77d | 2169 | atomic_set(&apic->lapic_timer.pending, 0); |
c5af89b6 | 2170 | if (kvm_vcpu_is_bsp(vcpu)) |
5dbc8f3f GN |
2171 | kvm_lapic_set_base(vcpu, |
2172 | vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP); | |
ae7a2a3f | 2173 | vcpu->arch.pv_eoi.msr_val = 0; |
97222cc8 | 2174 | apic_update_ppr(apic); |
4191db26 JS |
2175 | if (vcpu->arch.apicv_active) { |
2176 | kvm_x86_ops->apicv_post_state_restore(vcpu); | |
2177 | kvm_x86_ops->hwapic_irr_update(vcpu, -1); | |
2178 | kvm_x86_ops->hwapic_isr_update(vcpu, -1); | |
2179 | } | |
97222cc8 | 2180 | |
e1035715 | 2181 | vcpu->arch.apic_arb_prio = 0; |
41383771 | 2182 | vcpu->arch.apic_attention = 0; |
e1035715 | 2183 | |
6e500439 | 2184 | apic_debug("%s: vcpu=%p, id=0x%x, base_msr=" |
b8688d51 | 2185 | "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__, |
6e500439 | 2186 | vcpu, kvm_lapic_get_reg(apic, APIC_ID), |
ad312c7c | 2187 | vcpu->arch.apic_base, apic->base_address); |
97222cc8 ED |
2188 | } |
2189 | ||
97222cc8 ED |
2190 | /* |
2191 | *---------------------------------------------------------------------- | |
2192 | * timer interface | |
2193 | *---------------------------------------------------------------------- | |
2194 | */ | |
1b9778da | 2195 | |
2a6eac96 | 2196 | static bool lapic_is_periodic(struct kvm_lapic *apic) |
97222cc8 | 2197 | { |
d3c7b77d | 2198 | return apic_lvtt_period(apic); |
97222cc8 ED |
2199 | } |
2200 | ||
3d80840d MT |
2201 | int apic_has_pending_timer(struct kvm_vcpu *vcpu) |
2202 | { | |
54e9818f | 2203 | struct kvm_lapic *apic = vcpu->arch.apic; |
3d80840d | 2204 | |
1e3161b4 | 2205 | if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT)) |
54e9818f | 2206 | return atomic_read(&apic->lapic_timer.pending); |
3d80840d MT |
2207 | |
2208 | return 0; | |
2209 | } | |
2210 | ||
89342082 | 2211 | int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type) |
1b9778da | 2212 | { |
dfb95954 | 2213 | u32 reg = kvm_lapic_get_reg(apic, lvt_type); |
23930f95 | 2214 | int vector, mode, trig_mode; |
23930f95 | 2215 | |
c48f1496 | 2216 | if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) { |
23930f95 JK |
2217 | vector = reg & APIC_VECTOR_MASK; |
2218 | mode = reg & APIC_MODE_MASK; | |
2219 | trig_mode = reg & APIC_LVT_LEVEL_TRIGGER; | |
b4f2225c YZ |
2220 | return __apic_accept_irq(apic, mode, vector, 1, trig_mode, |
2221 | NULL); | |
23930f95 JK |
2222 | } |
2223 | return 0; | |
2224 | } | |
1b9778da | 2225 | |
8fdb2351 | 2226 | void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu) |
23930f95 | 2227 | { |
8fdb2351 JK |
2228 | struct kvm_lapic *apic = vcpu->arch.apic; |
2229 | ||
2230 | if (apic) | |
2231 | kvm_apic_local_deliver(apic, APIC_LVT0); | |
1b9778da ED |
2232 | } |
2233 | ||
d76685c4 GH |
2234 | static const struct kvm_io_device_ops apic_mmio_ops = { |
2235 | .read = apic_mmio_read, | |
2236 | .write = apic_mmio_write, | |
d76685c4 GH |
2237 | }; |
2238 | ||
e9d90d47 AK |
2239 | static enum hrtimer_restart apic_timer_fn(struct hrtimer *data) |
2240 | { | |
2241 | struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer); | |
2a6eac96 | 2242 | struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer); |
e9d90d47 | 2243 | |
5d87db71 | 2244 | apic_timer_expired(apic); |
e9d90d47 | 2245 | |
2a6eac96 | 2246 | if (lapic_is_periodic(apic)) { |
8003c9ae | 2247 | advance_periodic_target_expiration(apic); |
e9d90d47 AK |
2248 | hrtimer_add_expires_ns(&ktimer->timer, ktimer->period); |
2249 | return HRTIMER_RESTART; | |
2250 | } else | |
2251 | return HRTIMER_NORESTART; | |
2252 | } | |
2253 | ||
97222cc8 ED |
2254 | int kvm_create_lapic(struct kvm_vcpu *vcpu) |
2255 | { | |
2256 | struct kvm_lapic *apic; | |
2257 | ||
2258 | ASSERT(vcpu != NULL); | |
2259 | apic_debug("apic_init %d\n", vcpu->vcpu_id); | |
2260 | ||
2261 | apic = kzalloc(sizeof(*apic), GFP_KERNEL); | |
2262 | if (!apic) | |
2263 | goto nomem; | |
2264 | ||
ad312c7c | 2265 | vcpu->arch.apic = apic; |
97222cc8 | 2266 | |
afc20184 TY |
2267 | apic->regs = (void *)get_zeroed_page(GFP_KERNEL); |
2268 | if (!apic->regs) { | |
97222cc8 ED |
2269 | printk(KERN_ERR "malloc apic regs error for vcpu %x\n", |
2270 | vcpu->vcpu_id); | |
d589444e | 2271 | goto nomem_free_apic; |
97222cc8 | 2272 | } |
97222cc8 ED |
2273 | apic->vcpu = vcpu; |
2274 | ||
d3c7b77d | 2275 | hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC, |
61abdbe0 | 2276 | HRTIMER_MODE_ABS_PINNED); |
e9d90d47 | 2277 | apic->lapic_timer.timer.function = apic_timer_fn; |
d3c7b77d | 2278 | |
c5cc421b GN |
2279 | /* |
2280 | * APIC is created enabled. This will prevent kvm_lapic_set_base from | |
2281 | * thinking that APIC satet has changed. | |
2282 | */ | |
2283 | vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE; | |
f8c1ea10 | 2284 | static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */ |
d76685c4 | 2285 | kvm_iodevice_init(&apic->dev, &apic_mmio_ops); |
97222cc8 ED |
2286 | |
2287 | return 0; | |
d589444e RR |
2288 | nomem_free_apic: |
2289 | kfree(apic); | |
97222cc8 | 2290 | nomem: |
97222cc8 ED |
2291 | return -ENOMEM; |
2292 | } | |
97222cc8 ED |
2293 | |
2294 | int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu) | |
2295 | { | |
ad312c7c | 2296 | struct kvm_lapic *apic = vcpu->arch.apic; |
b3c045d3 | 2297 | u32 ppr; |
97222cc8 | 2298 | |
f8543d6a | 2299 | if (!apic_enabled(apic)) |
97222cc8 ED |
2300 | return -1; |
2301 | ||
b3c045d3 PB |
2302 | __apic_update_ppr(apic, &ppr); |
2303 | return apic_has_interrupt_for_ppr(apic, ppr); | |
97222cc8 ED |
2304 | } |
2305 | ||
40487c68 QH |
2306 | int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu) |
2307 | { | |
dfb95954 | 2308 | u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0); |
40487c68 QH |
2309 | int r = 0; |
2310 | ||
c48f1496 | 2311 | if (!kvm_apic_hw_enabled(vcpu->arch.apic)) |
e7dca5c0 CL |
2312 | r = 1; |
2313 | if ((lvt0 & APIC_LVT_MASKED) == 0 && | |
2314 | GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT) | |
2315 | r = 1; | |
40487c68 QH |
2316 | return r; |
2317 | } | |
2318 | ||
1b9778da ED |
2319 | void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu) |
2320 | { | |
ad312c7c | 2321 | struct kvm_lapic *apic = vcpu->arch.apic; |
1b9778da | 2322 | |
54e9818f | 2323 | if (atomic_read(&apic->lapic_timer.pending) > 0) { |
f1ed0450 | 2324 | kvm_apic_local_deliver(apic, APIC_LVTT); |
fae0ba21 NA |
2325 | if (apic_lvtt_tscdeadline(apic)) |
2326 | apic->lapic_timer.tscdeadline = 0; | |
8003c9ae WL |
2327 | if (apic_lvtt_oneshot(apic)) { |
2328 | apic->lapic_timer.tscdeadline = 0; | |
8b0e1953 | 2329 | apic->lapic_timer.target_expiration = 0; |
8003c9ae | 2330 | } |
f1ed0450 | 2331 | atomic_set(&apic->lapic_timer.pending, 0); |
1b9778da ED |
2332 | } |
2333 | } | |
2334 | ||
97222cc8 ED |
2335 | int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu) |
2336 | { | |
2337 | int vector = kvm_apic_has_interrupt(vcpu); | |
ad312c7c | 2338 | struct kvm_lapic *apic = vcpu->arch.apic; |
4d82d12b | 2339 | u32 ppr; |
97222cc8 ED |
2340 | |
2341 | if (vector == -1) | |
2342 | return -1; | |
2343 | ||
56cc2406 WL |
2344 | /* |
2345 | * We get here even with APIC virtualization enabled, if doing | |
2346 | * nested virtualization and L1 runs with the "acknowledge interrupt | |
2347 | * on exit" mode. Then we cannot inject the interrupt via RVI, | |
2348 | * because the process would deliver it through the IDT. | |
2349 | */ | |
2350 | ||
97222cc8 | 2351 | apic_clear_irr(vector, apic); |
5c919412 | 2352 | if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) { |
4d82d12b PB |
2353 | /* |
2354 | * For auto-EOI interrupts, there might be another pending | |
2355 | * interrupt above PPR, so check whether to raise another | |
2356 | * KVM_REQ_EVENT. | |
2357 | */ | |
5c919412 | 2358 | apic_update_ppr(apic); |
4d82d12b PB |
2359 | } else { |
2360 | /* | |
2361 | * For normal interrupts, PPR has been raised and there cannot | |
2362 | * be a higher-priority pending interrupt---except if there was | |
2363 | * a concurrent interrupt injection, but that would have | |
2364 | * triggered KVM_REQ_EVENT already. | |
2365 | */ | |
2366 | apic_set_isr(vector, apic); | |
2367 | __apic_update_ppr(apic, &ppr); | |
5c919412 AS |
2368 | } |
2369 | ||
97222cc8 ED |
2370 | return vector; |
2371 | } | |
96ad2cc6 | 2372 | |
a92e2543 RK |
2373 | static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu, |
2374 | struct kvm_lapic_state *s, bool set) | |
2375 | { | |
2376 | if (apic_x2apic_mode(vcpu->arch.apic)) { | |
2377 | u32 *id = (u32 *)(s->regs + APIC_ID); | |
12806ba9 | 2378 | u32 *ldr = (u32 *)(s->regs + APIC_LDR); |
a92e2543 | 2379 | |
37131313 RK |
2380 | if (vcpu->kvm->arch.x2apic_format) { |
2381 | if (*id != vcpu->vcpu_id) | |
2382 | return -EINVAL; | |
2383 | } else { | |
2384 | if (set) | |
2385 | *id >>= 24; | |
2386 | else | |
2387 | *id <<= 24; | |
2388 | } | |
12806ba9 DDAG |
2389 | |
2390 | /* In x2APIC mode, the LDR is fixed and based on the id */ | |
2391 | if (set) | |
2392 | *ldr = kvm_apic_calc_x2apic_ldr(*id); | |
a92e2543 RK |
2393 | } |
2394 | ||
2395 | return 0; | |
2396 | } | |
2397 | ||
2398 | int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s) | |
2399 | { | |
2400 | memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s)); | |
2401 | return kvm_apic_state_fixup(vcpu, s, false); | |
2402 | } | |
2403 | ||
2404 | int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s) | |
96ad2cc6 | 2405 | { |
ad312c7c | 2406 | struct kvm_lapic *apic = vcpu->arch.apic; |
a92e2543 RK |
2407 | int r; |
2408 | ||
96ad2cc6 | 2409 | |
5dbc8f3f | 2410 | kvm_lapic_set_base(vcpu, vcpu->arch.apic_base); |
64eb0620 GN |
2411 | /* set SPIV separately to get count of SW disabled APICs right */ |
2412 | apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV))); | |
a92e2543 RK |
2413 | |
2414 | r = kvm_apic_state_fixup(vcpu, s, true); | |
2415 | if (r) | |
2416 | return r; | |
0e96f31e | 2417 | memcpy(vcpu->arch.apic->regs, s->regs, sizeof(*s)); |
a92e2543 RK |
2418 | |
2419 | recalculate_apic_map(vcpu->kvm); | |
fc61b800 GN |
2420 | kvm_apic_set_version(vcpu); |
2421 | ||
96ad2cc6 | 2422 | apic_update_ppr(apic); |
d3c7b77d | 2423 | hrtimer_cancel(&apic->lapic_timer.timer); |
b6ac0695 | 2424 | apic_update_lvtt(apic); |
dfb95954 | 2425 | apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0)); |
96ad2cc6 ED |
2426 | update_divide_count(apic); |
2427 | start_apic_timer(apic); | |
6e24a6ef | 2428 | apic->irr_pending = true; |
d62caabb | 2429 | apic->isr_count = vcpu->arch.apicv_active ? |
c7c9c56c | 2430 | 1 : count_vectors(apic->regs + APIC_ISR); |
8680b94b | 2431 | apic->highest_isr_cache = -1; |
d62caabb | 2432 | if (vcpu->arch.apicv_active) { |
967235d3 | 2433 | kvm_x86_ops->apicv_post_state_restore(vcpu); |
4114c27d WW |
2434 | kvm_x86_ops->hwapic_irr_update(vcpu, |
2435 | apic_find_highest_irr(apic)); | |
67c9dddc | 2436 | kvm_x86_ops->hwapic_isr_update(vcpu, |
b4eef9b3 | 2437 | apic_find_highest_isr(apic)); |
d62caabb | 2438 | } |
3842d135 | 2439 | kvm_make_request(KVM_REQ_EVENT, vcpu); |
49df6397 SR |
2440 | if (ioapic_in_kernel(vcpu->kvm)) |
2441 | kvm_rtc_eoi_tracking_restore_one(vcpu); | |
0669a510 RK |
2442 | |
2443 | vcpu->arch.apic_arb_prio = 0; | |
a92e2543 RK |
2444 | |
2445 | return 0; | |
96ad2cc6 | 2446 | } |
a3d7f85f | 2447 | |
2f52d58c | 2448 | void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu) |
a3d7f85f | 2449 | { |
a3d7f85f ED |
2450 | struct hrtimer *timer; |
2451 | ||
bce87cce | 2452 | if (!lapic_in_kernel(vcpu)) |
a3d7f85f ED |
2453 | return; |
2454 | ||
54e9818f | 2455 | timer = &vcpu->arch.apic->lapic_timer.timer; |
a3d7f85f | 2456 | if (hrtimer_cancel(timer)) |
61abdbe0 | 2457 | hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED); |
a3d7f85f | 2458 | } |
b93463aa | 2459 | |
ae7a2a3f MT |
2460 | /* |
2461 | * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt | |
2462 | * | |
2463 | * Detect whether guest triggered PV EOI since the | |
2464 | * last entry. If yes, set EOI on guests's behalf. | |
2465 | * Clear PV EOI in guest memory in any case. | |
2466 | */ | |
2467 | static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu, | |
2468 | struct kvm_lapic *apic) | |
2469 | { | |
2470 | bool pending; | |
2471 | int vector; | |
2472 | /* | |
2473 | * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host | |
2474 | * and KVM_PV_EOI_ENABLED in guest memory as follows: | |
2475 | * | |
2476 | * KVM_APIC_PV_EOI_PENDING is unset: | |
2477 | * -> host disabled PV EOI. | |
2478 | * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set: | |
2479 | * -> host enabled PV EOI, guest did not execute EOI yet. | |
2480 | * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset: | |
2481 | * -> host enabled PV EOI, guest executed EOI. | |
2482 | */ | |
2483 | BUG_ON(!pv_eoi_enabled(vcpu)); | |
2484 | pending = pv_eoi_get_pending(vcpu); | |
2485 | /* | |
2486 | * Clear pending bit in any case: it will be set again on vmentry. | |
2487 | * While this might not be ideal from performance point of view, | |
2488 | * this makes sure pv eoi is only enabled when we know it's safe. | |
2489 | */ | |
2490 | pv_eoi_clr_pending(vcpu); | |
2491 | if (pending) | |
2492 | return; | |
2493 | vector = apic_set_eoi(apic); | |
2494 | trace_kvm_pv_eoi(apic, vector); | |
2495 | } | |
2496 | ||
b93463aa AK |
2497 | void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu) |
2498 | { | |
2499 | u32 data; | |
b93463aa | 2500 | |
ae7a2a3f MT |
2501 | if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention)) |
2502 | apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic); | |
2503 | ||
41383771 | 2504 | if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention)) |
b93463aa AK |
2505 | return; |
2506 | ||
4e335d9e PB |
2507 | if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data, |
2508 | sizeof(u32))) | |
603242a8 | 2509 | return; |
b93463aa AK |
2510 | |
2511 | apic_set_tpr(vcpu->arch.apic, data & 0xff); | |
2512 | } | |
2513 | ||
ae7a2a3f MT |
2514 | /* |
2515 | * apic_sync_pv_eoi_to_guest - called before vmentry | |
2516 | * | |
2517 | * Detect whether it's safe to enable PV EOI and | |
2518 | * if yes do so. | |
2519 | */ | |
2520 | static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu, | |
2521 | struct kvm_lapic *apic) | |
2522 | { | |
2523 | if (!pv_eoi_enabled(vcpu) || | |
2524 | /* IRR set or many bits in ISR: could be nested. */ | |
2525 | apic->irr_pending || | |
2526 | /* Cache not set: could be safe but we don't bother. */ | |
2527 | apic->highest_isr_cache == -1 || | |
2528 | /* Need EOI to update ioapic. */ | |
3bb345f3 | 2529 | kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) { |
ae7a2a3f MT |
2530 | /* |
2531 | * PV EOI was disabled by apic_sync_pv_eoi_from_guest | |
2532 | * so we need not do anything here. | |
2533 | */ | |
2534 | return; | |
2535 | } | |
2536 | ||
2537 | pv_eoi_set_pending(apic->vcpu); | |
2538 | } | |
2539 | ||
b93463aa AK |
2540 | void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu) |
2541 | { | |
2542 | u32 data, tpr; | |
2543 | int max_irr, max_isr; | |
ae7a2a3f | 2544 | struct kvm_lapic *apic = vcpu->arch.apic; |
b93463aa | 2545 | |
ae7a2a3f MT |
2546 | apic_sync_pv_eoi_to_guest(vcpu, apic); |
2547 | ||
41383771 | 2548 | if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention)) |
b93463aa AK |
2549 | return; |
2550 | ||
dfb95954 | 2551 | tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff; |
b93463aa AK |
2552 | max_irr = apic_find_highest_irr(apic); |
2553 | if (max_irr < 0) | |
2554 | max_irr = 0; | |
2555 | max_isr = apic_find_highest_isr(apic); | |
2556 | if (max_isr < 0) | |
2557 | max_isr = 0; | |
2558 | data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24); | |
2559 | ||
4e335d9e PB |
2560 | kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data, |
2561 | sizeof(u32)); | |
b93463aa AK |
2562 | } |
2563 | ||
fda4e2e8 | 2564 | int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr) |
b93463aa | 2565 | { |
fda4e2e8 | 2566 | if (vapic_addr) { |
4e335d9e | 2567 | if (kvm_gfn_to_hva_cache_init(vcpu->kvm, |
fda4e2e8 AH |
2568 | &vcpu->arch.apic->vapic_cache, |
2569 | vapic_addr, sizeof(u32))) | |
2570 | return -EINVAL; | |
41383771 | 2571 | __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention); |
fda4e2e8 | 2572 | } else { |
41383771 | 2573 | __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention); |
fda4e2e8 AH |
2574 | } |
2575 | ||
2576 | vcpu->arch.apic->vapic_addr = vapic_addr; | |
2577 | return 0; | |
b93463aa | 2578 | } |
0105d1a5 GN |
2579 | |
2580 | int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data) | |
2581 | { | |
2582 | struct kvm_lapic *apic = vcpu->arch.apic; | |
2583 | u32 reg = (msr - APIC_BASE_MSR) << 4; | |
2584 | ||
35754c98 | 2585 | if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic)) |
0105d1a5 GN |
2586 | return 1; |
2587 | ||
c69d3d9b NA |
2588 | if (reg == APIC_ICR2) |
2589 | return 1; | |
2590 | ||
0105d1a5 | 2591 | /* if this is ICR write vector before command */ |
decdc283 | 2592 | if (reg == APIC_ICR) |
1e6e2755 SS |
2593 | kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32)); |
2594 | return kvm_lapic_reg_write(apic, reg, (u32)data); | |
0105d1a5 GN |
2595 | } |
2596 | ||
2597 | int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data) | |
2598 | { | |
2599 | struct kvm_lapic *apic = vcpu->arch.apic; | |
2600 | u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0; | |
2601 | ||
35754c98 | 2602 | if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic)) |
0105d1a5 GN |
2603 | return 1; |
2604 | ||
c69d3d9b NA |
2605 | if (reg == APIC_DFR || reg == APIC_ICR2) { |
2606 | apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n", | |
2607 | reg); | |
2608 | return 1; | |
2609 | } | |
2610 | ||
1e6e2755 | 2611 | if (kvm_lapic_reg_read(apic, reg, 4, &low)) |
0105d1a5 | 2612 | return 1; |
decdc283 | 2613 | if (reg == APIC_ICR) |
1e6e2755 | 2614 | kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high); |
0105d1a5 GN |
2615 | |
2616 | *data = (((u64)high) << 32) | low; | |
2617 | ||
2618 | return 0; | |
2619 | } | |
10388a07 GN |
2620 | |
2621 | int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data) | |
2622 | { | |
2623 | struct kvm_lapic *apic = vcpu->arch.apic; | |
2624 | ||
bce87cce | 2625 | if (!lapic_in_kernel(vcpu)) |
10388a07 GN |
2626 | return 1; |
2627 | ||
2628 | /* if this is ICR write vector before command */ | |
2629 | if (reg == APIC_ICR) | |
1e6e2755 SS |
2630 | kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32)); |
2631 | return kvm_lapic_reg_write(apic, reg, (u32)data); | |
10388a07 GN |
2632 | } |
2633 | ||
2634 | int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data) | |
2635 | { | |
2636 | struct kvm_lapic *apic = vcpu->arch.apic; | |
2637 | u32 low, high = 0; | |
2638 | ||
bce87cce | 2639 | if (!lapic_in_kernel(vcpu)) |
10388a07 GN |
2640 | return 1; |
2641 | ||
1e6e2755 | 2642 | if (kvm_lapic_reg_read(apic, reg, 4, &low)) |
10388a07 GN |
2643 | return 1; |
2644 | if (reg == APIC_ICR) | |
1e6e2755 | 2645 | kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high); |
10388a07 GN |
2646 | |
2647 | *data = (((u64)high) << 32) | low; | |
2648 | ||
2649 | return 0; | |
2650 | } | |
ae7a2a3f | 2651 | |
72bbf935 | 2652 | int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len) |
ae7a2a3f MT |
2653 | { |
2654 | u64 addr = data & ~KVM_MSR_ENABLED; | |
a7c42bb6 VK |
2655 | struct gfn_to_hva_cache *ghc = &vcpu->arch.pv_eoi.data; |
2656 | unsigned long new_len; | |
2657 | ||
ae7a2a3f MT |
2658 | if (!IS_ALIGNED(addr, 4)) |
2659 | return 1; | |
2660 | ||
2661 | vcpu->arch.pv_eoi.msr_val = data; | |
2662 | if (!pv_eoi_enabled(vcpu)) | |
2663 | return 0; | |
a7c42bb6 VK |
2664 | |
2665 | if (addr == ghc->gpa && len <= ghc->len) | |
2666 | new_len = ghc->len; | |
2667 | else | |
2668 | new_len = len; | |
2669 | ||
2670 | return kvm_gfn_to_hva_cache_init(vcpu->kvm, ghc, addr, new_len); | |
ae7a2a3f | 2671 | } |
c5cc421b | 2672 | |
66450a21 JK |
2673 | void kvm_apic_accept_events(struct kvm_vcpu *vcpu) |
2674 | { | |
2675 | struct kvm_lapic *apic = vcpu->arch.apic; | |
2b4a273b | 2676 | u8 sipi_vector; |
299018f4 | 2677 | unsigned long pe; |
66450a21 | 2678 | |
bce87cce | 2679 | if (!lapic_in_kernel(vcpu) || !apic->pending_events) |
66450a21 JK |
2680 | return; |
2681 | ||
cd7764fe PB |
2682 | /* |
2683 | * INITs are latched while in SMM. Because an SMM CPU cannot | |
2684 | * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs | |
2685 | * and delay processing of INIT until the next RSM. | |
2686 | */ | |
2687 | if (is_smm(vcpu)) { | |
2688 | WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED); | |
2689 | if (test_bit(KVM_APIC_SIPI, &apic->pending_events)) | |
2690 | clear_bit(KVM_APIC_SIPI, &apic->pending_events); | |
2691 | return; | |
2692 | } | |
299018f4 | 2693 | |
cd7764fe | 2694 | pe = xchg(&apic->pending_events, 0); |
299018f4 | 2695 | if (test_bit(KVM_APIC_INIT, &pe)) { |
d28bc9dd | 2696 | kvm_vcpu_reset(vcpu, true); |
66450a21 JK |
2697 | if (kvm_vcpu_is_bsp(apic->vcpu)) |
2698 | vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE; | |
2699 | else | |
2700 | vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED; | |
2701 | } | |
299018f4 | 2702 | if (test_bit(KVM_APIC_SIPI, &pe) && |
66450a21 JK |
2703 | vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) { |
2704 | /* evaluate pending_events before reading the vector */ | |
2705 | smp_rmb(); | |
2706 | sipi_vector = apic->sipi_vector; | |
98eff52a | 2707 | apic_debug("vcpu %d received sipi with vector # %x\n", |
66450a21 JK |
2708 | vcpu->vcpu_id, sipi_vector); |
2709 | kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector); | |
2710 | vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE; | |
2711 | } | |
2712 | } | |
2713 | ||
c5cc421b GN |
2714 | void kvm_lapic_init(void) |
2715 | { | |
2716 | /* do not patch jump label more than once per second */ | |
2717 | jump_label_rate_limit(&apic_hw_disabled, HZ); | |
f8c1ea10 | 2718 | jump_label_rate_limit(&apic_sw_disabled, HZ); |
c5cc421b | 2719 | } |
cef84c30 DM |
2720 | |
2721 | void kvm_lapic_exit(void) | |
2722 | { | |
2723 | static_key_deferred_flush(&apic_hw_disabled); | |
2724 | static_key_deferred_flush(&apic_sw_disabled); | |
2725 | } |