]>
Commit | Line | Data |
---|---|---|
de0428a7 KW |
1 | /* |
2 | * Performance events x86 architecture header | |
3 | * | |
4 | * Copyright (C) 2008 Thomas Gleixner <[email protected]> | |
5 | * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar | |
6 | * Copyright (C) 2009 Jaswinder Singh Rajput | |
7 | * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter | |
90eec103 | 8 | * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra |
de0428a7 KW |
9 | * Copyright (C) 2009 Intel Corporation, <[email protected]> |
10 | * Copyright (C) 2009 Google, Inc., Stephane Eranian | |
11 | * | |
12 | * For licencing details see kernel-base/COPYING | |
13 | */ | |
14 | ||
15 | #include <linux/perf_event.h> | |
16 | ||
10043e02 TG |
17 | #include <asm/intel_ds.h> |
18 | ||
f1ad4488 | 19 | /* To enable MSR tracing please use the generic trace points. */ |
1c2ac3fd | 20 | |
de0428a7 KW |
21 | /* |
22 | * | NHM/WSM | SNB | | |
23 | * register ------------------------------- | |
24 | * | HT | no HT | HT | no HT | | |
25 | *----------------------------------------- | |
26 | * offcore | core | core | cpu | core | | |
27 | * lbr_sel | core | core | cpu | core | | |
28 | * ld_lat | cpu | core | cpu | core | | |
29 | *----------------------------------------- | |
30 | * | |
31 | * Given that there is a small number of shared regs, | |
32 | * we can pre-allocate their slot in the per-cpu | |
33 | * per-core reg tables. | |
34 | */ | |
35 | enum extra_reg_type { | |
36 | EXTRA_REG_NONE = -1, /* not used */ | |
37 | ||
38 | EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */ | |
39 | EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */ | |
b36817e8 | 40 | EXTRA_REG_LBR = 2, /* lbr_select */ |
f20093ee | 41 | EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */ |
d0dc8494 | 42 | EXTRA_REG_FE = 4, /* fe_* */ |
de0428a7 KW |
43 | |
44 | EXTRA_REG_MAX /* number of entries needed */ | |
45 | }; | |
46 | ||
47 | struct event_constraint { | |
48 | union { | |
49 | unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)]; | |
50 | u64 idxmsk64; | |
51 | }; | |
52 | u64 code; | |
53 | u64 cmask; | |
54 | int weight; | |
bc1738f6 | 55 | int overlap; |
9fac2cf3 | 56 | int flags; |
de0428a7 | 57 | }; |
f20093ee | 58 | /* |
2f7f73a5 | 59 | * struct hw_perf_event.flags flags |
f20093ee | 60 | */ |
c857eb56 PZ |
61 | #define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */ |
62 | #define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */ | |
63 | #define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */ | |
64 | #define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */ | |
65 | #define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */ | |
66 | #define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */ | |
67 | #define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */ | |
68 | #define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */ | |
69 | #define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */ | |
cc1790cf | 70 | #define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */ |
851559e3 | 71 | #define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */ |
174afc3e | 72 | #define PERF_X86_EVENT_LARGE_PEBS 0x0800 /* use large PEBS */ |
7911d3f7 | 73 | |
de0428a7 KW |
74 | |
75 | struct amd_nb { | |
76 | int nb_id; /* NorthBridge id */ | |
77 | int refcnt; /* reference count */ | |
78 | struct perf_event *owners[X86_PMC_IDX_MAX]; | |
79 | struct event_constraint event_constraints[X86_PMC_IDX_MAX]; | |
80 | }; | |
81 | ||
fd583ad1 | 82 | #define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1) |
de0428a7 | 83 | |
3569c0d7 YZ |
84 | /* |
85 | * Flags PEBS can handle without an PMI. | |
86 | * | |
9c964efa | 87 | * TID can only be handled by flushing at context switch. |
2fe1bc1f | 88 | * REGS_USER can be handled for events limited to ring 3. |
9c964efa | 89 | * |
3569c0d7 | 90 | */ |
174afc3e | 91 | #define LARGE_PEBS_FLAGS \ |
9c964efa | 92 | (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \ |
3569c0d7 YZ |
93 | PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \ |
94 | PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \ | |
2fe1bc1f | 95 | PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \ |
11974914 JO |
96 | PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \ |
97 | PERF_SAMPLE_PERIOD) | |
3569c0d7 | 98 | |
2fe1bc1f AK |
99 | #define PEBS_REGS \ |
100 | (PERF_REG_X86_AX | \ | |
101 | PERF_REG_X86_BX | \ | |
102 | PERF_REG_X86_CX | \ | |
103 | PERF_REG_X86_DX | \ | |
104 | PERF_REG_X86_DI | \ | |
105 | PERF_REG_X86_SI | \ | |
106 | PERF_REG_X86_SP | \ | |
107 | PERF_REG_X86_BP | \ | |
108 | PERF_REG_X86_IP | \ | |
109 | PERF_REG_X86_FLAGS | \ | |
110 | PERF_REG_X86_R8 | \ | |
111 | PERF_REG_X86_R9 | \ | |
112 | PERF_REG_X86_R10 | \ | |
113 | PERF_REG_X86_R11 | \ | |
114 | PERF_REG_X86_R12 | \ | |
115 | PERF_REG_X86_R13 | \ | |
116 | PERF_REG_X86_R14 | \ | |
117 | PERF_REG_X86_R15) | |
118 | ||
de0428a7 KW |
119 | /* |
120 | * Per register state. | |
121 | */ | |
122 | struct er_account { | |
b8000586 | 123 | raw_spinlock_t lock; /* per-core: protect structure */ |
de0428a7 KW |
124 | u64 config; /* extra MSR config */ |
125 | u64 reg; /* extra MSR number */ | |
126 | atomic_t ref; /* reference count */ | |
127 | }; | |
128 | ||
129 | /* | |
130 | * Per core/cpu state | |
131 | * | |
132 | * Used to coordinate shared registers between HT threads or | |
133 | * among events on a single PMU. | |
134 | */ | |
135 | struct intel_shared_regs { | |
136 | struct er_account regs[EXTRA_REG_MAX]; | |
137 | int refcnt; /* per-core: #HT threads */ | |
138 | unsigned core_id; /* per-core: core id */ | |
139 | }; | |
140 | ||
6f6539ca MD |
141 | enum intel_excl_state_type { |
142 | INTEL_EXCL_UNUSED = 0, /* counter is unused */ | |
143 | INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */ | |
144 | INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */ | |
145 | }; | |
146 | ||
147 | struct intel_excl_states { | |
6f6539ca | 148 | enum intel_excl_state_type state[X86_PMC_IDX_MAX]; |
e979121b | 149 | bool sched_started; /* true if scheduling has started */ |
6f6539ca MD |
150 | }; |
151 | ||
152 | struct intel_excl_cntrs { | |
153 | raw_spinlock_t lock; | |
154 | ||
155 | struct intel_excl_states states[2]; | |
156 | ||
cc1790cf PZ |
157 | union { |
158 | u16 has_exclusive[2]; | |
159 | u32 exclusive_present; | |
160 | }; | |
161 | ||
6f6539ca MD |
162 | int refcnt; /* per-core: #HT threads */ |
163 | unsigned core_id; /* per-core: core id */ | |
164 | }; | |
165 | ||
8b077e4a | 166 | struct x86_perf_task_context; |
9a92e16f | 167 | #define MAX_LBR_ENTRIES 32 |
de0428a7 | 168 | |
90413464 SE |
169 | enum { |
170 | X86_PERF_KFREE_SHARED = 0, | |
171 | X86_PERF_KFREE_EXCL = 1, | |
172 | X86_PERF_KFREE_MAX | |
173 | }; | |
174 | ||
de0428a7 KW |
175 | struct cpu_hw_events { |
176 | /* | |
177 | * Generic x86 PMC bits | |
178 | */ | |
179 | struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */ | |
180 | unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)]; | |
181 | unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)]; | |
182 | int enabled; | |
183 | ||
c347a2f1 PZ |
184 | int n_events; /* the # of events in the below arrays */ |
185 | int n_added; /* the # last events in the below arrays; | |
186 | they've never been enabled yet */ | |
187 | int n_txn; /* the # last events in the below arrays; | |
188 | added in the current transaction */ | |
de0428a7 KW |
189 | int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */ |
190 | u64 tags[X86_PMC_IDX_MAX]; | |
b371b594 | 191 | |
de0428a7 | 192 | struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */ |
b371b594 PZ |
193 | struct event_constraint *event_constraint[X86_PMC_IDX_MAX]; |
194 | ||
cc1790cf | 195 | int n_excl; /* the number of exclusive events */ |
de0428a7 | 196 | |
fbbe0701 | 197 | unsigned int txn_flags; |
5a425294 | 198 | int is_fake; |
de0428a7 KW |
199 | |
200 | /* | |
201 | * Intel DebugStore bits | |
202 | */ | |
203 | struct debug_store *ds; | |
c1961a46 HD |
204 | void *ds_pebs_vaddr; |
205 | void *ds_bts_vaddr; | |
de0428a7 | 206 | u64 pebs_enabled; |
09e61b4f PZ |
207 | int n_pebs; |
208 | int n_large_pebs; | |
de0428a7 KW |
209 | |
210 | /* | |
211 | * Intel LBR bits | |
212 | */ | |
213 | int lbr_users; | |
de0428a7 KW |
214 | struct perf_branch_stack lbr_stack; |
215 | struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES]; | |
b36817e8 | 216 | struct er_account *lbr_sel; |
3e702ff6 | 217 | u64 br_sel; |
8b077e4a KL |
218 | struct x86_perf_task_context *last_task_ctx; |
219 | int last_log_id; | |
de0428a7 | 220 | |
144d31e6 GN |
221 | /* |
222 | * Intel host/guest exclude bits | |
223 | */ | |
224 | u64 intel_ctrl_guest_mask; | |
225 | u64 intel_ctrl_host_mask; | |
226 | struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX]; | |
227 | ||
2b9e344d PZ |
228 | /* |
229 | * Intel checkpoint mask | |
230 | */ | |
231 | u64 intel_cp_status; | |
232 | ||
de0428a7 KW |
233 | /* |
234 | * manage shared (per-core, per-cpu) registers | |
235 | * used on Intel NHM/WSM/SNB | |
236 | */ | |
237 | struct intel_shared_regs *shared_regs; | |
6f6539ca MD |
238 | /* |
239 | * manage exclusive counter access between hyperthread | |
240 | */ | |
241 | struct event_constraint *constraint_list; /* in enable order */ | |
242 | struct intel_excl_cntrs *excl_cntrs; | |
243 | int excl_thread_id; /* 0 or 1 */ | |
de0428a7 KW |
244 | |
245 | /* | |
246 | * AMD specific bits | |
247 | */ | |
1018faa6 JR |
248 | struct amd_nb *amd_nb; |
249 | /* Inverted mask of bits to clear in the perf_ctr ctrl registers */ | |
250 | u64 perf_ctr_virt_mask; | |
de0428a7 | 251 | |
90413464 | 252 | void *kfree_on_online[X86_PERF_KFREE_MAX]; |
de0428a7 KW |
253 | }; |
254 | ||
9fac2cf3 | 255 | #define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\ |
de0428a7 KW |
256 | { .idxmsk64 = (n) }, \ |
257 | .code = (c), \ | |
258 | .cmask = (m), \ | |
259 | .weight = (w), \ | |
bc1738f6 | 260 | .overlap = (o), \ |
9fac2cf3 | 261 | .flags = f, \ |
de0428a7 KW |
262 | } |
263 | ||
264 | #define EVENT_CONSTRAINT(c, n, m) \ | |
9fac2cf3 | 265 | __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0) |
bc1738f6 | 266 | |
6f6539ca MD |
267 | #define INTEL_EXCLEVT_CONSTRAINT(c, n) \ |
268 | __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\ | |
269 | 0, PERF_X86_EVENT_EXCL) | |
270 | ||
bc1738f6 RR |
271 | /* |
272 | * The overlap flag marks event constraints with overlapping counter | |
273 | * masks. This is the case if the counter mask of such an event is not | |
274 | * a subset of any other counter mask of a constraint with an equal or | |
275 | * higher weight, e.g.: | |
276 | * | |
277 | * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0); | |
278 | * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0); | |
279 | * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0); | |
280 | * | |
281 | * The event scheduler may not select the correct counter in the first | |
282 | * cycle because it needs to know which subsequent events will be | |
283 | * scheduled. It may fail to schedule the events then. So we set the | |
284 | * overlap flag for such constraints to give the scheduler a hint which | |
285 | * events to select for counter rescheduling. | |
286 | * | |
287 | * Care must be taken as the rescheduling algorithm is O(n!) which | |
6a6256f9 | 288 | * will increase scheduling cycles for an over-committed system |
bc1738f6 RR |
289 | * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros |
290 | * and its counter masks must be kept at a minimum. | |
291 | */ | |
292 | #define EVENT_CONSTRAINT_OVERLAP(c, n, m) \ | |
9fac2cf3 | 293 | __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0) |
de0428a7 KW |
294 | |
295 | /* | |
296 | * Constraint on the Event code. | |
297 | */ | |
298 | #define INTEL_EVENT_CONSTRAINT(c, n) \ | |
299 | EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT) | |
300 | ||
301 | /* | |
302 | * Constraint on the Event code + UMask + fixed-mask | |
303 | * | |
304 | * filter mask to validate fixed counter events. | |
305 | * the following filters disqualify for fixed counters: | |
306 | * - inv | |
307 | * - edge | |
308 | * - cnt-mask | |
3a632cb2 AK |
309 | * - in_tx |
310 | * - in_tx_checkpointed | |
de0428a7 KW |
311 | * The other filters are supported by fixed counters. |
312 | * The any-thread option is supported starting with v3. | |
313 | */ | |
3a632cb2 | 314 | #define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED) |
de0428a7 | 315 | #define FIXED_EVENT_CONSTRAINT(c, n) \ |
3a632cb2 | 316 | EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS) |
de0428a7 KW |
317 | |
318 | /* | |
319 | * Constraint on the Event code + UMask | |
320 | */ | |
321 | #define INTEL_UEVENT_CONSTRAINT(c, n) \ | |
322 | EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK) | |
323 | ||
b7883a1c AK |
324 | /* Constraint on specific umask bit only + event */ |
325 | #define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \ | |
326 | EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c)) | |
327 | ||
7550ddff AK |
328 | /* Like UEVENT_CONSTRAINT, but match flags too */ |
329 | #define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \ | |
330 | EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS) | |
331 | ||
e979121b MD |
332 | #define INTEL_EXCLUEVT_CONSTRAINT(c, n) \ |
333 | __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \ | |
334 | HWEIGHT(n), 0, PERF_X86_EVENT_EXCL) | |
335 | ||
f20093ee | 336 | #define INTEL_PLD_CONSTRAINT(c, n) \ |
86a04461 | 337 | __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \ |
f20093ee SE |
338 | HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT) |
339 | ||
9ad64c0f | 340 | #define INTEL_PST_CONSTRAINT(c, n) \ |
86a04461 | 341 | __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \ |
9ad64c0f SE |
342 | HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST) |
343 | ||
86a04461 AK |
344 | /* Event constraint, but match on all event flags too. */ |
345 | #define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \ | |
346 | EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS) | |
347 | ||
348 | /* Check only flags, but allow all event/umask */ | |
349 | #define INTEL_ALL_EVENT_CONSTRAINT(code, n) \ | |
350 | EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS) | |
351 | ||
352 | /* Check flags and event code, and set the HSW store flag */ | |
353 | #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \ | |
354 | __EVENT_CONSTRAINT(code, n, \ | |
355 | ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \ | |
356 | HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW) | |
357 | ||
358 | /* Check flags and event code, and set the HSW load flag */ | |
359 | #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \ | |
b63b4b45 | 360 | __EVENT_CONSTRAINT(code, n, \ |
86a04461 AK |
361 | ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \ |
362 | HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW) | |
363 | ||
b63b4b45 MD |
364 | #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \ |
365 | __EVENT_CONSTRAINT(code, n, \ | |
366 | ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \ | |
367 | HWEIGHT(n), 0, \ | |
368 | PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL) | |
369 | ||
86a04461 AK |
370 | /* Check flags and event code/umask, and set the HSW store flag */ |
371 | #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \ | |
372 | __EVENT_CONSTRAINT(code, n, \ | |
373 | INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \ | |
f9134f36 AK |
374 | HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW) |
375 | ||
b63b4b45 MD |
376 | #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \ |
377 | __EVENT_CONSTRAINT(code, n, \ | |
378 | INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \ | |
379 | HWEIGHT(n), 0, \ | |
380 | PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL) | |
381 | ||
86a04461 AK |
382 | /* Check flags and event code/umask, and set the HSW load flag */ |
383 | #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \ | |
384 | __EVENT_CONSTRAINT(code, n, \ | |
385 | INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \ | |
386 | HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW) | |
387 | ||
b63b4b45 MD |
388 | #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \ |
389 | __EVENT_CONSTRAINT(code, n, \ | |
390 | INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \ | |
391 | HWEIGHT(n), 0, \ | |
392 | PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL) | |
393 | ||
86a04461 AK |
394 | /* Check flags and event code/umask, and set the HSW N/A flag */ |
395 | #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \ | |
396 | __EVENT_CONSTRAINT(code, n, \ | |
169b932a | 397 | INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \ |
86a04461 AK |
398 | HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW) |
399 | ||
400 | ||
cf30d52e MD |
401 | /* |
402 | * We define the end marker as having a weight of -1 | |
403 | * to enable blacklisting of events using a counter bitmask | |
404 | * of zero and thus a weight of zero. | |
405 | * The end marker has a weight that cannot possibly be | |
406 | * obtained from counting the bits in the bitmask. | |
407 | */ | |
408 | #define EVENT_CONSTRAINT_END { .weight = -1 } | |
de0428a7 | 409 | |
cf30d52e MD |
410 | /* |
411 | * Check for end marker with weight == -1 | |
412 | */ | |
de0428a7 | 413 | #define for_each_event_constraint(e, c) \ |
cf30d52e | 414 | for ((e) = (c); (e)->weight != -1; (e)++) |
de0428a7 KW |
415 | |
416 | /* | |
417 | * Extra registers for specific events. | |
418 | * | |
419 | * Some events need large masks and require external MSRs. | |
420 | * Those extra MSRs end up being shared for all events on | |
421 | * a PMU and sometimes between PMU of sibling HT threads. | |
422 | * In either case, the kernel needs to handle conflicting | |
423 | * accesses to those extra, shared, regs. The data structure | |
424 | * to manage those registers is stored in cpu_hw_event. | |
425 | */ | |
426 | struct extra_reg { | |
427 | unsigned int event; | |
428 | unsigned int msr; | |
429 | u64 config_mask; | |
430 | u64 valid_mask; | |
431 | int idx; /* per_xxx->regs[] reg index */ | |
338b522c | 432 | bool extra_msr_access; |
de0428a7 KW |
433 | }; |
434 | ||
435 | #define EVENT_EXTRA_REG(e, ms, m, vm, i) { \ | |
338b522c KL |
436 | .event = (e), \ |
437 | .msr = (ms), \ | |
438 | .config_mask = (m), \ | |
439 | .valid_mask = (vm), \ | |
440 | .idx = EXTRA_REG_##i, \ | |
441 | .extra_msr_access = true, \ | |
de0428a7 KW |
442 | } |
443 | ||
444 | #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \ | |
445 | EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx) | |
446 | ||
f20093ee SE |
447 | #define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \ |
448 | EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \ | |
449 | ARCH_PERFMON_EVENTSEL_UMASK, vm, idx) | |
450 | ||
451 | #define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \ | |
452 | INTEL_UEVENT_EXTRA_REG(c, \ | |
453 | MSR_PEBS_LD_LAT_THRESHOLD, \ | |
454 | 0xffff, \ | |
455 | LDLAT) | |
456 | ||
de0428a7 KW |
457 | #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0) |
458 | ||
459 | union perf_capabilities { | |
460 | struct { | |
461 | u64 lbr_format:6; | |
462 | u64 pebs_trap:1; | |
463 | u64 pebs_arch_reg:1; | |
464 | u64 pebs_format:4; | |
465 | u64 smm_freeze:1; | |
069e0c3c AK |
466 | /* |
467 | * PMU supports separate counter range for writing | |
468 | * values > 32bit. | |
469 | */ | |
470 | u64 full_width_write:1; | |
de0428a7 KW |
471 | }; |
472 | u64 capabilities; | |
473 | }; | |
474 | ||
c1d6f42f PZ |
475 | struct x86_pmu_quirk { |
476 | struct x86_pmu_quirk *next; | |
477 | void (*func)(void); | |
478 | }; | |
479 | ||
f9b4eeb8 PZ |
480 | union x86_pmu_config { |
481 | struct { | |
482 | u64 event:8, | |
483 | umask:8, | |
484 | usr:1, | |
485 | os:1, | |
486 | edge:1, | |
487 | pc:1, | |
488 | interrupt:1, | |
489 | __reserved1:1, | |
490 | en:1, | |
491 | inv:1, | |
492 | cmask:8, | |
493 | event2:4, | |
494 | __reserved2:4, | |
495 | go:1, | |
496 | ho:1; | |
497 | } bits; | |
498 | u64 value; | |
499 | }; | |
500 | ||
501 | #define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value | |
502 | ||
48070342 AS |
503 | enum { |
504 | x86_lbr_exclusive_lbr, | |
8062382c | 505 | x86_lbr_exclusive_bts, |
48070342 AS |
506 | x86_lbr_exclusive_pt, |
507 | x86_lbr_exclusive_max, | |
508 | }; | |
509 | ||
de0428a7 KW |
510 | /* |
511 | * struct x86_pmu - generic x86 pmu | |
512 | */ | |
513 | struct x86_pmu { | |
514 | /* | |
515 | * Generic x86 PMC bits | |
516 | */ | |
517 | const char *name; | |
518 | int version; | |
519 | int (*handle_irq)(struct pt_regs *); | |
520 | void (*disable_all)(void); | |
521 | void (*enable_all)(int added); | |
522 | void (*enable)(struct perf_event *); | |
523 | void (*disable)(struct perf_event *); | |
68f7082f PZ |
524 | void (*add)(struct perf_event *); |
525 | void (*del)(struct perf_event *); | |
bcfbe5c4 | 526 | void (*read)(struct perf_event *event); |
de0428a7 KW |
527 | int (*hw_config)(struct perf_event *event); |
528 | int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign); | |
529 | unsigned eventsel; | |
530 | unsigned perfctr; | |
4c1fd17a | 531 | int (*addr_offset)(int index, bool eventsel); |
0fbdad07 | 532 | int (*rdpmc_index)(int index); |
de0428a7 KW |
533 | u64 (*event_map)(int); |
534 | int max_events; | |
535 | int num_counters; | |
536 | int num_counters_fixed; | |
537 | int cntval_bits; | |
538 | u64 cntval_mask; | |
ffb871bc GN |
539 | union { |
540 | unsigned long events_maskl; | |
541 | unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)]; | |
542 | }; | |
543 | int events_mask_len; | |
de0428a7 KW |
544 | int apic; |
545 | u64 max_period; | |
546 | struct event_constraint * | |
547 | (*get_event_constraints)(struct cpu_hw_events *cpuc, | |
79cba822 | 548 | int idx, |
de0428a7 KW |
549 | struct perf_event *event); |
550 | ||
551 | void (*put_event_constraints)(struct cpu_hw_events *cpuc, | |
552 | struct perf_event *event); | |
c5362c0c | 553 | |
c5362c0c MD |
554 | void (*start_scheduling)(struct cpu_hw_events *cpuc); |
555 | ||
0c41e756 PZ |
556 | void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr); |
557 | ||
c5362c0c MD |
558 | void (*stop_scheduling)(struct cpu_hw_events *cpuc); |
559 | ||
de0428a7 | 560 | struct event_constraint *event_constraints; |
c1d6f42f | 561 | struct x86_pmu_quirk *quirks; |
de0428a7 | 562 | int perfctr_second_write; |
f605cfca | 563 | u64 (*limit_period)(struct perf_event *event, u64 l); |
de0428a7 | 564 | |
af3bdb99 AK |
565 | /* PMI handler bits */ |
566 | unsigned int late_ack :1, | |
567 | counter_freezing :1; | |
0c9d42ed PZ |
568 | /* |
569 | * sysfs attrs | |
570 | */ | |
e97df763 | 571 | int attr_rdpmc_broken; |
0c9d42ed | 572 | int attr_rdpmc; |
641cc938 | 573 | struct attribute **format_attrs; |
f20093ee | 574 | struct attribute **event_attrs; |
b00233b5 | 575 | struct attribute **caps_attrs; |
0c9d42ed | 576 | |
a4747393 | 577 | ssize_t (*events_sysfs_show)(char *page, u64 config); |
1a6461b1 | 578 | struct attribute **cpu_events; |
a4747393 | 579 | |
6089327f KL |
580 | unsigned long attr_freeze_on_smi; |
581 | struct attribute **attrs; | |
582 | ||
0c9d42ed PZ |
583 | /* |
584 | * CPU Hotplug hooks | |
585 | */ | |
de0428a7 KW |
586 | int (*cpu_prepare)(int cpu); |
587 | void (*cpu_starting)(int cpu); | |
588 | void (*cpu_dying)(int cpu); | |
589 | void (*cpu_dead)(int cpu); | |
c93dc84c PZ |
590 | |
591 | void (*check_microcode)(void); | |
ba532500 YZ |
592 | void (*sched_task)(struct perf_event_context *ctx, |
593 | bool sched_in); | |
de0428a7 KW |
594 | |
595 | /* | |
596 | * Intel Arch Perfmon v2+ | |
597 | */ | |
598 | u64 intel_ctrl; | |
599 | union perf_capabilities intel_cap; | |
600 | ||
601 | /* | |
602 | * Intel DebugStore bits | |
603 | */ | |
597ed953 | 604 | unsigned int bts :1, |
3e0091e2 PZ |
605 | bts_active :1, |
606 | pebs :1, | |
607 | pebs_active :1, | |
72469764 | 608 | pebs_broken :1, |
95298355 AK |
609 | pebs_prec_dist :1, |
610 | pebs_no_tlb :1; | |
de0428a7 | 611 | int pebs_record_size; |
e72daf3f | 612 | int pebs_buffer_size; |
de0428a7 KW |
613 | void (*drain_pebs)(struct pt_regs *regs); |
614 | struct event_constraint *pebs_constraints; | |
0780c927 | 615 | void (*pebs_aliases)(struct perf_event *event); |
70ab7003 | 616 | int max_pebs_events; |
174afc3e | 617 | unsigned long large_pebs_flags; |
de0428a7 KW |
618 | |
619 | /* | |
620 | * Intel LBR | |
621 | */ | |
622 | unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */ | |
623 | int lbr_nr; /* hardware stack size */ | |
b36817e8 SE |
624 | u64 lbr_sel_mask; /* LBR_SELECT valid bits */ |
625 | const int *lbr_sel_map; /* lbr_select mappings */ | |
b7af41a1 | 626 | bool lbr_double_abort; /* duplicated lbr aborts */ |
b0c1ef52 | 627 | bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */ |
de0428a7 | 628 | |
48070342 AS |
629 | /* |
630 | * Intel PT/LBR/BTS are exclusive | |
631 | */ | |
632 | atomic_t lbr_exclusive[x86_lbr_exclusive_max]; | |
633 | ||
32b62f44 PZ |
634 | /* |
635 | * AMD bits | |
636 | */ | |
637 | unsigned int amd_nb_constraints : 1; | |
638 | ||
de0428a7 KW |
639 | /* |
640 | * Extra registers for events | |
641 | */ | |
642 | struct extra_reg *extra_regs; | |
9a5e3fb5 | 643 | unsigned int flags; |
144d31e6 GN |
644 | |
645 | /* | |
646 | * Intel host/guest support (KVM) | |
647 | */ | |
648 | struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr); | |
de0428a7 KW |
649 | }; |
650 | ||
e18bf526 YZ |
651 | struct x86_perf_task_context { |
652 | u64 lbr_from[MAX_LBR_ENTRIES]; | |
653 | u64 lbr_to[MAX_LBR_ENTRIES]; | |
50eab8f6 | 654 | u64 lbr_info[MAX_LBR_ENTRIES]; |
b28ae956 | 655 | int tos; |
0592e57b | 656 | int valid_lbrs; |
e18bf526 YZ |
657 | int lbr_callstack_users; |
658 | int lbr_stack_state; | |
8b077e4a | 659 | int log_id; |
e18bf526 YZ |
660 | }; |
661 | ||
c1d6f42f PZ |
662 | #define x86_add_quirk(func_) \ |
663 | do { \ | |
664 | static struct x86_pmu_quirk __quirk __initdata = { \ | |
665 | .func = func_, \ | |
666 | }; \ | |
667 | __quirk.next = x86_pmu.quirks; \ | |
668 | x86_pmu.quirks = &__quirk; \ | |
669 | } while (0) | |
670 | ||
9a5e3fb5 SE |
671 | /* |
672 | * x86_pmu flags | |
673 | */ | |
674 | #define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */ | |
675 | #define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */ | |
6f6539ca | 676 | #define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */ |
b37609c3 | 677 | #define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */ |
31962340 | 678 | #define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */ |
de0428a7 | 679 | |
3a54aaa0 SE |
680 | #define EVENT_VAR(_id) event_attr_##_id |
681 | #define EVENT_PTR(_id) &event_attr_##_id.attr.attr | |
682 | ||
683 | #define EVENT_ATTR(_name, _id) \ | |
684 | static struct perf_pmu_events_attr EVENT_VAR(_id) = { \ | |
685 | .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \ | |
686 | .id = PERF_COUNT_HW_##_id, \ | |
687 | .event_str = NULL, \ | |
688 | }; | |
689 | ||
690 | #define EVENT_ATTR_STR(_name, v, str) \ | |
691 | static struct perf_pmu_events_attr event_attr_##v = { \ | |
692 | .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \ | |
693 | .id = 0, \ | |
694 | .event_str = str, \ | |
695 | }; | |
696 | ||
fc07e9f9 AK |
697 | #define EVENT_ATTR_STR_HT(_name, v, noht, ht) \ |
698 | static struct perf_pmu_events_ht_attr event_attr_##v = { \ | |
699 | .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\ | |
700 | .id = 0, \ | |
701 | .event_str_noht = noht, \ | |
702 | .event_str_ht = ht, \ | |
703 | } | |
704 | ||
de0428a7 KW |
705 | extern struct x86_pmu x86_pmu __read_mostly; |
706 | ||
e9d7f7cd YZ |
707 | static inline bool x86_pmu_has_lbr_callstack(void) |
708 | { | |
709 | return x86_pmu.lbr_sel_map && | |
710 | x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0; | |
711 | } | |
712 | ||
de0428a7 KW |
713 | DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events); |
714 | ||
715 | int x86_perf_event_set_period(struct perf_event *event); | |
716 | ||
717 | /* | |
718 | * Generalized hw caching related hw_event table, filled | |
719 | * in on a per model basis. A value of 0 means | |
720 | * 'not supported', -1 means 'hw_event makes no sense on | |
721 | * this CPU', any other value means the raw hw_event | |
722 | * ID. | |
723 | */ | |
724 | ||
725 | #define C(x) PERF_COUNT_HW_CACHE_##x | |
726 | ||
727 | extern u64 __read_mostly hw_cache_event_ids | |
728 | [PERF_COUNT_HW_CACHE_MAX] | |
729 | [PERF_COUNT_HW_CACHE_OP_MAX] | |
730 | [PERF_COUNT_HW_CACHE_RESULT_MAX]; | |
731 | extern u64 __read_mostly hw_cache_extra_regs | |
732 | [PERF_COUNT_HW_CACHE_MAX] | |
733 | [PERF_COUNT_HW_CACHE_OP_MAX] | |
734 | [PERF_COUNT_HW_CACHE_RESULT_MAX]; | |
735 | ||
736 | u64 x86_perf_event_update(struct perf_event *event); | |
737 | ||
de0428a7 KW |
738 | static inline unsigned int x86_pmu_config_addr(int index) |
739 | { | |
4c1fd17a JS |
740 | return x86_pmu.eventsel + (x86_pmu.addr_offset ? |
741 | x86_pmu.addr_offset(index, true) : index); | |
de0428a7 KW |
742 | } |
743 | ||
744 | static inline unsigned int x86_pmu_event_addr(int index) | |
745 | { | |
4c1fd17a JS |
746 | return x86_pmu.perfctr + (x86_pmu.addr_offset ? |
747 | x86_pmu.addr_offset(index, false) : index); | |
de0428a7 KW |
748 | } |
749 | ||
0fbdad07 JS |
750 | static inline int x86_pmu_rdpmc_index(int index) |
751 | { | |
752 | return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index; | |
753 | } | |
754 | ||
48070342 AS |
755 | int x86_add_exclusive(unsigned int what); |
756 | ||
757 | void x86_del_exclusive(unsigned int what); | |
758 | ||
6b099d9b AS |
759 | int x86_reserve_hardware(void); |
760 | ||
761 | void x86_release_hardware(void); | |
762 | ||
b00233b5 AK |
763 | int x86_pmu_max_precise(void); |
764 | ||
48070342 AS |
765 | void hw_perf_lbr_event_destroy(struct perf_event *event); |
766 | ||
de0428a7 KW |
767 | int x86_setup_perfctr(struct perf_event *event); |
768 | ||
769 | int x86_pmu_hw_config(struct perf_event *event); | |
770 | ||
771 | void x86_pmu_disable_all(void); | |
772 | ||
773 | static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc, | |
774 | u64 enable_mask) | |
775 | { | |
1018faa6 JR |
776 | u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask); |
777 | ||
de0428a7 KW |
778 | if (hwc->extra_reg.reg) |
779 | wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config); | |
1018faa6 | 780 | wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask); |
de0428a7 KW |
781 | } |
782 | ||
783 | void x86_pmu_enable_all(int added); | |
784 | ||
b371b594 | 785 | int perf_assign_events(struct event_constraint **constraints, int n, |
cc1790cf | 786 | int wmin, int wmax, int gpmax, int *assign); |
de0428a7 KW |
787 | int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign); |
788 | ||
789 | void x86_pmu_stop(struct perf_event *event, int flags); | |
790 | ||
791 | static inline void x86_pmu_disable_event(struct perf_event *event) | |
792 | { | |
793 | struct hw_perf_event *hwc = &event->hw; | |
794 | ||
795 | wrmsrl(hwc->config_base, hwc->config); | |
796 | } | |
797 | ||
798 | void x86_pmu_enable_event(struct perf_event *event); | |
799 | ||
800 | int x86_pmu_handle_irq(struct pt_regs *regs); | |
801 | ||
802 | extern struct event_constraint emptyconstraint; | |
803 | ||
804 | extern struct event_constraint unconstrained; | |
805 | ||
3e702ff6 SE |
806 | static inline bool kernel_ip(unsigned long ip) |
807 | { | |
808 | #ifdef CONFIG_X86_32 | |
809 | return ip > PAGE_OFFSET; | |
810 | #else | |
811 | return (long)ip < 0; | |
812 | #endif | |
813 | } | |
814 | ||
d07bdfd3 PZ |
815 | /* |
816 | * Not all PMUs provide the right context information to place the reported IP | |
817 | * into full context. Specifically segment registers are typically not | |
818 | * supplied. | |
819 | * | |
820 | * Assuming the address is a linear address (it is for IBS), we fake the CS and | |
821 | * vm86 mode using the known zero-based code segment and 'fix up' the registers | |
822 | * to reflect this. | |
823 | * | |
824 | * Intel PEBS/LBR appear to typically provide the effective address, nothing | |
825 | * much we can do about that but pray and treat it like a linear address. | |
826 | */ | |
827 | static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip) | |
828 | { | |
829 | regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS; | |
830 | if (regs->flags & X86_VM_MASK) | |
831 | regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK); | |
832 | regs->ip = ip; | |
833 | } | |
834 | ||
0bf79d44 | 835 | ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event); |
20550a43 | 836 | ssize_t intel_event_sysfs_show(char *page, u64 config); |
43c032fe | 837 | |
47732d88 AK |
838 | struct attribute **merge_attr(struct attribute **a, struct attribute **b); |
839 | ||
a49ac9f8 HR |
840 | ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr, |
841 | char *page); | |
fc07e9f9 AK |
842 | ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr, |
843 | char *page); | |
a49ac9f8 | 844 | |
de0428a7 KW |
845 | #ifdef CONFIG_CPU_SUP_AMD |
846 | ||
847 | int amd_pmu_init(void); | |
848 | ||
849 | #else /* CONFIG_CPU_SUP_AMD */ | |
850 | ||
851 | static inline int amd_pmu_init(void) | |
852 | { | |
853 | return 0; | |
854 | } | |
855 | ||
856 | #endif /* CONFIG_CPU_SUP_AMD */ | |
857 | ||
858 | #ifdef CONFIG_CPU_SUP_INTEL | |
859 | ||
48070342 AS |
860 | static inline bool intel_pmu_has_bts(struct perf_event *event) |
861 | { | |
67266c10 JO |
862 | struct hw_perf_event *hwc = &event->hw; |
863 | unsigned int hw_event, bts_event; | |
864 | ||
865 | if (event->attr.freq) | |
866 | return false; | |
867 | ||
868 | hw_event = hwc->config & INTEL_ARCH_EVENT_MASK; | |
869 | bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS); | |
48070342 | 870 | |
67266c10 | 871 | return hw_event == bts_event && hwc->sample_period == 1; |
48070342 AS |
872 | } |
873 | ||
de0428a7 KW |
874 | int intel_pmu_save_and_restart(struct perf_event *event); |
875 | ||
876 | struct event_constraint * | |
79cba822 SE |
877 | x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx, |
878 | struct perf_event *event); | |
de0428a7 KW |
879 | |
880 | struct intel_shared_regs *allocate_shared_regs(int cpu); | |
881 | ||
882 | int intel_pmu_init(void); | |
883 | ||
884 | void init_debug_store_on_cpu(int cpu); | |
885 | ||
886 | void fini_debug_store_on_cpu(int cpu); | |
887 | ||
888 | void release_ds_buffers(void); | |
889 | ||
890 | void reserve_ds_buffers(void); | |
891 | ||
892 | extern struct event_constraint bts_constraint; | |
893 | ||
894 | void intel_pmu_enable_bts(u64 config); | |
895 | ||
896 | void intel_pmu_disable_bts(void); | |
897 | ||
898 | int intel_pmu_drain_bts_buffer(void); | |
899 | ||
900 | extern struct event_constraint intel_core2_pebs_event_constraints[]; | |
901 | ||
902 | extern struct event_constraint intel_atom_pebs_event_constraints[]; | |
903 | ||
1fa64180 YZ |
904 | extern struct event_constraint intel_slm_pebs_event_constraints[]; |
905 | ||
8b92c3a7 KL |
906 | extern struct event_constraint intel_glm_pebs_event_constraints[]; |
907 | ||
dd0b06b5 KL |
908 | extern struct event_constraint intel_glp_pebs_event_constraints[]; |
909 | ||
de0428a7 KW |
910 | extern struct event_constraint intel_nehalem_pebs_event_constraints[]; |
911 | ||
912 | extern struct event_constraint intel_westmere_pebs_event_constraints[]; | |
913 | ||
914 | extern struct event_constraint intel_snb_pebs_event_constraints[]; | |
915 | ||
20a36e39 SE |
916 | extern struct event_constraint intel_ivb_pebs_event_constraints[]; |
917 | ||
3044318f AK |
918 | extern struct event_constraint intel_hsw_pebs_event_constraints[]; |
919 | ||
b3e62463 SE |
920 | extern struct event_constraint intel_bdw_pebs_event_constraints[]; |
921 | ||
9a92e16f AK |
922 | extern struct event_constraint intel_skl_pebs_event_constraints[]; |
923 | ||
de0428a7 KW |
924 | struct event_constraint *intel_pebs_constraints(struct perf_event *event); |
925 | ||
68f7082f PZ |
926 | void intel_pmu_pebs_add(struct perf_event *event); |
927 | ||
928 | void intel_pmu_pebs_del(struct perf_event *event); | |
929 | ||
de0428a7 KW |
930 | void intel_pmu_pebs_enable(struct perf_event *event); |
931 | ||
932 | void intel_pmu_pebs_disable(struct perf_event *event); | |
933 | ||
934 | void intel_pmu_pebs_enable_all(void); | |
935 | ||
936 | void intel_pmu_pebs_disable_all(void); | |
937 | ||
9c964efa YZ |
938 | void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in); |
939 | ||
5bee2cc6 KL |
940 | void intel_pmu_auto_reload_read(struct perf_event *event); |
941 | ||
de0428a7 KW |
942 | void intel_ds_init(void); |
943 | ||
2a0ad3b3 YZ |
944 | void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in); |
945 | ||
19fc9ddd DCC |
946 | u64 lbr_from_signext_quirk_wr(u64 val); |
947 | ||
de0428a7 KW |
948 | void intel_pmu_lbr_reset(void); |
949 | ||
68f7082f | 950 | void intel_pmu_lbr_add(struct perf_event *event); |
de0428a7 | 951 | |
68f7082f | 952 | void intel_pmu_lbr_del(struct perf_event *event); |
de0428a7 | 953 | |
1a78d937 | 954 | void intel_pmu_lbr_enable_all(bool pmi); |
de0428a7 KW |
955 | |
956 | void intel_pmu_lbr_disable_all(void); | |
957 | ||
958 | void intel_pmu_lbr_read(void); | |
959 | ||
960 | void intel_pmu_lbr_init_core(void); | |
961 | ||
962 | void intel_pmu_lbr_init_nhm(void); | |
963 | ||
964 | void intel_pmu_lbr_init_atom(void); | |
965 | ||
f21d5adc KL |
966 | void intel_pmu_lbr_init_slm(void); |
967 | ||
c5cc2cd9 SE |
968 | void intel_pmu_lbr_init_snb(void); |
969 | ||
e9d7f7cd YZ |
970 | void intel_pmu_lbr_init_hsw(void); |
971 | ||
9a92e16f AK |
972 | void intel_pmu_lbr_init_skl(void); |
973 | ||
1e7b9390 HC |
974 | void intel_pmu_lbr_init_knl(void); |
975 | ||
e17dc653 AK |
976 | void intel_pmu_pebs_data_source_nhm(void); |
977 | ||
6ae5fa61 AK |
978 | void intel_pmu_pebs_data_source_skl(bool pmem); |
979 | ||
60ce0fbd SE |
980 | int intel_pmu_setup_lbr_filter(struct perf_event *event); |
981 | ||
52ca9ced AS |
982 | void intel_pt_interrupt(void); |
983 | ||
8062382c AS |
984 | int intel_bts_interrupt(void); |
985 | ||
986 | void intel_bts_enable_local(void); | |
987 | ||
988 | void intel_bts_disable_local(void); | |
989 | ||
de0428a7 KW |
990 | int p4_pmu_init(void); |
991 | ||
992 | int p6_pmu_init(void); | |
993 | ||
e717bf4e VW |
994 | int knc_pmu_init(void); |
995 | ||
b37609c3 SE |
996 | static inline int is_ht_workaround_enabled(void) |
997 | { | |
998 | return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED); | |
999 | } | |
47732d88 | 1000 | |
de0428a7 KW |
1001 | #else /* CONFIG_CPU_SUP_INTEL */ |
1002 | ||
1003 | static inline void reserve_ds_buffers(void) | |
1004 | { | |
1005 | } | |
1006 | ||
1007 | static inline void release_ds_buffers(void) | |
1008 | { | |
1009 | } | |
1010 | ||
1011 | static inline int intel_pmu_init(void) | |
1012 | { | |
1013 | return 0; | |
1014 | } | |
1015 | ||
1016 | static inline struct intel_shared_regs *allocate_shared_regs(int cpu) | |
1017 | { | |
1018 | return NULL; | |
1019 | } | |
1020 | ||
cc1790cf PZ |
1021 | static inline int is_ht_workaround_enabled(void) |
1022 | { | |
1023 | return 0; | |
1024 | } | |
de0428a7 | 1025 | #endif /* CONFIG_CPU_SUP_INTEL */ |