]>
Commit | Line | Data |
---|---|---|
f6e2e6b6 | 1 | /* |
5d0d7156 | 2 | * Copyright (C) 2007-2010 Advanced Micro Devices, Inc. |
63ce3ae8 | 3 | * Author: Joerg Roedel <[email protected]> |
f6e2e6b6 JR |
4 | * Leo Duran <[email protected]> |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify it | |
7 | * under the terms of the GNU General Public License version 2 as published | |
8 | * by the Free Software Foundation. | |
9 | * | |
10 | * This program is distributed in the hope that it will be useful, | |
11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
13 | * GNU General Public License for more details. | |
14 | * | |
15 | * You should have received a copy of the GNU General Public License | |
16 | * along with this program; if not, write to the Free Software | |
17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
18 | */ | |
19 | ||
20 | #include <linux/pci.h> | |
21 | #include <linux/acpi.h> | |
f6e2e6b6 | 22 | #include <linux/list.h> |
5c87f62d | 23 | #include <linux/bitmap.h> |
5a0e3ad6 | 24 | #include <linux/slab.h> |
f3c6ea1b | 25 | #include <linux/syscore_ops.h> |
a80dc3e0 JR |
26 | #include <linux/interrupt.h> |
27 | #include <linux/msi.h> | |
403f81d8 | 28 | #include <linux/amd-iommu.h> |
400a28a0 | 29 | #include <linux/export.h> |
066f2e98 | 30 | #include <linux/iommu.h> |
ebcfa284 | 31 | #include <linux/kmemleak.h> |
2543a786 | 32 | #include <linux/mem_encrypt.h> |
f6e2e6b6 | 33 | #include <asm/pci-direct.h> |
46a7fa27 | 34 | #include <asm/iommu.h> |
1d9b16d1 | 35 | #include <asm/gart.h> |
ea1b0d39 | 36 | #include <asm/x86_init.h> |
22e6daf4 | 37 | #include <asm/iommu_table.h> |
eb1eb7ae | 38 | #include <asm/io_apic.h> |
6b474b82 | 39 | #include <asm/irq_remapping.h> |
403f81d8 | 40 | |
3ac3e5ee | 41 | #include <linux/crash_dump.h> |
403f81d8 JR |
42 | #include "amd_iommu_proto.h" |
43 | #include "amd_iommu_types.h" | |
05152a04 | 44 | #include "irq_remapping.h" |
403f81d8 | 45 | |
f6e2e6b6 JR |
46 | /* |
47 | * definitions for the ACPI scanning code | |
48 | */ | |
f6e2e6b6 | 49 | #define IVRS_HEADER_LENGTH 48 |
f6e2e6b6 | 50 | |
8c7142f5 | 51 | #define ACPI_IVHD_TYPE_MAX_SUPPORTED 0x40 |
f6e2e6b6 JR |
52 | #define ACPI_IVMD_TYPE_ALL 0x20 |
53 | #define ACPI_IVMD_TYPE 0x21 | |
54 | #define ACPI_IVMD_TYPE_RANGE 0x22 | |
55 | ||
56 | #define IVHD_DEV_ALL 0x01 | |
57 | #define IVHD_DEV_SELECT 0x02 | |
58 | #define IVHD_DEV_SELECT_RANGE_START 0x03 | |
59 | #define IVHD_DEV_RANGE_END 0x04 | |
60 | #define IVHD_DEV_ALIAS 0x42 | |
61 | #define IVHD_DEV_ALIAS_RANGE 0x43 | |
62 | #define IVHD_DEV_EXT_SELECT 0x46 | |
63 | #define IVHD_DEV_EXT_SELECT_RANGE 0x47 | |
6efed63b | 64 | #define IVHD_DEV_SPECIAL 0x48 |
8c7142f5 | 65 | #define IVHD_DEV_ACPI_HID 0xf0 |
6efed63b | 66 | |
2a0cb4e2 WZ |
67 | #define UID_NOT_PRESENT 0 |
68 | #define UID_IS_INTEGER 1 | |
69 | #define UID_IS_CHARACTER 2 | |
70 | ||
6efed63b JR |
71 | #define IVHD_SPECIAL_IOAPIC 1 |
72 | #define IVHD_SPECIAL_HPET 2 | |
f6e2e6b6 | 73 | |
6da7342f JR |
74 | #define IVHD_FLAG_HT_TUN_EN_MASK 0x01 |
75 | #define IVHD_FLAG_PASSPW_EN_MASK 0x02 | |
76 | #define IVHD_FLAG_RESPASSPW_EN_MASK 0x04 | |
77 | #define IVHD_FLAG_ISOC_EN_MASK 0x08 | |
f6e2e6b6 JR |
78 | |
79 | #define IVMD_FLAG_EXCL_RANGE 0x08 | |
80 | #define IVMD_FLAG_UNITY_MAP 0x01 | |
81 | ||
82 | #define ACPI_DEVFLAG_INITPASS 0x01 | |
83 | #define ACPI_DEVFLAG_EXTINT 0x02 | |
84 | #define ACPI_DEVFLAG_NMI 0x04 | |
85 | #define ACPI_DEVFLAG_SYSMGT1 0x10 | |
86 | #define ACPI_DEVFLAG_SYSMGT2 0x20 | |
87 | #define ACPI_DEVFLAG_LINT0 0x40 | |
88 | #define ACPI_DEVFLAG_LINT1 0x80 | |
89 | #define ACPI_DEVFLAG_ATSDIS 0x10000000 | |
90 | ||
8bda0cfb | 91 | #define LOOP_TIMEOUT 100000 |
b65233a9 JR |
92 | /* |
93 | * ACPI table definitions | |
94 | * | |
95 | * These data structures are laid over the table to parse the important values | |
96 | * out of it. | |
97 | */ | |
98 | ||
b0119e87 JR |
99 | extern const struct iommu_ops amd_iommu_ops; |
100 | ||
b65233a9 JR |
101 | /* |
102 | * structure describing one IOMMU in the ACPI table. Typically followed by one | |
103 | * or more ivhd_entrys. | |
104 | */ | |
f6e2e6b6 JR |
105 | struct ivhd_header { |
106 | u8 type; | |
107 | u8 flags; | |
108 | u16 length; | |
109 | u16 devid; | |
110 | u16 cap_ptr; | |
111 | u64 mmio_phys; | |
112 | u16 pci_seg; | |
113 | u16 info; | |
7d7d38af SS |
114 | u32 efr_attr; |
115 | ||
116 | /* Following only valid on IVHD type 11h and 40h */ | |
117 | u64 efr_reg; /* Exact copy of MMIO_EXT_FEATURES */ | |
118 | u64 res; | |
f6e2e6b6 JR |
119 | } __attribute__((packed)); |
120 | ||
b65233a9 JR |
121 | /* |
122 | * A device entry describing which devices a specific IOMMU translates and | |
123 | * which requestor ids they use. | |
124 | */ | |
f6e2e6b6 JR |
125 | struct ivhd_entry { |
126 | u8 type; | |
127 | u16 devid; | |
128 | u8 flags; | |
129 | u32 ext; | |
2a0cb4e2 WZ |
130 | u32 hidh; |
131 | u64 cid; | |
132 | u8 uidf; | |
133 | u8 uidl; | |
134 | u8 uid; | |
f6e2e6b6 JR |
135 | } __attribute__((packed)); |
136 | ||
b65233a9 JR |
137 | /* |
138 | * An AMD IOMMU memory definition structure. It defines things like exclusion | |
139 | * ranges for devices and regions that should be unity mapped. | |
140 | */ | |
f6e2e6b6 JR |
141 | struct ivmd_header { |
142 | u8 type; | |
143 | u8 flags; | |
144 | u16 length; | |
145 | u16 devid; | |
146 | u16 aux; | |
147 | u64 resv; | |
148 | u64 range_start; | |
149 | u64 range_length; | |
150 | } __attribute__((packed)); | |
151 | ||
fefda117 | 152 | bool amd_iommu_dump; |
05152a04 | 153 | bool amd_iommu_irq_remap __read_mostly; |
fefda117 | 154 | |
d98de49a | 155 | int amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_VAPIC; |
90fcffd9 | 156 | static int amd_iommu_xt_mode = IRQ_REMAP_X2APIC_MODE; |
3928aa3f | 157 | |
02f3b3f5 | 158 | static bool amd_iommu_detected; |
a5235725 | 159 | static bool __initdata amd_iommu_disabled; |
8c7142f5 | 160 | static int amd_iommu_target_ivhd_type; |
c1cbebee | 161 | |
b65233a9 JR |
162 | u16 amd_iommu_last_bdf; /* largest PCI device id we have |
163 | to handle */ | |
2e22847f | 164 | LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings |
b65233a9 | 165 | we find in ACPI */ |
621a5f7a | 166 | bool amd_iommu_unmap_flush; /* if true, flush on every unmap */ |
928abd25 | 167 | |
2e22847f | 168 | LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the |
b65233a9 | 169 | system */ |
928abd25 | 170 | |
bb52777e JR |
171 | /* Array to assign indices to IOMMUs*/ |
172 | struct amd_iommu *amd_iommus[MAX_IOMMUS]; | |
6b9376e3 SS |
173 | |
174 | /* Number of IOMMUs present in the system */ | |
175 | static int amd_iommus_present; | |
bb52777e | 176 | |
318afd41 JR |
177 | /* IOMMUs have a non-present cache? */ |
178 | bool amd_iommu_np_cache __read_mostly; | |
60f723b4 | 179 | bool amd_iommu_iotlb_sup __read_mostly = true; |
318afd41 | 180 | |
a919a018 | 181 | u32 amd_iommu_max_pasid __read_mostly = ~0; |
62f71abb | 182 | |
400a28a0 | 183 | bool amd_iommu_v2_present __read_mostly; |
4160cd9e | 184 | static bool amd_iommu_pc_present __read_mostly; |
400a28a0 | 185 | |
5abcdba4 JR |
186 | bool amd_iommu_force_isolation __read_mostly; |
187 | ||
aeb26f55 JR |
188 | /* |
189 | * List of protection domains - used during resume | |
190 | */ | |
191 | LIST_HEAD(amd_iommu_pd_list); | |
192 | spinlock_t amd_iommu_pd_lock; | |
193 | ||
b65233a9 JR |
194 | /* |
195 | * Pointer to the device table which is shared by all AMD IOMMUs | |
196 | * it is indexed by the PCI device id or the HT unit id and contains | |
197 | * information about the domain the device belongs to as well as the | |
198 | * page table root pointer. | |
199 | */ | |
928abd25 | 200 | struct dev_table_entry *amd_iommu_dev_table; |
45a01c42 BH |
201 | /* |
202 | * Pointer to a device table which the content of old device table | |
203 | * will be copied to. It's only be used in kdump kernel. | |
204 | */ | |
205 | static struct dev_table_entry *old_dev_tbl_cpy; | |
b65233a9 JR |
206 | |
207 | /* | |
208 | * The alias table is a driver specific data structure which contains the | |
209 | * mappings of the PCI device ids to the actual requestor ids on the IOMMU. | |
210 | * More than one device can share the same requestor id. | |
211 | */ | |
928abd25 | 212 | u16 *amd_iommu_alias_table; |
b65233a9 JR |
213 | |
214 | /* | |
215 | * The rlookup table is used to find the IOMMU which is responsible | |
216 | * for a specific device. It is also indexed by the PCI device id. | |
217 | */ | |
928abd25 | 218 | struct amd_iommu **amd_iommu_rlookup_table; |
daae2d25 | 219 | EXPORT_SYMBOL(amd_iommu_rlookup_table); |
b65233a9 | 220 | |
b65233a9 | 221 | /* |
0ea2c422 JR |
222 | * This table is used to find the irq remapping table for a given device id |
223 | * quickly. | |
224 | */ | |
225 | struct irq_remap_table **irq_lookup_table; | |
226 | ||
b65233a9 | 227 | /* |
df805abb | 228 | * AMD IOMMU allows up to 2^16 different protection domains. This is a bitmap |
b65233a9 JR |
229 | * to know which ones are already in use. |
230 | */ | |
928abd25 JR |
231 | unsigned long *amd_iommu_pd_alloc_bitmap; |
232 | ||
b65233a9 JR |
233 | static u32 dev_table_size; /* size of the device table */ |
234 | static u32 alias_table_size; /* size of the alias table */ | |
235 | static u32 rlookup_table_size; /* size if the rlookup table */ | |
3e8064ba | 236 | |
2c0ae172 JR |
237 | enum iommu_init_state { |
238 | IOMMU_START_STATE, | |
239 | IOMMU_IVRS_DETECTED, | |
240 | IOMMU_ACPI_FINISHED, | |
241 | IOMMU_ENABLED, | |
242 | IOMMU_PCI_INIT, | |
243 | IOMMU_INTERRUPTS_EN, | |
244 | IOMMU_DMA_OPS, | |
245 | IOMMU_INITIALIZED, | |
246 | IOMMU_NOT_FOUND, | |
247 | IOMMU_INIT_ERROR, | |
1b1e942e | 248 | IOMMU_CMDLINE_DISABLED, |
2c0ae172 JR |
249 | }; |
250 | ||
235dacbc JR |
251 | /* Early ioapic and hpet maps from kernel command line */ |
252 | #define EARLY_MAP_SIZE 4 | |
253 | static struct devid_map __initdata early_ioapic_map[EARLY_MAP_SIZE]; | |
254 | static struct devid_map __initdata early_hpet_map[EARLY_MAP_SIZE]; | |
2a0cb4e2 WZ |
255 | static struct acpihid_map_entry __initdata early_acpihid_map[EARLY_MAP_SIZE]; |
256 | ||
235dacbc JR |
257 | static int __initdata early_ioapic_map_size; |
258 | static int __initdata early_hpet_map_size; | |
2a0cb4e2 WZ |
259 | static int __initdata early_acpihid_map_size; |
260 | ||
dfbb6d47 | 261 | static bool __initdata cmdline_maps; |
235dacbc | 262 | |
2c0ae172 JR |
263 | static enum iommu_init_state init_state = IOMMU_START_STATE; |
264 | ||
ae295142 | 265 | static int amd_iommu_enable_interrupts(void); |
2c0ae172 | 266 | static int __init iommu_go_to_state(enum iommu_init_state state); |
aafd8ba0 | 267 | static void init_device_table_dma(void); |
3d9761e7 | 268 | |
2479c631 | 269 | static bool amd_iommu_pre_enabled = true; |
3ac3e5ee | 270 | |
4c232a70 BH |
271 | bool translation_pre_enabled(struct amd_iommu *iommu) |
272 | { | |
273 | return (iommu->flags & AMD_IOMMU_FLAG_TRANS_PRE_ENABLED); | |
274 | } | |
daae2d25 | 275 | EXPORT_SYMBOL(translation_pre_enabled); |
4c232a70 BH |
276 | |
277 | static void clear_translation_pre_enabled(struct amd_iommu *iommu) | |
278 | { | |
279 | iommu->flags &= ~AMD_IOMMU_FLAG_TRANS_PRE_ENABLED; | |
280 | } | |
281 | ||
282 | static void init_translation_status(struct amd_iommu *iommu) | |
283 | { | |
e881dbd5 | 284 | u64 ctrl; |
4c232a70 | 285 | |
e881dbd5 | 286 | ctrl = readq(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
4c232a70 BH |
287 | if (ctrl & (1<<CONTROL_IOMMU_EN)) |
288 | iommu->flags |= AMD_IOMMU_FLAG_TRANS_PRE_ENABLED; | |
289 | } | |
290 | ||
208ec8c9 JR |
291 | static inline void update_last_devid(u16 devid) |
292 | { | |
293 | if (devid > amd_iommu_last_bdf) | |
294 | amd_iommu_last_bdf = devid; | |
295 | } | |
296 | ||
c571484e JR |
297 | static inline unsigned long tbl_size(int entry_size) |
298 | { | |
299 | unsigned shift = PAGE_SHIFT + | |
421f909c | 300 | get_order(((int)amd_iommu_last_bdf + 1) * entry_size); |
c571484e JR |
301 | |
302 | return 1UL << shift; | |
303 | } | |
304 | ||
6b9376e3 SS |
305 | int amd_iommu_get_num_iommus(void) |
306 | { | |
307 | return amd_iommus_present; | |
308 | } | |
309 | ||
5bcd757f MG |
310 | /* Access to l1 and l2 indexed register spaces */ |
311 | ||
312 | static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address) | |
313 | { | |
314 | u32 val; | |
315 | ||
316 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16)); | |
317 | pci_read_config_dword(iommu->dev, 0xfc, &val); | |
318 | return val; | |
319 | } | |
320 | ||
321 | static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val) | |
322 | { | |
323 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31)); | |
324 | pci_write_config_dword(iommu->dev, 0xfc, val); | |
325 | pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16)); | |
326 | } | |
327 | ||
328 | static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address) | |
329 | { | |
330 | u32 val; | |
331 | ||
332 | pci_write_config_dword(iommu->dev, 0xf0, address); | |
333 | pci_read_config_dword(iommu->dev, 0xf4, &val); | |
334 | return val; | |
335 | } | |
336 | ||
337 | static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val) | |
338 | { | |
339 | pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8)); | |
340 | pci_write_config_dword(iommu->dev, 0xf4, val); | |
341 | } | |
342 | ||
b65233a9 JR |
343 | /**************************************************************************** |
344 | * | |
345 | * AMD IOMMU MMIO register space handling functions | |
346 | * | |
347 | * These functions are used to program the IOMMU device registers in | |
348 | * MMIO space required for that driver. | |
349 | * | |
350 | ****************************************************************************/ | |
3e8064ba | 351 | |
b65233a9 JR |
352 | /* |
353 | * This function set the exclusion range in the IOMMU. DMA accesses to the | |
354 | * exclusion range are passed through untranslated | |
355 | */ | |
05f92db9 | 356 | static void iommu_set_exclusion_range(struct amd_iommu *iommu) |
b2026aa2 JR |
357 | { |
358 | u64 start = iommu->exclusion_start & PAGE_MASK; | |
359 | u64 limit = (start + iommu->exclusion_length) & PAGE_MASK; | |
360 | u64 entry; | |
361 | ||
362 | if (!iommu->exclusion_start) | |
363 | return; | |
364 | ||
365 | entry = start | MMIO_EXCL_ENABLE_MASK; | |
366 | memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET, | |
367 | &entry, sizeof(entry)); | |
368 | ||
369 | entry = limit; | |
370 | memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET, | |
371 | &entry, sizeof(entry)); | |
372 | } | |
373 | ||
b65233a9 | 374 | /* Programs the physical address of the device table into the IOMMU hardware */ |
6b7f000e | 375 | static void iommu_set_device_table(struct amd_iommu *iommu) |
b2026aa2 | 376 | { |
f609891f | 377 | u64 entry; |
b2026aa2 JR |
378 | |
379 | BUG_ON(iommu->mmio_base == NULL); | |
380 | ||
2543a786 | 381 | entry = iommu_virt_to_phys(amd_iommu_dev_table); |
b2026aa2 JR |
382 | entry |= (dev_table_size >> 12) - 1; |
383 | memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET, | |
384 | &entry, sizeof(entry)); | |
385 | } | |
386 | ||
b65233a9 | 387 | /* Generic functions to enable/disable certain features of the IOMMU. */ |
05f92db9 | 388 | static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit) |
b2026aa2 | 389 | { |
e881dbd5 | 390 | u64 ctrl; |
b2026aa2 | 391 | |
e881dbd5 SS |
392 | ctrl = readq(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
393 | ctrl |= (1ULL << bit); | |
394 | writeq(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); | |
b2026aa2 JR |
395 | } |
396 | ||
ca020711 | 397 | static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit) |
b2026aa2 | 398 | { |
e881dbd5 | 399 | u64 ctrl; |
b2026aa2 | 400 | |
e881dbd5 SS |
401 | ctrl = readq(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
402 | ctrl &= ~(1ULL << bit); | |
403 | writeq(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); | |
b2026aa2 JR |
404 | } |
405 | ||
1456e9d2 JR |
406 | static void iommu_set_inv_tlb_timeout(struct amd_iommu *iommu, int timeout) |
407 | { | |
e881dbd5 | 408 | u64 ctrl; |
1456e9d2 | 409 | |
e881dbd5 | 410 | ctrl = readq(iommu->mmio_base + MMIO_CONTROL_OFFSET); |
1456e9d2 JR |
411 | ctrl &= ~CTRL_INV_TO_MASK; |
412 | ctrl |= (timeout << CONTROL_INV_TIMEOUT) & CTRL_INV_TO_MASK; | |
e881dbd5 | 413 | writeq(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET); |
1456e9d2 JR |
414 | } |
415 | ||
b65233a9 | 416 | /* Function to enable the hardware */ |
05f92db9 | 417 | static void iommu_enable(struct amd_iommu *iommu) |
b2026aa2 | 418 | { |
b2026aa2 | 419 | iommu_feature_enable(iommu, CONTROL_IOMMU_EN); |
b2026aa2 JR |
420 | } |
421 | ||
92ac4320 | 422 | static void iommu_disable(struct amd_iommu *iommu) |
126c52be | 423 | { |
a8c485bb CW |
424 | /* Disable command buffer */ |
425 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); | |
426 | ||
427 | /* Disable event logging and event interrupts */ | |
428 | iommu_feature_disable(iommu, CONTROL_EVT_INT_EN); | |
429 | iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN); | |
430 | ||
8bda0cfb SS |
431 | /* Disable IOMMU GA_LOG */ |
432 | iommu_feature_disable(iommu, CONTROL_GALOG_EN); | |
433 | iommu_feature_disable(iommu, CONTROL_GAINT_EN); | |
434 | ||
a8c485bb | 435 | /* Disable IOMMU hardware itself */ |
92ac4320 | 436 | iommu_feature_disable(iommu, CONTROL_IOMMU_EN); |
126c52be JR |
437 | } |
438 | ||
b65233a9 JR |
439 | /* |
440 | * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in | |
441 | * the system has one. | |
442 | */ | |
30861ddc | 443 | static u8 __iomem * __init iommu_map_mmio_space(u64 address, u64 end) |
6c56747b | 444 | { |
30861ddc SK |
445 | if (!request_mem_region(address, end, "amd_iommu")) { |
446 | pr_err("AMD-Vi: Can not reserve memory region %llx-%llx for mmio\n", | |
447 | address, end); | |
e82752d8 | 448 | pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n"); |
6c56747b | 449 | return NULL; |
e82752d8 | 450 | } |
6c56747b | 451 | |
30861ddc | 452 | return (u8 __iomem *)ioremap_nocache(address, end); |
6c56747b JR |
453 | } |
454 | ||
455 | static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu) | |
456 | { | |
457 | if (iommu->mmio_base) | |
458 | iounmap(iommu->mmio_base); | |
30861ddc | 459 | release_mem_region(iommu->mmio_phys, iommu->mmio_phys_end); |
6c56747b JR |
460 | } |
461 | ||
ac7ccf67 SS |
462 | static inline u32 get_ivhd_header_size(struct ivhd_header *h) |
463 | { | |
464 | u32 size = 0; | |
465 | ||
466 | switch (h->type) { | |
467 | case 0x10: | |
468 | size = 24; | |
469 | break; | |
470 | case 0x11: | |
471 | case 0x40: | |
472 | size = 40; | |
473 | break; | |
474 | } | |
475 | return size; | |
476 | } | |
477 | ||
b65233a9 JR |
478 | /**************************************************************************** |
479 | * | |
480 | * The functions below belong to the first pass of AMD IOMMU ACPI table | |
481 | * parsing. In this pass we try to find out the highest device id this | |
482 | * code has to handle. Upon this information the size of the shared data | |
483 | * structures is determined later. | |
484 | * | |
485 | ****************************************************************************/ | |
486 | ||
b514e555 JR |
487 | /* |
488 | * This function calculates the length of a given IVHD entry | |
489 | */ | |
490 | static inline int ivhd_entry_length(u8 *ivhd) | |
491 | { | |
8c7142f5 SS |
492 | u32 type = ((struct ivhd_entry *)ivhd)->type; |
493 | ||
494 | if (type < 0x80) { | |
495 | return 0x04 << (*ivhd >> 6); | |
496 | } else if (type == IVHD_DEV_ACPI_HID) { | |
497 | /* For ACPI_HID, offset 21 is uid len */ | |
498 | return *((u8 *)ivhd + 21) + 22; | |
499 | } | |
500 | return 0; | |
b514e555 JR |
501 | } |
502 | ||
b65233a9 JR |
503 | /* |
504 | * After reading the highest device id from the IOMMU PCI capability header | |
505 | * this function looks if there is a higher device id defined in the ACPI table | |
506 | */ | |
3e8064ba JR |
507 | static int __init find_last_devid_from_ivhd(struct ivhd_header *h) |
508 | { | |
509 | u8 *p = (void *)h, *end = (void *)h; | |
510 | struct ivhd_entry *dev; | |
511 | ||
ac7ccf67 SS |
512 | u32 ivhd_size = get_ivhd_header_size(h); |
513 | ||
514 | if (!ivhd_size) { | |
515 | pr_err("AMD-Vi: Unsupported IVHD type %#x\n", h->type); | |
516 | return -EINVAL; | |
517 | } | |
518 | ||
519 | p += ivhd_size; | |
3e8064ba JR |
520 | end += h->length; |
521 | ||
3e8064ba JR |
522 | while (p < end) { |
523 | dev = (struct ivhd_entry *)p; | |
524 | switch (dev->type) { | |
d1259416 JR |
525 | case IVHD_DEV_ALL: |
526 | /* Use maximum BDF value for DEV_ALL */ | |
527 | update_last_devid(0xffff); | |
528 | break; | |
3e8064ba JR |
529 | case IVHD_DEV_SELECT: |
530 | case IVHD_DEV_RANGE_END: | |
531 | case IVHD_DEV_ALIAS: | |
532 | case IVHD_DEV_EXT_SELECT: | |
b65233a9 | 533 | /* all the above subfield types refer to device ids */ |
208ec8c9 | 534 | update_last_devid(dev->devid); |
3e8064ba JR |
535 | break; |
536 | default: | |
537 | break; | |
538 | } | |
b514e555 | 539 | p += ivhd_entry_length(p); |
3e8064ba JR |
540 | } |
541 | ||
542 | WARN_ON(p != end); | |
543 | ||
544 | return 0; | |
545 | } | |
546 | ||
8c7142f5 SS |
547 | static int __init check_ivrs_checksum(struct acpi_table_header *table) |
548 | { | |
549 | int i; | |
550 | u8 checksum = 0, *p = (u8 *)table; | |
551 | ||
552 | for (i = 0; i < table->length; ++i) | |
553 | checksum += p[i]; | |
554 | if (checksum != 0) { | |
555 | /* ACPI table corrupt */ | |
556 | pr_err(FW_BUG "AMD-Vi: IVRS invalid checksum\n"); | |
557 | return -ENODEV; | |
558 | } | |
559 | ||
560 | return 0; | |
561 | } | |
562 | ||
b65233a9 JR |
563 | /* |
564 | * Iterate over all IVHD entries in the ACPI table and find the highest device | |
565 | * id which we need to handle. This is the first of three functions which parse | |
566 | * the ACPI table. So we check the checksum here. | |
567 | */ | |
3e8064ba JR |
568 | static int __init find_last_devid_acpi(struct acpi_table_header *table) |
569 | { | |
8c7142f5 | 570 | u8 *p = (u8 *)table, *end = (u8 *)table; |
3e8064ba JR |
571 | struct ivhd_header *h; |
572 | ||
3e8064ba JR |
573 | p += IVRS_HEADER_LENGTH; |
574 | ||
575 | end += table->length; | |
576 | while (p < end) { | |
577 | h = (struct ivhd_header *)p; | |
8c7142f5 SS |
578 | if (h->type == amd_iommu_target_ivhd_type) { |
579 | int ret = find_last_devid_from_ivhd(h); | |
580 | ||
581 | if (ret) | |
582 | return ret; | |
3e8064ba JR |
583 | } |
584 | p += h->length; | |
585 | } | |
586 | WARN_ON(p != end); | |
587 | ||
588 | return 0; | |
589 | } | |
590 | ||
b65233a9 JR |
591 | /**************************************************************************** |
592 | * | |
df805abb | 593 | * The following functions belong to the code path which parses the ACPI table |
b65233a9 JR |
594 | * the second time. In this ACPI parsing iteration we allocate IOMMU specific |
595 | * data structures, initialize the device/alias/rlookup table and also | |
596 | * basically initialize the hardware. | |
597 | * | |
598 | ****************************************************************************/ | |
599 | ||
600 | /* | |
601 | * Allocates the command buffer. This buffer is per AMD IOMMU. We can | |
602 | * write commands to that buffer later and the IOMMU will execute them | |
603 | * asynchronously | |
604 | */ | |
f2c2db53 | 605 | static int __init alloc_command_buffer(struct amd_iommu *iommu) |
b36ca91e | 606 | { |
f2c2db53 JR |
607 | iommu->cmd_buf = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
608 | get_order(CMD_BUFFER_SIZE)); | |
b36ca91e | 609 | |
f2c2db53 | 610 | return iommu->cmd_buf ? 0 : -ENOMEM; |
58492e12 JR |
611 | } |
612 | ||
93f1cc67 JR |
613 | /* |
614 | * This function resets the command buffer if the IOMMU stopped fetching | |
615 | * commands from it. | |
616 | */ | |
617 | void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu) | |
618 | { | |
619 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); | |
620 | ||
621 | writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET); | |
622 | writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET); | |
d334a563 TL |
623 | iommu->cmd_buf_head = 0; |
624 | iommu->cmd_buf_tail = 0; | |
93f1cc67 JR |
625 | |
626 | iommu_feature_enable(iommu, CONTROL_CMDBUF_EN); | |
627 | } | |
628 | ||
58492e12 JR |
629 | /* |
630 | * This function writes the command buffer address to the hardware and | |
631 | * enables it. | |
632 | */ | |
633 | static void iommu_enable_command_buffer(struct amd_iommu *iommu) | |
634 | { | |
635 | u64 entry; | |
636 | ||
637 | BUG_ON(iommu->cmd_buf == NULL); | |
638 | ||
2543a786 | 639 | entry = iommu_virt_to_phys(iommu->cmd_buf); |
b36ca91e | 640 | entry |= MMIO_CMD_SIZE_512; |
58492e12 | 641 | |
b36ca91e | 642 | memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET, |
58492e12 | 643 | &entry, sizeof(entry)); |
b36ca91e | 644 | |
93f1cc67 | 645 | amd_iommu_reset_cmd_buffer(iommu); |
b36ca91e JR |
646 | } |
647 | ||
78d313c6 BH |
648 | /* |
649 | * This function disables the command buffer | |
650 | */ | |
651 | static void iommu_disable_command_buffer(struct amd_iommu *iommu) | |
652 | { | |
653 | iommu_feature_disable(iommu, CONTROL_CMDBUF_EN); | |
654 | } | |
655 | ||
b36ca91e JR |
656 | static void __init free_command_buffer(struct amd_iommu *iommu) |
657 | { | |
deba4bce | 658 | free_pages((unsigned long)iommu->cmd_buf, get_order(CMD_BUFFER_SIZE)); |
b36ca91e JR |
659 | } |
660 | ||
335503e5 | 661 | /* allocates the memory where the IOMMU will log its events to */ |
f2c2db53 | 662 | static int __init alloc_event_buffer(struct amd_iommu *iommu) |
335503e5 | 663 | { |
f2c2db53 JR |
664 | iommu->evt_buf = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
665 | get_order(EVT_BUFFER_SIZE)); | |
335503e5 | 666 | |
f2c2db53 | 667 | return iommu->evt_buf ? 0 : -ENOMEM; |
58492e12 JR |
668 | } |
669 | ||
670 | static void iommu_enable_event_buffer(struct amd_iommu *iommu) | |
671 | { | |
672 | u64 entry; | |
673 | ||
674 | BUG_ON(iommu->evt_buf == NULL); | |
675 | ||
2543a786 | 676 | entry = iommu_virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK; |
58492e12 | 677 | |
335503e5 JR |
678 | memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET, |
679 | &entry, sizeof(entry)); | |
680 | ||
09067207 JR |
681 | /* set head and tail to zero manually */ |
682 | writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET); | |
683 | writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET); | |
684 | ||
58492e12 | 685 | iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN); |
335503e5 JR |
686 | } |
687 | ||
78d313c6 BH |
688 | /* |
689 | * This function disables the event log buffer | |
690 | */ | |
691 | static void iommu_disable_event_buffer(struct amd_iommu *iommu) | |
692 | { | |
693 | iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN); | |
694 | } | |
695 | ||
335503e5 JR |
696 | static void __init free_event_buffer(struct amd_iommu *iommu) |
697 | { | |
698 | free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE)); | |
699 | } | |
700 | ||
1a29ac01 | 701 | /* allocates the memory where the IOMMU will log its events to */ |
f2c2db53 | 702 | static int __init alloc_ppr_log(struct amd_iommu *iommu) |
1a29ac01 | 703 | { |
f2c2db53 JR |
704 | iommu->ppr_log = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, |
705 | get_order(PPR_LOG_SIZE)); | |
1a29ac01 | 706 | |
f2c2db53 | 707 | return iommu->ppr_log ? 0 : -ENOMEM; |
1a29ac01 JR |
708 | } |
709 | ||
710 | static void iommu_enable_ppr_log(struct amd_iommu *iommu) | |
711 | { | |
712 | u64 entry; | |
713 | ||
714 | if (iommu->ppr_log == NULL) | |
715 | return; | |
716 | ||
2543a786 | 717 | entry = iommu_virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512; |
1a29ac01 JR |
718 | |
719 | memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET, | |
720 | &entry, sizeof(entry)); | |
721 | ||
722 | /* set head and tail to zero manually */ | |
723 | writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET); | |
724 | writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET); | |
725 | ||
726 | iommu_feature_enable(iommu, CONTROL_PPFLOG_EN); | |
727 | iommu_feature_enable(iommu, CONTROL_PPR_EN); | |
728 | } | |
729 | ||
730 | static void __init free_ppr_log(struct amd_iommu *iommu) | |
731 | { | |
732 | if (iommu->ppr_log == NULL) | |
733 | return; | |
734 | ||
735 | free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE)); | |
736 | } | |
737 | ||
8bda0cfb SS |
738 | static void free_ga_log(struct amd_iommu *iommu) |
739 | { | |
740 | #ifdef CONFIG_IRQ_REMAP | |
741 | if (iommu->ga_log) | |
742 | free_pages((unsigned long)iommu->ga_log, | |
743 | get_order(GA_LOG_SIZE)); | |
744 | if (iommu->ga_log_tail) | |
745 | free_pages((unsigned long)iommu->ga_log_tail, | |
746 | get_order(8)); | |
747 | #endif | |
748 | } | |
749 | ||
750 | static int iommu_ga_log_enable(struct amd_iommu *iommu) | |
751 | { | |
752 | #ifdef CONFIG_IRQ_REMAP | |
753 | u32 status, i; | |
754 | ||
755 | if (!iommu->ga_log) | |
756 | return -EINVAL; | |
757 | ||
758 | status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET); | |
759 | ||
760 | /* Check if already running */ | |
761 | if (status & (MMIO_STATUS_GALOG_RUN_MASK)) | |
762 | return 0; | |
763 | ||
764 | iommu_feature_enable(iommu, CONTROL_GAINT_EN); | |
765 | iommu_feature_enable(iommu, CONTROL_GALOG_EN); | |
766 | ||
767 | for (i = 0; i < LOOP_TIMEOUT; ++i) { | |
768 | status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET); | |
769 | if (status & (MMIO_STATUS_GALOG_RUN_MASK)) | |
770 | break; | |
771 | } | |
772 | ||
773 | if (i >= LOOP_TIMEOUT) | |
774 | return -EINVAL; | |
775 | #endif /* CONFIG_IRQ_REMAP */ | |
776 | return 0; | |
777 | } | |
778 | ||
779 | #ifdef CONFIG_IRQ_REMAP | |
780 | static int iommu_init_ga_log(struct amd_iommu *iommu) | |
781 | { | |
782 | u64 entry; | |
783 | ||
784 | if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) | |
785 | return 0; | |
786 | ||
787 | iommu->ga_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, | |
788 | get_order(GA_LOG_SIZE)); | |
789 | if (!iommu->ga_log) | |
790 | goto err_out; | |
791 | ||
792 | iommu->ga_log_tail = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, | |
793 | get_order(8)); | |
794 | if (!iommu->ga_log_tail) | |
795 | goto err_out; | |
796 | ||
2543a786 | 797 | entry = iommu_virt_to_phys(iommu->ga_log) | GA_LOG_SIZE_512; |
8bda0cfb SS |
798 | memcpy_toio(iommu->mmio_base + MMIO_GA_LOG_BASE_OFFSET, |
799 | &entry, sizeof(entry)); | |
2543a786 | 800 | entry = (iommu_virt_to_phys(iommu->ga_log) & 0xFFFFFFFFFFFFFULL) & ~7ULL; |
8bda0cfb SS |
801 | memcpy_toio(iommu->mmio_base + MMIO_GA_LOG_TAIL_OFFSET, |
802 | &entry, sizeof(entry)); | |
803 | writel(0x00, iommu->mmio_base + MMIO_GA_HEAD_OFFSET); | |
804 | writel(0x00, iommu->mmio_base + MMIO_GA_TAIL_OFFSET); | |
805 | ||
806 | return 0; | |
807 | err_out: | |
808 | free_ga_log(iommu); | |
809 | return -EINVAL; | |
810 | } | |
811 | #endif /* CONFIG_IRQ_REMAP */ | |
812 | ||
813 | static int iommu_init_ga(struct amd_iommu *iommu) | |
814 | { | |
815 | int ret = 0; | |
816 | ||
817 | #ifdef CONFIG_IRQ_REMAP | |
818 | /* Note: We have already checked GASup from IVRS table. | |
819 | * Now, we need to make sure that GAMSup is set. | |
820 | */ | |
821 | if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) && | |
822 | !iommu_feature(iommu, FEATURE_GAM_VAPIC)) | |
823 | amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_LEGACY_GA; | |
824 | ||
825 | ret = iommu_init_ga_log(iommu); | |
826 | #endif /* CONFIG_IRQ_REMAP */ | |
827 | ||
828 | return ret; | |
829 | } | |
830 | ||
90fcffd9 SS |
831 | static void iommu_enable_xt(struct amd_iommu *iommu) |
832 | { | |
833 | #ifdef CONFIG_IRQ_REMAP | |
834 | /* | |
835 | * XT mode (32-bit APIC destination ID) requires | |
836 | * GA mode (128-bit IRTE support) as a prerequisite. | |
837 | */ | |
838 | if (AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir) && | |
839 | amd_iommu_xt_mode == IRQ_REMAP_X2APIC_MODE) | |
840 | iommu_feature_enable(iommu, CONTROL_XT_EN); | |
841 | #endif /* CONFIG_IRQ_REMAP */ | |
842 | } | |
843 | ||
cbc33a90 JR |
844 | static void iommu_enable_gt(struct amd_iommu *iommu) |
845 | { | |
846 | if (!iommu_feature(iommu, FEATURE_GT)) | |
847 | return; | |
848 | ||
849 | iommu_feature_enable(iommu, CONTROL_GT_EN); | |
850 | } | |
851 | ||
b65233a9 | 852 | /* sets a specific bit in the device table entry. */ |
3566b778 JR |
853 | static void set_dev_entry_bit(u16 devid, u8 bit) |
854 | { | |
ee6c2868 JR |
855 | int i = (bit >> 6) & 0x03; |
856 | int _bit = bit & 0x3f; | |
3566b778 | 857 | |
ee6c2868 | 858 | amd_iommu_dev_table[devid].data[i] |= (1UL << _bit); |
3566b778 JR |
859 | } |
860 | ||
c5cca146 JR |
861 | static int get_dev_entry_bit(u16 devid, u8 bit) |
862 | { | |
ee6c2868 JR |
863 | int i = (bit >> 6) & 0x03; |
864 | int _bit = bit & 0x3f; | |
c5cca146 | 865 | |
ee6c2868 | 866 | return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit; |
c5cca146 JR |
867 | } |
868 | ||
869 | ||
45a01c42 BH |
870 | static bool copy_device_table(void) |
871 | { | |
ae162efb | 872 | u64 int_ctl, int_tab_len, entry = 0, last_entry = 0; |
45a01c42 BH |
873 | struct dev_table_entry *old_devtb = NULL; |
874 | u32 lo, hi, devid, old_devtb_size; | |
875 | phys_addr_t old_devtb_phys; | |
45a01c42 | 876 | struct amd_iommu *iommu; |
53019a9e | 877 | u16 dom_id, dte_v, irq_v; |
45a01c42 | 878 | gfp_t gfp_flag; |
daae2d25 | 879 | u64 tmp; |
45a01c42 | 880 | |
3ac3e5ee BH |
881 | if (!amd_iommu_pre_enabled) |
882 | return false; | |
45a01c42 BH |
883 | |
884 | pr_warn("Translation is already enabled - trying to copy translation structures\n"); | |
885 | for_each_iommu(iommu) { | |
886 | /* All IOMMUs should use the same device table with the same size */ | |
887 | lo = readl(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET); | |
888 | hi = readl(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET + 4); | |
889 | entry = (((u64) hi) << 32) + lo; | |
890 | if (last_entry && last_entry != entry) { | |
3c6bae62 | 891 | pr_err("IOMMU:%d should use the same dev table as others!\n", |
45a01c42 BH |
892 | iommu->index); |
893 | return false; | |
894 | } | |
895 | last_entry = entry; | |
896 | ||
897 | old_devtb_size = ((entry & ~PAGE_MASK) + 1) << 12; | |
898 | if (old_devtb_size != dev_table_size) { | |
3c6bae62 | 899 | pr_err("The device table size of IOMMU:%d is not expected!\n", |
45a01c42 BH |
900 | iommu->index); |
901 | return false; | |
902 | } | |
903 | } | |
904 | ||
905 | old_devtb_phys = entry & PAGE_MASK; | |
b336781b | 906 | if (old_devtb_phys >= 0x100000000ULL) { |
3c6bae62 | 907 | pr_err("The address of old device table is above 4G, not trustworthy!\n"); |
b336781b BH |
908 | return false; |
909 | } | |
45a01c42 BH |
910 | old_devtb = memremap(old_devtb_phys, dev_table_size, MEMREMAP_WB); |
911 | if (!old_devtb) | |
912 | return false; | |
913 | ||
b336781b | 914 | gfp_flag = GFP_KERNEL | __GFP_ZERO | GFP_DMA32; |
45a01c42 BH |
915 | old_dev_tbl_cpy = (void *)__get_free_pages(gfp_flag, |
916 | get_order(dev_table_size)); | |
917 | if (old_dev_tbl_cpy == NULL) { | |
3c6bae62 | 918 | pr_err("Failed to allocate memory for copying old device table!\n"); |
45a01c42 BH |
919 | return false; |
920 | } | |
921 | ||
922 | for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) { | |
923 | old_dev_tbl_cpy[devid] = old_devtb[devid]; | |
924 | dom_id = old_devtb[devid].data[1] & DEV_DOMID_MASK; | |
925 | dte_v = old_devtb[devid].data[0] & DTE_FLAG_V; | |
53019a9e BH |
926 | |
927 | if (dte_v && dom_id) { | |
928 | old_dev_tbl_cpy[devid].data[0] = old_devtb[devid].data[0]; | |
929 | old_dev_tbl_cpy[devid].data[1] = old_devtb[devid].data[1]; | |
45a01c42 | 930 | __set_bit(dom_id, amd_iommu_pd_alloc_bitmap); |
daae2d25 BH |
931 | /* If gcr3 table existed, mask it out */ |
932 | if (old_devtb[devid].data[0] & DTE_FLAG_GV) { | |
933 | tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B; | |
934 | tmp |= DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C; | |
935 | old_dev_tbl_cpy[devid].data[1] &= ~tmp; | |
936 | tmp = DTE_GCR3_VAL_A(~0ULL) << DTE_GCR3_SHIFT_A; | |
937 | tmp |= DTE_FLAG_GV; | |
938 | old_dev_tbl_cpy[devid].data[0] &= ~tmp; | |
939 | } | |
53019a9e BH |
940 | } |
941 | ||
942 | irq_v = old_devtb[devid].data[2] & DTE_IRQ_REMAP_ENABLE; | |
943 | int_ctl = old_devtb[devid].data[2] & DTE_IRQ_REMAP_INTCTL_MASK; | |
944 | int_tab_len = old_devtb[devid].data[2] & DTE_IRQ_TABLE_LEN_MASK; | |
945 | if (irq_v && (int_ctl || int_tab_len)) { | |
946 | if ((int_ctl != DTE_IRQ_REMAP_INTCTL) || | |
947 | (int_tab_len != DTE_IRQ_TABLE_LEN)) { | |
948 | pr_err("Wrong old irq remapping flag: %#x\n", devid); | |
949 | return false; | |
950 | } | |
951 | ||
952 | old_dev_tbl_cpy[devid].data[2] = old_devtb[devid].data[2]; | |
953 | } | |
45a01c42 BH |
954 | } |
955 | memunmap(old_devtb); | |
956 | ||
957 | return true; | |
958 | } | |
959 | ||
c5cca146 JR |
960 | void amd_iommu_apply_erratum_63(u16 devid) |
961 | { | |
962 | int sysmgt; | |
963 | ||
964 | sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) | | |
965 | (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1); | |
966 | ||
967 | if (sysmgt == 0x01) | |
968 | set_dev_entry_bit(devid, DEV_ENTRY_IW); | |
969 | } | |
970 | ||
5ff4789d JR |
971 | /* Writes the specific IOMMU for a device into the rlookup table */ |
972 | static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid) | |
973 | { | |
974 | amd_iommu_rlookup_table[devid] = iommu; | |
975 | } | |
976 | ||
b65233a9 JR |
977 | /* |
978 | * This function takes the device specific flags read from the ACPI | |
979 | * table and sets up the device table entry with that information | |
980 | */ | |
5ff4789d JR |
981 | static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu, |
982 | u16 devid, u32 flags, u32 ext_flags) | |
3566b778 JR |
983 | { |
984 | if (flags & ACPI_DEVFLAG_INITPASS) | |
985 | set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS); | |
986 | if (flags & ACPI_DEVFLAG_EXTINT) | |
987 | set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS); | |
988 | if (flags & ACPI_DEVFLAG_NMI) | |
989 | set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS); | |
990 | if (flags & ACPI_DEVFLAG_SYSMGT1) | |
991 | set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1); | |
992 | if (flags & ACPI_DEVFLAG_SYSMGT2) | |
993 | set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2); | |
994 | if (flags & ACPI_DEVFLAG_LINT0) | |
995 | set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS); | |
996 | if (flags & ACPI_DEVFLAG_LINT1) | |
997 | set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS); | |
3566b778 | 998 | |
c5cca146 JR |
999 | amd_iommu_apply_erratum_63(devid); |
1000 | ||
5ff4789d | 1001 | set_iommu_for_device(iommu, devid); |
3566b778 JR |
1002 | } |
1003 | ||
c50e3247 | 1004 | static int __init add_special_device(u8 type, u8 id, u16 *devid, bool cmd_line) |
6efed63b JR |
1005 | { |
1006 | struct devid_map *entry; | |
1007 | struct list_head *list; | |
1008 | ||
31cff67f JR |
1009 | if (type == IVHD_SPECIAL_IOAPIC) |
1010 | list = &ioapic_map; | |
1011 | else if (type == IVHD_SPECIAL_HPET) | |
1012 | list = &hpet_map; | |
1013 | else | |
6efed63b JR |
1014 | return -EINVAL; |
1015 | ||
31cff67f JR |
1016 | list_for_each_entry(entry, list, list) { |
1017 | if (!(entry->id == id && entry->cmd_line)) | |
1018 | continue; | |
1019 | ||
1020 | pr_info("AMD-Vi: Command-line override present for %s id %d - ignoring\n", | |
1021 | type == IVHD_SPECIAL_IOAPIC ? "IOAPIC" : "HPET", id); | |
1022 | ||
c50e3247 JR |
1023 | *devid = entry->devid; |
1024 | ||
31cff67f JR |
1025 | return 0; |
1026 | } | |
1027 | ||
6efed63b JR |
1028 | entry = kzalloc(sizeof(*entry), GFP_KERNEL); |
1029 | if (!entry) | |
1030 | return -ENOMEM; | |
1031 | ||
31cff67f | 1032 | entry->id = id; |
c50e3247 | 1033 | entry->devid = *devid; |
31cff67f | 1034 | entry->cmd_line = cmd_line; |
6efed63b JR |
1035 | |
1036 | list_add_tail(&entry->list, list); | |
1037 | ||
1038 | return 0; | |
1039 | } | |
1040 | ||
2a0cb4e2 WZ |
1041 | static int __init add_acpi_hid_device(u8 *hid, u8 *uid, u16 *devid, |
1042 | bool cmd_line) | |
1043 | { | |
1044 | struct acpihid_map_entry *entry; | |
1045 | struct list_head *list = &acpihid_map; | |
1046 | ||
1047 | list_for_each_entry(entry, list, list) { | |
1048 | if (strcmp(entry->hid, hid) || | |
1049 | (*uid && *entry->uid && strcmp(entry->uid, uid)) || | |
1050 | !entry->cmd_line) | |
1051 | continue; | |
1052 | ||
1053 | pr_info("AMD-Vi: Command-line override for hid:%s uid:%s\n", | |
1054 | hid, uid); | |
1055 | *devid = entry->devid; | |
1056 | return 0; | |
1057 | } | |
1058 | ||
1059 | entry = kzalloc(sizeof(*entry), GFP_KERNEL); | |
1060 | if (!entry) | |
1061 | return -ENOMEM; | |
1062 | ||
1063 | memcpy(entry->uid, uid, strlen(uid)); | |
1064 | memcpy(entry->hid, hid, strlen(hid)); | |
1065 | entry->devid = *devid; | |
1066 | entry->cmd_line = cmd_line; | |
1067 | entry->root_devid = (entry->devid & (~0x7)); | |
1068 | ||
1069 | pr_info("AMD-Vi:%s, add hid:%s, uid:%s, rdevid:%d\n", | |
1070 | entry->cmd_line ? "cmd" : "ivrs", | |
1071 | entry->hid, entry->uid, entry->root_devid); | |
1072 | ||
1073 | list_add_tail(&entry->list, list); | |
1074 | return 0; | |
1075 | } | |
1076 | ||
235dacbc JR |
1077 | static int __init add_early_maps(void) |
1078 | { | |
1079 | int i, ret; | |
1080 | ||
1081 | for (i = 0; i < early_ioapic_map_size; ++i) { | |
1082 | ret = add_special_device(IVHD_SPECIAL_IOAPIC, | |
1083 | early_ioapic_map[i].id, | |
c50e3247 | 1084 | &early_ioapic_map[i].devid, |
235dacbc JR |
1085 | early_ioapic_map[i].cmd_line); |
1086 | if (ret) | |
1087 | return ret; | |
1088 | } | |
1089 | ||
1090 | for (i = 0; i < early_hpet_map_size; ++i) { | |
1091 | ret = add_special_device(IVHD_SPECIAL_HPET, | |
1092 | early_hpet_map[i].id, | |
c50e3247 | 1093 | &early_hpet_map[i].devid, |
235dacbc JR |
1094 | early_hpet_map[i].cmd_line); |
1095 | if (ret) | |
1096 | return ret; | |
1097 | } | |
1098 | ||
2a0cb4e2 WZ |
1099 | for (i = 0; i < early_acpihid_map_size; ++i) { |
1100 | ret = add_acpi_hid_device(early_acpihid_map[i].hid, | |
1101 | early_acpihid_map[i].uid, | |
1102 | &early_acpihid_map[i].devid, | |
1103 | early_acpihid_map[i].cmd_line); | |
1104 | if (ret) | |
1105 | return ret; | |
1106 | } | |
1107 | ||
235dacbc JR |
1108 | return 0; |
1109 | } | |
1110 | ||
b65233a9 | 1111 | /* |
df805abb | 1112 | * Reads the device exclusion range from ACPI and initializes the IOMMU with |
b65233a9 JR |
1113 | * it |
1114 | */ | |
3566b778 JR |
1115 | static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m) |
1116 | { | |
1117 | struct amd_iommu *iommu = amd_iommu_rlookup_table[devid]; | |
1118 | ||
1119 | if (!(m->flags & IVMD_FLAG_EXCL_RANGE)) | |
1120 | return; | |
1121 | ||
1122 | if (iommu) { | |
b65233a9 JR |
1123 | /* |
1124 | * We only can configure exclusion ranges per IOMMU, not | |
1125 | * per device. But we can enable the exclusion range per | |
1126 | * device. This is done here | |
1127 | */ | |
2c16c9fd | 1128 | set_dev_entry_bit(devid, DEV_ENTRY_EX); |
3566b778 JR |
1129 | iommu->exclusion_start = m->range_start; |
1130 | iommu->exclusion_length = m->range_length; | |
1131 | } | |
1132 | } | |
1133 | ||
b65233a9 JR |
1134 | /* |
1135 | * Takes a pointer to an AMD IOMMU entry in the ACPI table and | |
1136 | * initializes the hardware and our data structures with it. | |
1137 | */ | |
6efed63b | 1138 | static int __init init_iommu_from_acpi(struct amd_iommu *iommu, |
5d0c8e49 JR |
1139 | struct ivhd_header *h) |
1140 | { | |
1141 | u8 *p = (u8 *)h; | |
1142 | u8 *end = p, flags = 0; | |
0de66d5b JR |
1143 | u16 devid = 0, devid_start = 0, devid_to = 0; |
1144 | u32 dev_i, ext_flags = 0; | |
58a3bee5 | 1145 | bool alias = false; |
5d0c8e49 | 1146 | struct ivhd_entry *e; |
ac7ccf67 | 1147 | u32 ivhd_size; |
235dacbc JR |
1148 | int ret; |
1149 | ||
1150 | ||
1151 | ret = add_early_maps(); | |
1152 | if (ret) | |
1153 | return ret; | |
5d0c8e49 JR |
1154 | |
1155 | /* | |
e9bf5197 | 1156 | * First save the recommended feature enable bits from ACPI |
5d0c8e49 | 1157 | */ |
e9bf5197 | 1158 | iommu->acpi_flags = h->flags; |
5d0c8e49 JR |
1159 | |
1160 | /* | |
1161 | * Done. Now parse the device entries | |
1162 | */ | |
ac7ccf67 SS |
1163 | ivhd_size = get_ivhd_header_size(h); |
1164 | if (!ivhd_size) { | |
1165 | pr_err("AMD-Vi: Unsupported IVHD type %#x\n", h->type); | |
1166 | return -EINVAL; | |
1167 | } | |
1168 | ||
1169 | p += ivhd_size; | |
1170 | ||
5d0c8e49 JR |
1171 | end += h->length; |
1172 | ||
42a698f4 | 1173 | |
5d0c8e49 JR |
1174 | while (p < end) { |
1175 | e = (struct ivhd_entry *)p; | |
1176 | switch (e->type) { | |
1177 | case IVHD_DEV_ALL: | |
42a698f4 | 1178 | |
226e889b | 1179 | DUMP_printk(" DEV_ALL\t\t\tflags: %02x\n", e->flags); |
42a698f4 | 1180 | |
226e889b JR |
1181 | for (dev_i = 0; dev_i <= amd_iommu_last_bdf; ++dev_i) |
1182 | set_dev_entry_from_acpi(iommu, dev_i, e->flags, 0); | |
5d0c8e49 JR |
1183 | break; |
1184 | case IVHD_DEV_SELECT: | |
42a698f4 JR |
1185 | |
1186 | DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x " | |
1187 | "flags: %02x\n", | |
c5081cd7 | 1188 | PCI_BUS_NUM(e->devid), |
42a698f4 JR |
1189 | PCI_SLOT(e->devid), |
1190 | PCI_FUNC(e->devid), | |
1191 | e->flags); | |
1192 | ||
5d0c8e49 | 1193 | devid = e->devid; |
5ff4789d | 1194 | set_dev_entry_from_acpi(iommu, devid, e->flags, 0); |
5d0c8e49 JR |
1195 | break; |
1196 | case IVHD_DEV_SELECT_RANGE_START: | |
42a698f4 JR |
1197 | |
1198 | DUMP_printk(" DEV_SELECT_RANGE_START\t " | |
1199 | "devid: %02x:%02x.%x flags: %02x\n", | |
c5081cd7 | 1200 | PCI_BUS_NUM(e->devid), |
42a698f4 JR |
1201 | PCI_SLOT(e->devid), |
1202 | PCI_FUNC(e->devid), | |
1203 | e->flags); | |
1204 | ||
5d0c8e49 JR |
1205 | devid_start = e->devid; |
1206 | flags = e->flags; | |
1207 | ext_flags = 0; | |
58a3bee5 | 1208 | alias = false; |
5d0c8e49 JR |
1209 | break; |
1210 | case IVHD_DEV_ALIAS: | |
42a698f4 JR |
1211 | |
1212 | DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x " | |
1213 | "flags: %02x devid_to: %02x:%02x.%x\n", | |
c5081cd7 | 1214 | PCI_BUS_NUM(e->devid), |
42a698f4 JR |
1215 | PCI_SLOT(e->devid), |
1216 | PCI_FUNC(e->devid), | |
1217 | e->flags, | |
c5081cd7 | 1218 | PCI_BUS_NUM(e->ext >> 8), |
42a698f4 JR |
1219 | PCI_SLOT(e->ext >> 8), |
1220 | PCI_FUNC(e->ext >> 8)); | |
1221 | ||
5d0c8e49 JR |
1222 | devid = e->devid; |
1223 | devid_to = e->ext >> 8; | |
7a6a3a08 | 1224 | set_dev_entry_from_acpi(iommu, devid , e->flags, 0); |
7455aab1 | 1225 | set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0); |
5d0c8e49 JR |
1226 | amd_iommu_alias_table[devid] = devid_to; |
1227 | break; | |
1228 | case IVHD_DEV_ALIAS_RANGE: | |
42a698f4 JR |
1229 | |
1230 | DUMP_printk(" DEV_ALIAS_RANGE\t\t " | |
1231 | "devid: %02x:%02x.%x flags: %02x " | |
1232 | "devid_to: %02x:%02x.%x\n", | |
c5081cd7 | 1233 | PCI_BUS_NUM(e->devid), |
42a698f4 JR |
1234 | PCI_SLOT(e->devid), |
1235 | PCI_FUNC(e->devid), | |
1236 | e->flags, | |
c5081cd7 | 1237 | PCI_BUS_NUM(e->ext >> 8), |
42a698f4 JR |
1238 | PCI_SLOT(e->ext >> 8), |
1239 | PCI_FUNC(e->ext >> 8)); | |
1240 | ||
5d0c8e49 JR |
1241 | devid_start = e->devid; |
1242 | flags = e->flags; | |
1243 | devid_to = e->ext >> 8; | |
1244 | ext_flags = 0; | |
58a3bee5 | 1245 | alias = true; |
5d0c8e49 JR |
1246 | break; |
1247 | case IVHD_DEV_EXT_SELECT: | |
42a698f4 JR |
1248 | |
1249 | DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x " | |
1250 | "flags: %02x ext: %08x\n", | |
c5081cd7 | 1251 | PCI_BUS_NUM(e->devid), |
42a698f4 JR |
1252 | PCI_SLOT(e->devid), |
1253 | PCI_FUNC(e->devid), | |
1254 | e->flags, e->ext); | |
1255 | ||
5d0c8e49 | 1256 | devid = e->devid; |
5ff4789d JR |
1257 | set_dev_entry_from_acpi(iommu, devid, e->flags, |
1258 | e->ext); | |
5d0c8e49 JR |
1259 | break; |
1260 | case IVHD_DEV_EXT_SELECT_RANGE: | |
42a698f4 JR |
1261 | |
1262 | DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: " | |
1263 | "%02x:%02x.%x flags: %02x ext: %08x\n", | |
c5081cd7 | 1264 | PCI_BUS_NUM(e->devid), |
42a698f4 JR |
1265 | PCI_SLOT(e->devid), |
1266 | PCI_FUNC(e->devid), | |
1267 | e->flags, e->ext); | |
1268 | ||
5d0c8e49 JR |
1269 | devid_start = e->devid; |
1270 | flags = e->flags; | |
1271 | ext_flags = e->ext; | |
58a3bee5 | 1272 | alias = false; |
5d0c8e49 JR |
1273 | break; |
1274 | case IVHD_DEV_RANGE_END: | |
42a698f4 JR |
1275 | |
1276 | DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n", | |
c5081cd7 | 1277 | PCI_BUS_NUM(e->devid), |
42a698f4 JR |
1278 | PCI_SLOT(e->devid), |
1279 | PCI_FUNC(e->devid)); | |
1280 | ||
5d0c8e49 JR |
1281 | devid = e->devid; |
1282 | for (dev_i = devid_start; dev_i <= devid; ++dev_i) { | |
7a6a3a08 | 1283 | if (alias) { |
5d0c8e49 | 1284 | amd_iommu_alias_table[dev_i] = devid_to; |
7a6a3a08 JR |
1285 | set_dev_entry_from_acpi(iommu, |
1286 | devid_to, flags, ext_flags); | |
1287 | } | |
1288 | set_dev_entry_from_acpi(iommu, dev_i, | |
1289 | flags, ext_flags); | |
5d0c8e49 JR |
1290 | } |
1291 | break; | |
6efed63b JR |
1292 | case IVHD_DEV_SPECIAL: { |
1293 | u8 handle, type; | |
1294 | const char *var; | |
1295 | u16 devid; | |
1296 | int ret; | |
1297 | ||
1298 | handle = e->ext & 0xff; | |
1299 | devid = (e->ext >> 8) & 0xffff; | |
1300 | type = (e->ext >> 24) & 0xff; | |
1301 | ||
1302 | if (type == IVHD_SPECIAL_IOAPIC) | |
1303 | var = "IOAPIC"; | |
1304 | else if (type == IVHD_SPECIAL_HPET) | |
1305 | var = "HPET"; | |
1306 | else | |
1307 | var = "UNKNOWN"; | |
1308 | ||
1309 | DUMP_printk(" DEV_SPECIAL(%s[%d])\t\tdevid: %02x:%02x.%x\n", | |
1310 | var, (int)handle, | |
c5081cd7 | 1311 | PCI_BUS_NUM(devid), |
6efed63b JR |
1312 | PCI_SLOT(devid), |
1313 | PCI_FUNC(devid)); | |
1314 | ||
c50e3247 | 1315 | ret = add_special_device(type, handle, &devid, false); |
6efed63b JR |
1316 | if (ret) |
1317 | return ret; | |
c50e3247 JR |
1318 | |
1319 | /* | |
1320 | * add_special_device might update the devid in case a | |
1321 | * command-line override is present. So call | |
1322 | * set_dev_entry_from_acpi after add_special_device. | |
1323 | */ | |
1324 | set_dev_entry_from_acpi(iommu, devid, e->flags, 0); | |
1325 | ||
6efed63b JR |
1326 | break; |
1327 | } | |
2a0cb4e2 WZ |
1328 | case IVHD_DEV_ACPI_HID: { |
1329 | u16 devid; | |
1330 | u8 hid[ACPIHID_HID_LEN] = {0}; | |
1331 | u8 uid[ACPIHID_UID_LEN] = {0}; | |
1332 | int ret; | |
1333 | ||
1334 | if (h->type != 0x40) { | |
1335 | pr_err(FW_BUG "Invalid IVHD device type %#x\n", | |
1336 | e->type); | |
1337 | break; | |
1338 | } | |
1339 | ||
1340 | memcpy(hid, (u8 *)(&e->ext), ACPIHID_HID_LEN - 1); | |
1341 | hid[ACPIHID_HID_LEN - 1] = '\0'; | |
1342 | ||
1343 | if (!(*hid)) { | |
1344 | pr_err(FW_BUG "Invalid HID.\n"); | |
1345 | break; | |
1346 | } | |
1347 | ||
1348 | switch (e->uidf) { | |
1349 | case UID_NOT_PRESENT: | |
1350 | ||
1351 | if (e->uidl != 0) | |
1352 | pr_warn(FW_BUG "Invalid UID length.\n"); | |
1353 | ||
1354 | break; | |
1355 | case UID_IS_INTEGER: | |
1356 | ||
1357 | sprintf(uid, "%d", e->uid); | |
1358 | ||
1359 | break; | |
1360 | case UID_IS_CHARACTER: | |
1361 | ||
1362 | memcpy(uid, (u8 *)(&e->uid), ACPIHID_UID_LEN - 1); | |
1363 | uid[ACPIHID_UID_LEN - 1] = '\0'; | |
1364 | ||
1365 | break; | |
1366 | default: | |
1367 | break; | |
1368 | } | |
1369 | ||
6082ee72 | 1370 | devid = e->devid; |
2a0cb4e2 WZ |
1371 | DUMP_printk(" DEV_ACPI_HID(%s[%s])\t\tdevid: %02x:%02x.%x\n", |
1372 | hid, uid, | |
1373 | PCI_BUS_NUM(devid), | |
1374 | PCI_SLOT(devid), | |
1375 | PCI_FUNC(devid)); | |
1376 | ||
2a0cb4e2 WZ |
1377 | flags = e->flags; |
1378 | ||
1379 | ret = add_acpi_hid_device(hid, uid, &devid, false); | |
1380 | if (ret) | |
1381 | return ret; | |
1382 | ||
1383 | /* | |
1384 | * add_special_device might update the devid in case a | |
1385 | * command-line override is present. So call | |
1386 | * set_dev_entry_from_acpi after add_special_device. | |
1387 | */ | |
1388 | set_dev_entry_from_acpi(iommu, devid, e->flags, 0); | |
1389 | ||
1390 | break; | |
1391 | } | |
5d0c8e49 JR |
1392 | default: |
1393 | break; | |
1394 | } | |
1395 | ||
b514e555 | 1396 | p += ivhd_entry_length(p); |
5d0c8e49 | 1397 | } |
6efed63b JR |
1398 | |
1399 | return 0; | |
5d0c8e49 JR |
1400 | } |
1401 | ||
e47d402d JR |
1402 | static void __init free_iommu_one(struct amd_iommu *iommu) |
1403 | { | |
1404 | free_command_buffer(iommu); | |
335503e5 | 1405 | free_event_buffer(iommu); |
1a29ac01 | 1406 | free_ppr_log(iommu); |
8bda0cfb | 1407 | free_ga_log(iommu); |
e47d402d JR |
1408 | iommu_unmap_mmio_space(iommu); |
1409 | } | |
1410 | ||
1411 | static void __init free_iommu_all(void) | |
1412 | { | |
1413 | struct amd_iommu *iommu, *next; | |
1414 | ||
3bd22172 | 1415 | for_each_iommu_safe(iommu, next) { |
e47d402d JR |
1416 | list_del(&iommu->list); |
1417 | free_iommu_one(iommu); | |
1418 | kfree(iommu); | |
1419 | } | |
1420 | } | |
1421 | ||
318fe782 SS |
1422 | /* |
1423 | * Family15h Model 10h-1fh erratum 746 (IOMMU Logging May Stall Translations) | |
1424 | * Workaround: | |
1425 | * BIOS should disable L2B micellaneous clock gating by setting | |
1426 | * L2_L2B_CK_GATE_CONTROL[CKGateL2BMiscDisable](D0F2xF4_x90[2]) = 1b | |
1427 | */ | |
e2f1a3bd | 1428 | static void amd_iommu_erratum_746_workaround(struct amd_iommu *iommu) |
318fe782 SS |
1429 | { |
1430 | u32 value; | |
1431 | ||
1432 | if ((boot_cpu_data.x86 != 0x15) || | |
1433 | (boot_cpu_data.x86_model < 0x10) || | |
1434 | (boot_cpu_data.x86_model > 0x1f)) | |
1435 | return; | |
1436 | ||
1437 | pci_write_config_dword(iommu->dev, 0xf0, 0x90); | |
1438 | pci_read_config_dword(iommu->dev, 0xf4, &value); | |
1439 | ||
1440 | if (value & BIT(2)) | |
1441 | return; | |
1442 | ||
1443 | /* Select NB indirect register 0x90 and enable writing */ | |
1444 | pci_write_config_dword(iommu->dev, 0xf0, 0x90 | (1 << 8)); | |
1445 | ||
1446 | pci_write_config_dword(iommu->dev, 0xf4, value | 0x4); | |
1447 | pr_info("AMD-Vi: Applying erratum 746 workaround for IOMMU at %s\n", | |
1448 | dev_name(&iommu->dev->dev)); | |
1449 | ||
1450 | /* Clear the enable writing bit */ | |
1451 | pci_write_config_dword(iommu->dev, 0xf0, 0x90); | |
1452 | } | |
1453 | ||
358875fd JC |
1454 | /* |
1455 | * Family15h Model 30h-3fh (IOMMU Mishandles ATS Write Permission) | |
1456 | * Workaround: | |
1457 | * BIOS should enable ATS write permission check by setting | |
1458 | * L2_DEBUG_3[AtsIgnoreIWDis](D0F2xF4_x47[0]) = 1b | |
1459 | */ | |
1460 | static void amd_iommu_ats_write_check_workaround(struct amd_iommu *iommu) | |
1461 | { | |
1462 | u32 value; | |
1463 | ||
1464 | if ((boot_cpu_data.x86 != 0x15) || | |
1465 | (boot_cpu_data.x86_model < 0x30) || | |
1466 | (boot_cpu_data.x86_model > 0x3f)) | |
1467 | return; | |
1468 | ||
1469 | /* Test L2_DEBUG_3[AtsIgnoreIWDis] == 1 */ | |
1470 | value = iommu_read_l2(iommu, 0x47); | |
1471 | ||
1472 | if (value & BIT(0)) | |
1473 | return; | |
1474 | ||
1475 | /* Set L2_DEBUG_3[AtsIgnoreIWDis] = 1 */ | |
1476 | iommu_write_l2(iommu, 0x47, value | BIT(0)); | |
1477 | ||
1478 | pr_info("AMD-Vi: Applying ATS write check workaround for IOMMU at %s\n", | |
1479 | dev_name(&iommu->dev->dev)); | |
1480 | } | |
1481 | ||
b65233a9 JR |
1482 | /* |
1483 | * This function clues the initialization function for one IOMMU | |
1484 | * together and also allocates the command buffer and programs the | |
1485 | * hardware. It does NOT enable the IOMMU. This is done afterwards. | |
1486 | */ | |
e47d402d JR |
1487 | static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h) |
1488 | { | |
6efed63b JR |
1489 | int ret; |
1490 | ||
27790398 | 1491 | raw_spin_lock_init(&iommu->lock); |
bb52777e JR |
1492 | |
1493 | /* Add IOMMU to internal data structures */ | |
e47d402d | 1494 | list_add_tail(&iommu->list, &amd_iommu_list); |
6b9376e3 | 1495 | iommu->index = amd_iommus_present++; |
bb52777e JR |
1496 | |
1497 | if (unlikely(iommu->index >= MAX_IOMMUS)) { | |
1498 | WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n"); | |
1499 | return -ENOSYS; | |
1500 | } | |
1501 | ||
1502 | /* Index is fine - add IOMMU to the array */ | |
1503 | amd_iommus[iommu->index] = iommu; | |
e47d402d JR |
1504 | |
1505 | /* | |
1506 | * Copy data from ACPI table entry to the iommu struct | |
1507 | */ | |
23c742db | 1508 | iommu->devid = h->devid; |
e47d402d | 1509 | iommu->cap_ptr = h->cap_ptr; |
ee893c24 | 1510 | iommu->pci_seg = h->pci_seg; |
e47d402d | 1511 | iommu->mmio_phys = h->mmio_phys; |
30861ddc | 1512 | |
7d7d38af SS |
1513 | switch (h->type) { |
1514 | case 0x10: | |
1515 | /* Check if IVHD EFR contains proper max banks/counters */ | |
1516 | if ((h->efr_attr != 0) && | |
1517 | ((h->efr_attr & (0xF << 13)) != 0) && | |
1518 | ((h->efr_attr & (0x3F << 17)) != 0)) | |
1519 | iommu->mmio_phys_end = MMIO_REG_END_OFFSET; | |
1520 | else | |
1521 | iommu->mmio_phys_end = MMIO_CNTR_CONF_OFFSET; | |
3928aa3f SS |
1522 | if (((h->efr_attr & (0x1 << IOMMU_FEAT_GASUP_SHIFT)) == 0)) |
1523 | amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_LEGACY; | |
90fcffd9 SS |
1524 | if (((h->efr_attr & (0x1 << IOMMU_FEAT_XTSUP_SHIFT)) == 0)) |
1525 | amd_iommu_xt_mode = IRQ_REMAP_XAPIC_MODE; | |
7d7d38af SS |
1526 | break; |
1527 | case 0x11: | |
1528 | case 0x40: | |
1529 | if (h->efr_reg & (1 << 9)) | |
1530 | iommu->mmio_phys_end = MMIO_REG_END_OFFSET; | |
1531 | else | |
1532 | iommu->mmio_phys_end = MMIO_CNTR_CONF_OFFSET; | |
3928aa3f SS |
1533 | if (((h->efr_reg & (0x1 << IOMMU_EFR_GASUP_SHIFT)) == 0)) |
1534 | amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_LEGACY; | |
90fcffd9 SS |
1535 | if (((h->efr_reg & (0x1 << IOMMU_EFR_XTSUP_SHIFT)) == 0)) |
1536 | amd_iommu_xt_mode = IRQ_REMAP_XAPIC_MODE; | |
7d7d38af SS |
1537 | break; |
1538 | default: | |
1539 | return -EINVAL; | |
30861ddc SK |
1540 | } |
1541 | ||
1542 | iommu->mmio_base = iommu_map_mmio_space(iommu->mmio_phys, | |
1543 | iommu->mmio_phys_end); | |
e47d402d JR |
1544 | if (!iommu->mmio_base) |
1545 | return -ENOMEM; | |
1546 | ||
f2c2db53 | 1547 | if (alloc_command_buffer(iommu)) |
e47d402d JR |
1548 | return -ENOMEM; |
1549 | ||
f2c2db53 | 1550 | if (alloc_event_buffer(iommu)) |
335503e5 JR |
1551 | return -ENOMEM; |
1552 | ||
a80dc3e0 JR |
1553 | iommu->int_enabled = false; |
1554 | ||
4c232a70 | 1555 | init_translation_status(iommu); |
3ac3e5ee BH |
1556 | if (translation_pre_enabled(iommu) && !is_kdump_kernel()) { |
1557 | iommu_disable(iommu); | |
1558 | clear_translation_pre_enabled(iommu); | |
1559 | pr_warn("Translation was enabled for IOMMU:%d but we are not in kdump mode\n", | |
1560 | iommu->index); | |
1561 | } | |
1562 | if (amd_iommu_pre_enabled) | |
1563 | amd_iommu_pre_enabled = translation_pre_enabled(iommu); | |
4c232a70 | 1564 | |
6efed63b JR |
1565 | ret = init_iommu_from_acpi(iommu, h); |
1566 | if (ret) | |
1567 | return ret; | |
f6fec00a | 1568 | |
7c71d306 JL |
1569 | ret = amd_iommu_create_irq_domain(iommu); |
1570 | if (ret) | |
1571 | return ret; | |
1572 | ||
f6fec00a JR |
1573 | /* |
1574 | * Make sure IOMMU is not considered to translate itself. The IVRS | |
1575 | * table tells us so, but this is a lie! | |
1576 | */ | |
1577 | amd_iommu_rlookup_table[iommu->devid] = NULL; | |
1578 | ||
23c742db | 1579 | return 0; |
e47d402d JR |
1580 | } |
1581 | ||
8c7142f5 SS |
1582 | /** |
1583 | * get_highest_supported_ivhd_type - Look up the appropriate IVHD type | |
1584 | * @ivrs Pointer to the IVRS header | |
1585 | * | |
1586 | * This function search through all IVDB of the maximum supported IVHD | |
1587 | */ | |
1588 | static u8 get_highest_supported_ivhd_type(struct acpi_table_header *ivrs) | |
1589 | { | |
1590 | u8 *base = (u8 *)ivrs; | |
1591 | struct ivhd_header *ivhd = (struct ivhd_header *) | |
1592 | (base + IVRS_HEADER_LENGTH); | |
1593 | u8 last_type = ivhd->type; | |
1594 | u16 devid = ivhd->devid; | |
1595 | ||
1596 | while (((u8 *)ivhd - base < ivrs->length) && | |
1597 | (ivhd->type <= ACPI_IVHD_TYPE_MAX_SUPPORTED)) { | |
1598 | u8 *p = (u8 *) ivhd; | |
1599 | ||
1600 | if (ivhd->devid == devid) | |
1601 | last_type = ivhd->type; | |
1602 | ivhd = (struct ivhd_header *)(p + ivhd->length); | |
1603 | } | |
1604 | ||
1605 | return last_type; | |
1606 | } | |
1607 | ||
b65233a9 JR |
1608 | /* |
1609 | * Iterates over all IOMMU entries in the ACPI table, allocates the | |
1610 | * IOMMU structure and initializes it with init_iommu_one() | |
1611 | */ | |
e47d402d JR |
1612 | static int __init init_iommu_all(struct acpi_table_header *table) |
1613 | { | |
1614 | u8 *p = (u8 *)table, *end = (u8 *)table; | |
1615 | struct ivhd_header *h; | |
1616 | struct amd_iommu *iommu; | |
1617 | int ret; | |
1618 | ||
e47d402d JR |
1619 | end += table->length; |
1620 | p += IVRS_HEADER_LENGTH; | |
1621 | ||
1622 | while (p < end) { | |
1623 | h = (struct ivhd_header *)p; | |
8c7142f5 | 1624 | if (*p == amd_iommu_target_ivhd_type) { |
9c72041f | 1625 | |
ae908c22 | 1626 | DUMP_printk("device: %02x:%02x.%01x cap: %04x " |
9c72041f | 1627 | "seg: %d flags: %01x info %04x\n", |
c5081cd7 | 1628 | PCI_BUS_NUM(h->devid), PCI_SLOT(h->devid), |
9c72041f JR |
1629 | PCI_FUNC(h->devid), h->cap_ptr, |
1630 | h->pci_seg, h->flags, h->info); | |
1631 | DUMP_printk(" mmio-addr: %016llx\n", | |
1632 | h->mmio_phys); | |
1633 | ||
e47d402d | 1634 | iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL); |
02f3b3f5 JR |
1635 | if (iommu == NULL) |
1636 | return -ENOMEM; | |
3551a708 | 1637 | |
e47d402d | 1638 | ret = init_iommu_one(iommu, h); |
02f3b3f5 JR |
1639 | if (ret) |
1640 | return ret; | |
e47d402d JR |
1641 | } |
1642 | p += h->length; | |
1643 | ||
1644 | } | |
1645 | WARN_ON(p != end); | |
1646 | ||
1647 | return 0; | |
1648 | } | |
1649 | ||
1650dfd1 SS |
1650 | static int iommu_pc_get_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, |
1651 | u8 fxn, u64 *value, bool is_write); | |
30861ddc SK |
1652 | |
1653 | static void init_iommu_perf_ctr(struct amd_iommu *iommu) | |
1654 | { | |
1655 | u64 val = 0xabcd, val2 = 0; | |
1656 | ||
1657 | if (!iommu_feature(iommu, FEATURE_PC)) | |
1658 | return; | |
1659 | ||
1660 | amd_iommu_pc_present = true; | |
1661 | ||
1662 | /* Check if the performance counters can be written to */ | |
1650dfd1 SS |
1663 | if ((iommu_pc_get_set_reg(iommu, 0, 0, 0, &val, true)) || |
1664 | (iommu_pc_get_set_reg(iommu, 0, 0, 0, &val2, false)) || | |
30861ddc SK |
1665 | (val != val2)) { |
1666 | pr_err("AMD-Vi: Unable to write to IOMMU perf counter.\n"); | |
1667 | amd_iommu_pc_present = false; | |
1668 | return; | |
1669 | } | |
1670 | ||
1671 | pr_info("AMD-Vi: IOMMU performance counters supported\n"); | |
1672 | ||
1673 | val = readl(iommu->mmio_base + MMIO_CNTR_CONF_OFFSET); | |
1674 | iommu->max_banks = (u8) ((val >> 12) & 0x3f); | |
1675 | iommu->max_counters = (u8) ((val >> 7) & 0xf); | |
1676 | } | |
1677 | ||
066f2e98 AW |
1678 | static ssize_t amd_iommu_show_cap(struct device *dev, |
1679 | struct device_attribute *attr, | |
1680 | char *buf) | |
1681 | { | |
b7a42b9d | 1682 | struct amd_iommu *iommu = dev_to_amd_iommu(dev); |
066f2e98 AW |
1683 | return sprintf(buf, "%x\n", iommu->cap); |
1684 | } | |
1685 | static DEVICE_ATTR(cap, S_IRUGO, amd_iommu_show_cap, NULL); | |
1686 | ||
1687 | static ssize_t amd_iommu_show_features(struct device *dev, | |
1688 | struct device_attribute *attr, | |
1689 | char *buf) | |
1690 | { | |
b7a42b9d | 1691 | struct amd_iommu *iommu = dev_to_amd_iommu(dev); |
066f2e98 AW |
1692 | return sprintf(buf, "%llx\n", iommu->features); |
1693 | } | |
1694 | static DEVICE_ATTR(features, S_IRUGO, amd_iommu_show_features, NULL); | |
1695 | ||
1696 | static struct attribute *amd_iommu_attrs[] = { | |
1697 | &dev_attr_cap.attr, | |
1698 | &dev_attr_features.attr, | |
1699 | NULL, | |
1700 | }; | |
1701 | ||
1702 | static struct attribute_group amd_iommu_group = { | |
1703 | .name = "amd-iommu", | |
1704 | .attrs = amd_iommu_attrs, | |
1705 | }; | |
1706 | ||
1707 | static const struct attribute_group *amd_iommu_groups[] = { | |
1708 | &amd_iommu_group, | |
1709 | NULL, | |
1710 | }; | |
30861ddc | 1711 | |
23c742db JR |
1712 | static int iommu_init_pci(struct amd_iommu *iommu) |
1713 | { | |
1714 | int cap_ptr = iommu->cap_ptr; | |
1715 | u32 range, misc, low, high; | |
8bda0cfb | 1716 | int ret; |
23c742db | 1717 | |
d5bf0f4f SK |
1718 | iommu->dev = pci_get_domain_bus_and_slot(0, PCI_BUS_NUM(iommu->devid), |
1719 | iommu->devid & 0xff); | |
23c742db JR |
1720 | if (!iommu->dev) |
1721 | return -ENODEV; | |
1722 | ||
cbbc00be JL |
1723 | /* Prevent binding other PCI device drivers to IOMMU devices */ |
1724 | iommu->dev->match_driver = false; | |
1725 | ||
23c742db JR |
1726 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET, |
1727 | &iommu->cap); | |
1728 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET, | |
1729 | &range); | |
1730 | pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET, | |
1731 | &misc); | |
1732 | ||
23c742db JR |
1733 | if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB))) |
1734 | amd_iommu_iotlb_sup = false; | |
1735 | ||
1736 | /* read extended feature bits */ | |
1737 | low = readl(iommu->mmio_base + MMIO_EXT_FEATURES); | |
1738 | high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4); | |
1739 | ||
1740 | iommu->features = ((u64)high << 32) | low; | |
1741 | ||
1742 | if (iommu_feature(iommu, FEATURE_GT)) { | |
1743 | int glxval; | |
a919a018 SS |
1744 | u32 max_pasid; |
1745 | u64 pasmax; | |
23c742db | 1746 | |
a919a018 SS |
1747 | pasmax = iommu->features & FEATURE_PASID_MASK; |
1748 | pasmax >>= FEATURE_PASID_SHIFT; | |
1749 | max_pasid = (1 << (pasmax + 1)) - 1; | |
23c742db | 1750 | |
a919a018 SS |
1751 | amd_iommu_max_pasid = min(amd_iommu_max_pasid, max_pasid); |
1752 | ||
1753 | BUG_ON(amd_iommu_max_pasid & ~PASID_MASK); | |
23c742db JR |
1754 | |
1755 | glxval = iommu->features & FEATURE_GLXVAL_MASK; | |
1756 | glxval >>= FEATURE_GLXVAL_SHIFT; | |
1757 | ||
1758 | if (amd_iommu_max_glx_val == -1) | |
1759 | amd_iommu_max_glx_val = glxval; | |
1760 | else | |
1761 | amd_iommu_max_glx_val = min(amd_iommu_max_glx_val, glxval); | |
1762 | } | |
1763 | ||
1764 | if (iommu_feature(iommu, FEATURE_GT) && | |
1765 | iommu_feature(iommu, FEATURE_PPR)) { | |
1766 | iommu->is_iommu_v2 = true; | |
1767 | amd_iommu_v2_present = true; | |
1768 | } | |
1769 | ||
f2c2db53 JR |
1770 | if (iommu_feature(iommu, FEATURE_PPR) && alloc_ppr_log(iommu)) |
1771 | return -ENOMEM; | |
23c742db | 1772 | |
8bda0cfb SS |
1773 | ret = iommu_init_ga(iommu); |
1774 | if (ret) | |
1775 | return ret; | |
3928aa3f | 1776 | |
23c742db JR |
1777 | if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE)) |
1778 | amd_iommu_np_cache = true; | |
1779 | ||
30861ddc SK |
1780 | init_iommu_perf_ctr(iommu); |
1781 | ||
23c742db JR |
1782 | if (is_rd890_iommu(iommu->dev)) { |
1783 | int i, j; | |
1784 | ||
d5bf0f4f SK |
1785 | iommu->root_pdev = |
1786 | pci_get_domain_bus_and_slot(0, iommu->dev->bus->number, | |
1787 | PCI_DEVFN(0, 0)); | |
23c742db JR |
1788 | |
1789 | /* | |
1790 | * Some rd890 systems may not be fully reconfigured by the | |
1791 | * BIOS, so it's necessary for us to store this information so | |
1792 | * it can be reprogrammed on resume | |
1793 | */ | |
1794 | pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4, | |
1795 | &iommu->stored_addr_lo); | |
1796 | pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8, | |
1797 | &iommu->stored_addr_hi); | |
1798 | ||
1799 | /* Low bit locks writes to configuration space */ | |
1800 | iommu->stored_addr_lo &= ~1; | |
1801 | ||
1802 | for (i = 0; i < 6; i++) | |
1803 | for (j = 0; j < 0x12; j++) | |
1804 | iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j); | |
1805 | ||
1806 | for (i = 0; i < 0x83; i++) | |
1807 | iommu->stored_l2[i] = iommu_read_l2(iommu, i); | |
1808 | } | |
1809 | ||
318fe782 | 1810 | amd_iommu_erratum_746_workaround(iommu); |
358875fd | 1811 | amd_iommu_ats_write_check_workaround(iommu); |
318fe782 | 1812 | |
39ab9555 JR |
1813 | iommu_device_sysfs_add(&iommu->iommu, &iommu->dev->dev, |
1814 | amd_iommu_groups, "ivhd%d", iommu->index); | |
b0119e87 JR |
1815 | iommu_device_set_ops(&iommu->iommu, &amd_iommu_ops); |
1816 | iommu_device_register(&iommu->iommu); | |
066f2e98 | 1817 | |
23c742db JR |
1818 | return pci_enable_device(iommu->dev); |
1819 | } | |
1820 | ||
4d121c32 JR |
1821 | static void print_iommu_info(void) |
1822 | { | |
1823 | static const char * const feat_str[] = { | |
1824 | "PreF", "PPR", "X2APIC", "NX", "GT", "[5]", | |
1825 | "IA", "GA", "HE", "PC" | |
1826 | }; | |
1827 | struct amd_iommu *iommu; | |
1828 | ||
1829 | for_each_iommu(iommu) { | |
1830 | int i; | |
1831 | ||
1832 | pr_info("AMD-Vi: Found IOMMU at %s cap 0x%hx\n", | |
1833 | dev_name(&iommu->dev->dev), iommu->cap_ptr); | |
1834 | ||
1835 | if (iommu->cap & (1 << IOMMU_CAP_EFR)) { | |
3928aa3f SS |
1836 | pr_info("AMD-Vi: Extended features (%#llx):\n", |
1837 | iommu->features); | |
2bd5ed00 | 1838 | for (i = 0; i < ARRAY_SIZE(feat_str); ++i) { |
4d121c32 JR |
1839 | if (iommu_feature(iommu, (1ULL << i))) |
1840 | pr_cont(" %s", feat_str[i]); | |
1841 | } | |
3928aa3f SS |
1842 | |
1843 | if (iommu->features & FEATURE_GAM_VAPIC) | |
1844 | pr_cont(" GA_vAPIC"); | |
1845 | ||
30861ddc | 1846 | pr_cont("\n"); |
500c25ed | 1847 | } |
4d121c32 | 1848 | } |
3928aa3f | 1849 | if (irq_remapping_enabled) { |
ebe60bbf | 1850 | pr_info("AMD-Vi: Interrupt remapping enabled\n"); |
3928aa3f SS |
1851 | if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) |
1852 | pr_info("AMD-Vi: virtual APIC enabled\n"); | |
90fcffd9 SS |
1853 | if (amd_iommu_xt_mode == IRQ_REMAP_X2APIC_MODE) |
1854 | pr_info("AMD-Vi: X2APIC enabled\n"); | |
3928aa3f | 1855 | } |
4d121c32 JR |
1856 | } |
1857 | ||
2c0ae172 | 1858 | static int __init amd_iommu_init_pci(void) |
23c742db JR |
1859 | { |
1860 | struct amd_iommu *iommu; | |
1861 | int ret = 0; | |
1862 | ||
1863 | for_each_iommu(iommu) { | |
1864 | ret = iommu_init_pci(iommu); | |
1865 | if (ret) | |
1866 | break; | |
1867 | } | |
1868 | ||
522e5cb7 JR |
1869 | /* |
1870 | * Order is important here to make sure any unity map requirements are | |
1871 | * fulfilled. The unity mappings are created and written to the device | |
1872 | * table during the amd_iommu_init_api() call. | |
1873 | * | |
1874 | * After that we call init_device_table_dma() to make sure any | |
1875 | * uninitialized DTE will block DMA, and in the end we flush the caches | |
1876 | * of all IOMMUs to make sure the changes to the device table are | |
1877 | * active. | |
1878 | */ | |
1879 | ret = amd_iommu_init_api(); | |
1880 | ||
aafd8ba0 JR |
1881 | init_device_table_dma(); |
1882 | ||
1883 | for_each_iommu(iommu) | |
1884 | iommu_flush_all_caches(iommu); | |
1885 | ||
3a18404c JR |
1886 | if (!ret) |
1887 | print_iommu_info(); | |
4d121c32 | 1888 | |
23c742db JR |
1889 | return ret; |
1890 | } | |
1891 | ||
a80dc3e0 JR |
1892 | /**************************************************************************** |
1893 | * | |
1894 | * The following functions initialize the MSI interrupts for all IOMMUs | |
df805abb | 1895 | * in the system. It's a bit challenging because there could be multiple |
a80dc3e0 JR |
1896 | * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per |
1897 | * pci_dev. | |
1898 | * | |
1899 | ****************************************************************************/ | |
1900 | ||
9f800de3 | 1901 | static int iommu_setup_msi(struct amd_iommu *iommu) |
a80dc3e0 JR |
1902 | { |
1903 | int r; | |
a80dc3e0 | 1904 | |
9ddd592a JR |
1905 | r = pci_enable_msi(iommu->dev); |
1906 | if (r) | |
1907 | return r; | |
a80dc3e0 | 1908 | |
72fe00f0 JR |
1909 | r = request_threaded_irq(iommu->dev->irq, |
1910 | amd_iommu_int_handler, | |
1911 | amd_iommu_int_thread, | |
1912 | 0, "AMD-Vi", | |
3f398bc7 | 1913 | iommu); |
a80dc3e0 JR |
1914 | |
1915 | if (r) { | |
1916 | pci_disable_msi(iommu->dev); | |
9ddd592a | 1917 | return r; |
a80dc3e0 JR |
1918 | } |
1919 | ||
fab6afa3 | 1920 | iommu->int_enabled = true; |
1a29ac01 | 1921 | |
a80dc3e0 JR |
1922 | return 0; |
1923 | } | |
1924 | ||
05f92db9 | 1925 | static int iommu_init_msi(struct amd_iommu *iommu) |
a80dc3e0 | 1926 | { |
9ddd592a JR |
1927 | int ret; |
1928 | ||
a80dc3e0 | 1929 | if (iommu->int_enabled) |
9ddd592a | 1930 | goto enable_faults; |
a80dc3e0 | 1931 | |
82fcfc67 | 1932 | if (iommu->dev->msi_cap) |
9ddd592a JR |
1933 | ret = iommu_setup_msi(iommu); |
1934 | else | |
1935 | ret = -ENODEV; | |
1936 | ||
1937 | if (ret) | |
1938 | return ret; | |
a80dc3e0 | 1939 | |
9ddd592a JR |
1940 | enable_faults: |
1941 | iommu_feature_enable(iommu, CONTROL_EVT_INT_EN); | |
a80dc3e0 | 1942 | |
9ddd592a JR |
1943 | if (iommu->ppr_log != NULL) |
1944 | iommu_feature_enable(iommu, CONTROL_PPFINT_EN); | |
1945 | ||
8bda0cfb SS |
1946 | iommu_ga_log_enable(iommu); |
1947 | ||
9ddd592a | 1948 | return 0; |
a80dc3e0 JR |
1949 | } |
1950 | ||
b65233a9 JR |
1951 | /**************************************************************************** |
1952 | * | |
1953 | * The next functions belong to the third pass of parsing the ACPI | |
1954 | * table. In this last pass the memory mapping requirements are | |
df805abb | 1955 | * gathered (like exclusion and unity mapping ranges). |
b65233a9 JR |
1956 | * |
1957 | ****************************************************************************/ | |
1958 | ||
be2a022c JR |
1959 | static void __init free_unity_maps(void) |
1960 | { | |
1961 | struct unity_map_entry *entry, *next; | |
1962 | ||
1963 | list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) { | |
1964 | list_del(&entry->list); | |
1965 | kfree(entry); | |
1966 | } | |
1967 | } | |
1968 | ||
b65233a9 | 1969 | /* called when we find an exclusion range definition in ACPI */ |
be2a022c JR |
1970 | static int __init init_exclusion_range(struct ivmd_header *m) |
1971 | { | |
1972 | int i; | |
1973 | ||
1974 | switch (m->type) { | |
1975 | case ACPI_IVMD_TYPE: | |
1976 | set_device_exclusion_range(m->devid, m); | |
1977 | break; | |
1978 | case ACPI_IVMD_TYPE_ALL: | |
3a61ec38 | 1979 | for (i = 0; i <= amd_iommu_last_bdf; ++i) |
be2a022c JR |
1980 | set_device_exclusion_range(i, m); |
1981 | break; | |
1982 | case ACPI_IVMD_TYPE_RANGE: | |
1983 | for (i = m->devid; i <= m->aux; ++i) | |
1984 | set_device_exclusion_range(i, m); | |
1985 | break; | |
1986 | default: | |
1987 | break; | |
1988 | } | |
1989 | ||
1990 | return 0; | |
1991 | } | |
1992 | ||
b65233a9 | 1993 | /* called for unity map ACPI definition */ |
be2a022c JR |
1994 | static int __init init_unity_map_range(struct ivmd_header *m) |
1995 | { | |
98f1ad25 | 1996 | struct unity_map_entry *e = NULL; |
02acc43a | 1997 | char *s; |
be2a022c JR |
1998 | |
1999 | e = kzalloc(sizeof(*e), GFP_KERNEL); | |
2000 | if (e == NULL) | |
2001 | return -ENOMEM; | |
2002 | ||
2003 | switch (m->type) { | |
2004 | default: | |
0bc252f4 JR |
2005 | kfree(e); |
2006 | return 0; | |
be2a022c | 2007 | case ACPI_IVMD_TYPE: |
02acc43a | 2008 | s = "IVMD_TYPEi\t\t\t"; |
be2a022c JR |
2009 | e->devid_start = e->devid_end = m->devid; |
2010 | break; | |
2011 | case ACPI_IVMD_TYPE_ALL: | |
02acc43a | 2012 | s = "IVMD_TYPE_ALL\t\t"; |
be2a022c JR |
2013 | e->devid_start = 0; |
2014 | e->devid_end = amd_iommu_last_bdf; | |
2015 | break; | |
2016 | case ACPI_IVMD_TYPE_RANGE: | |
02acc43a | 2017 | s = "IVMD_TYPE_RANGE\t\t"; |
be2a022c JR |
2018 | e->devid_start = m->devid; |
2019 | e->devid_end = m->aux; | |
2020 | break; | |
2021 | } | |
2022 | e->address_start = PAGE_ALIGN(m->range_start); | |
2023 | e->address_end = e->address_start + PAGE_ALIGN(m->range_length); | |
2024 | e->prot = m->flags >> 1; | |
2025 | ||
02acc43a JR |
2026 | DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x" |
2027 | " range_start: %016llx range_end: %016llx flags: %x\n", s, | |
c5081cd7 SK |
2028 | PCI_BUS_NUM(e->devid_start), PCI_SLOT(e->devid_start), |
2029 | PCI_FUNC(e->devid_start), PCI_BUS_NUM(e->devid_end), | |
02acc43a JR |
2030 | PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end), |
2031 | e->address_start, e->address_end, m->flags); | |
2032 | ||
be2a022c JR |
2033 | list_add_tail(&e->list, &amd_iommu_unity_map); |
2034 | ||
2035 | return 0; | |
2036 | } | |
2037 | ||
b65233a9 | 2038 | /* iterates over all memory definitions we find in the ACPI table */ |
be2a022c JR |
2039 | static int __init init_memory_definitions(struct acpi_table_header *table) |
2040 | { | |
2041 | u8 *p = (u8 *)table, *end = (u8 *)table; | |
2042 | struct ivmd_header *m; | |
2043 | ||
be2a022c JR |
2044 | end += table->length; |
2045 | p += IVRS_HEADER_LENGTH; | |
2046 | ||
2047 | while (p < end) { | |
2048 | m = (struct ivmd_header *)p; | |
2049 | if (m->flags & IVMD_FLAG_EXCL_RANGE) | |
2050 | init_exclusion_range(m); | |
2051 | else if (m->flags & IVMD_FLAG_UNITY_MAP) | |
2052 | init_unity_map_range(m); | |
2053 | ||
2054 | p += m->length; | |
2055 | } | |
2056 | ||
2057 | return 0; | |
2058 | } | |
2059 | ||
9f5f5fb3 | 2060 | /* |
3ac3e5ee | 2061 | * Init the device table to not allow DMA access for devices |
9f5f5fb3 | 2062 | */ |
33f28c59 | 2063 | static void init_device_table_dma(void) |
9f5f5fb3 | 2064 | { |
0de66d5b | 2065 | u32 devid; |
9f5f5fb3 JR |
2066 | |
2067 | for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) { | |
2068 | set_dev_entry_bit(devid, DEV_ENTRY_VALID); | |
2069 | set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION); | |
9f5f5fb3 JR |
2070 | } |
2071 | } | |
2072 | ||
d04e0ba3 JR |
2073 | static void __init uninit_device_table_dma(void) |
2074 | { | |
2075 | u32 devid; | |
2076 | ||
2077 | for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) { | |
2078 | amd_iommu_dev_table[devid].data[0] = 0ULL; | |
2079 | amd_iommu_dev_table[devid].data[1] = 0ULL; | |
2080 | } | |
2081 | } | |
2082 | ||
33f28c59 JR |
2083 | static void init_device_table(void) |
2084 | { | |
2085 | u32 devid; | |
2086 | ||
2087 | if (!amd_iommu_irq_remap) | |
2088 | return; | |
2089 | ||
2090 | for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) | |
2091 | set_dev_entry_bit(devid, DEV_ENTRY_IRQ_TBL_EN); | |
2092 | } | |
2093 | ||
e9bf5197 JR |
2094 | static void iommu_init_flags(struct amd_iommu *iommu) |
2095 | { | |
2096 | iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ? | |
2097 | iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) : | |
2098 | iommu_feature_disable(iommu, CONTROL_HT_TUN_EN); | |
2099 | ||
2100 | iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ? | |
2101 | iommu_feature_enable(iommu, CONTROL_PASSPW_EN) : | |
2102 | iommu_feature_disable(iommu, CONTROL_PASSPW_EN); | |
2103 | ||
2104 | iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ? | |
2105 | iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) : | |
2106 | iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN); | |
2107 | ||
2108 | iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ? | |
2109 | iommu_feature_enable(iommu, CONTROL_ISOC_EN) : | |
2110 | iommu_feature_disable(iommu, CONTROL_ISOC_EN); | |
2111 | ||
2112 | /* | |
2113 | * make IOMMU memory accesses cache coherent | |
2114 | */ | |
2115 | iommu_feature_enable(iommu, CONTROL_COHERENT_EN); | |
1456e9d2 JR |
2116 | |
2117 | /* Set IOTLB invalidation timeout to 1s */ | |
2118 | iommu_set_inv_tlb_timeout(iommu, CTRL_INV_TO_1S); | |
e9bf5197 JR |
2119 | } |
2120 | ||
5bcd757f | 2121 | static void iommu_apply_resume_quirks(struct amd_iommu *iommu) |
4c894f47 | 2122 | { |
5bcd757f MG |
2123 | int i, j; |
2124 | u32 ioc_feature_control; | |
c1bf94ec | 2125 | struct pci_dev *pdev = iommu->root_pdev; |
5bcd757f MG |
2126 | |
2127 | /* RD890 BIOSes may not have completely reconfigured the iommu */ | |
c1bf94ec | 2128 | if (!is_rd890_iommu(iommu->dev) || !pdev) |
5bcd757f MG |
2129 | return; |
2130 | ||
2131 | /* | |
2132 | * First, we need to ensure that the iommu is enabled. This is | |
2133 | * controlled by a register in the northbridge | |
2134 | */ | |
5bcd757f MG |
2135 | |
2136 | /* Select Northbridge indirect register 0x75 and enable writing */ | |
2137 | pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7)); | |
2138 | pci_read_config_dword(pdev, 0x64, &ioc_feature_control); | |
2139 | ||
2140 | /* Enable the iommu */ | |
2141 | if (!(ioc_feature_control & 0x1)) | |
2142 | pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1); | |
2143 | ||
5bcd757f MG |
2144 | /* Restore the iommu BAR */ |
2145 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4, | |
2146 | iommu->stored_addr_lo); | |
2147 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8, | |
2148 | iommu->stored_addr_hi); | |
2149 | ||
2150 | /* Restore the l1 indirect regs for each of the 6 l1s */ | |
2151 | for (i = 0; i < 6; i++) | |
2152 | for (j = 0; j < 0x12; j++) | |
2153 | iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]); | |
2154 | ||
2155 | /* Restore the l2 indirect regs */ | |
2156 | for (i = 0; i < 0x83; i++) | |
2157 | iommu_write_l2(iommu, i, iommu->stored_l2[i]); | |
2158 | ||
2159 | /* Lock PCI setup registers */ | |
2160 | pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4, | |
2161 | iommu->stored_addr_lo | 1); | |
4c894f47 JR |
2162 | } |
2163 | ||
3928aa3f SS |
2164 | static void iommu_enable_ga(struct amd_iommu *iommu) |
2165 | { | |
2166 | #ifdef CONFIG_IRQ_REMAP | |
2167 | switch (amd_iommu_guest_ir) { | |
2168 | case AMD_IOMMU_GUEST_IR_VAPIC: | |
2169 | iommu_feature_enable(iommu, CONTROL_GAM_EN); | |
2170 | /* Fall through */ | |
2171 | case AMD_IOMMU_GUEST_IR_LEGACY_GA: | |
2172 | iommu_feature_enable(iommu, CONTROL_GA_EN); | |
77bdab46 | 2173 | iommu->irte_ops = &irte_128_ops; |
3928aa3f SS |
2174 | break; |
2175 | default: | |
77bdab46 | 2176 | iommu->irte_ops = &irte_32_ops; |
3928aa3f SS |
2177 | break; |
2178 | } | |
2179 | #endif | |
2180 | } | |
2181 | ||
78d313c6 BH |
2182 | static void early_enable_iommu(struct amd_iommu *iommu) |
2183 | { | |
2184 | iommu_disable(iommu); | |
2185 | iommu_init_flags(iommu); | |
2186 | iommu_set_device_table(iommu); | |
2187 | iommu_enable_command_buffer(iommu); | |
2188 | iommu_enable_event_buffer(iommu); | |
2189 | iommu_set_exclusion_range(iommu); | |
2190 | iommu_enable_ga(iommu); | |
90fcffd9 | 2191 | iommu_enable_xt(iommu); |
78d313c6 BH |
2192 | iommu_enable(iommu); |
2193 | iommu_flush_all_caches(iommu); | |
2194 | } | |
2195 | ||
b65233a9 JR |
2196 | /* |
2197 | * This function finally enables all IOMMUs found in the system after | |
3ac3e5ee BH |
2198 | * they have been initialized. |
2199 | * | |
2200 | * Or if in kdump kernel and IOMMUs are all pre-enabled, try to copy | |
2201 | * the old content of device table entries. Not this case or copy failed, | |
2202 | * just continue as normal kernel does. | |
b65233a9 | 2203 | */ |
11ee5ac4 | 2204 | static void early_enable_iommus(void) |
8736197b JR |
2205 | { |
2206 | struct amd_iommu *iommu; | |
2207 | ||
3ac3e5ee BH |
2208 | |
2209 | if (!copy_device_table()) { | |
2210 | /* | |
2211 | * If come here because of failure in copying device table from old | |
2212 | * kernel with all IOMMUs enabled, print error message and try to | |
2213 | * free allocated old_dev_tbl_cpy. | |
2214 | */ | |
2215 | if (amd_iommu_pre_enabled) | |
2216 | pr_err("Failed to copy DEV table from previous kernel.\n"); | |
2217 | if (old_dev_tbl_cpy != NULL) | |
2218 | free_pages((unsigned long)old_dev_tbl_cpy, | |
2219 | get_order(dev_table_size)); | |
2220 | ||
2221 | for_each_iommu(iommu) { | |
2222 | clear_translation_pre_enabled(iommu); | |
2223 | early_enable_iommu(iommu); | |
2224 | } | |
2225 | } else { | |
2226 | pr_info("Copied DEV table from previous kernel.\n"); | |
2227 | free_pages((unsigned long)amd_iommu_dev_table, | |
2228 | get_order(dev_table_size)); | |
2229 | amd_iommu_dev_table = old_dev_tbl_cpy; | |
2230 | for_each_iommu(iommu) { | |
2231 | iommu_disable_command_buffer(iommu); | |
2232 | iommu_disable_event_buffer(iommu); | |
2233 | iommu_enable_command_buffer(iommu); | |
2234 | iommu_enable_event_buffer(iommu); | |
2235 | iommu_enable_ga(iommu); | |
90fcffd9 | 2236 | iommu_enable_xt(iommu); |
3ac3e5ee BH |
2237 | iommu_set_device_table(iommu); |
2238 | iommu_flush_all_caches(iommu); | |
2239 | } | |
8736197b | 2240 | } |
d98de49a SS |
2241 | |
2242 | #ifdef CONFIG_IRQ_REMAP | |
2243 | if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) | |
2244 | amd_iommu_irq_ops.capability |= (1 << IRQ_POSTING_CAP); | |
2245 | #endif | |
8736197b JR |
2246 | } |
2247 | ||
11ee5ac4 JR |
2248 | static void enable_iommus_v2(void) |
2249 | { | |
2250 | struct amd_iommu *iommu; | |
2251 | ||
2252 | for_each_iommu(iommu) { | |
2253 | iommu_enable_ppr_log(iommu); | |
2254 | iommu_enable_gt(iommu); | |
2255 | } | |
2256 | } | |
2257 | ||
2258 | static void enable_iommus(void) | |
2259 | { | |
2260 | early_enable_iommus(); | |
2261 | ||
2262 | enable_iommus_v2(); | |
2263 | } | |
2264 | ||
92ac4320 JR |
2265 | static void disable_iommus(void) |
2266 | { | |
2267 | struct amd_iommu *iommu; | |
2268 | ||
2269 | for_each_iommu(iommu) | |
2270 | iommu_disable(iommu); | |
d98de49a SS |
2271 | |
2272 | #ifdef CONFIG_IRQ_REMAP | |
2273 | if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) | |
2274 | amd_iommu_irq_ops.capability &= ~(1 << IRQ_POSTING_CAP); | |
2275 | #endif | |
92ac4320 JR |
2276 | } |
2277 | ||
7441e9cb JR |
2278 | /* |
2279 | * Suspend/Resume support | |
2280 | * disable suspend until real resume implemented | |
2281 | */ | |
2282 | ||
f3c6ea1b | 2283 | static void amd_iommu_resume(void) |
7441e9cb | 2284 | { |
5bcd757f MG |
2285 | struct amd_iommu *iommu; |
2286 | ||
2287 | for_each_iommu(iommu) | |
2288 | iommu_apply_resume_quirks(iommu); | |
2289 | ||
736501ee JR |
2290 | /* re-load the hardware */ |
2291 | enable_iommus(); | |
3d9761e7 JR |
2292 | |
2293 | amd_iommu_enable_interrupts(); | |
7441e9cb JR |
2294 | } |
2295 | ||
f3c6ea1b | 2296 | static int amd_iommu_suspend(void) |
7441e9cb | 2297 | { |
736501ee JR |
2298 | /* disable IOMMUs to go out of the way for BIOS */ |
2299 | disable_iommus(); | |
2300 | ||
2301 | return 0; | |
7441e9cb JR |
2302 | } |
2303 | ||
f3c6ea1b | 2304 | static struct syscore_ops amd_iommu_syscore_ops = { |
7441e9cb JR |
2305 | .suspend = amd_iommu_suspend, |
2306 | .resume = amd_iommu_resume, | |
2307 | }; | |
2308 | ||
90b3eb03 | 2309 | static void __init free_iommu_resources(void) |
8704a1ba | 2310 | { |
ebcfa284 | 2311 | kmemleak_free(irq_lookup_table); |
0ea2c422 JR |
2312 | free_pages((unsigned long)irq_lookup_table, |
2313 | get_order(rlookup_table_size)); | |
f6019271 | 2314 | irq_lookup_table = NULL; |
8704a1ba | 2315 | |
a591989a JL |
2316 | kmem_cache_destroy(amd_iommu_irq_cache); |
2317 | amd_iommu_irq_cache = NULL; | |
8704a1ba JR |
2318 | |
2319 | free_pages((unsigned long)amd_iommu_rlookup_table, | |
2320 | get_order(rlookup_table_size)); | |
f6019271 | 2321 | amd_iommu_rlookup_table = NULL; |
8704a1ba JR |
2322 | |
2323 | free_pages((unsigned long)amd_iommu_alias_table, | |
2324 | get_order(alias_table_size)); | |
f6019271 | 2325 | amd_iommu_alias_table = NULL; |
8704a1ba JR |
2326 | |
2327 | free_pages((unsigned long)amd_iommu_dev_table, | |
2328 | get_order(dev_table_size)); | |
f6019271 | 2329 | amd_iommu_dev_table = NULL; |
8704a1ba JR |
2330 | |
2331 | free_iommu_all(); | |
2332 | ||
8704a1ba JR |
2333 | #ifdef CONFIG_GART_IOMMU |
2334 | /* | |
2335 | * We failed to initialize the AMD IOMMU - try fallback to GART | |
2336 | * if possible. | |
2337 | */ | |
2338 | gart_iommu_init(); | |
2339 | ||
2340 | #endif | |
2341 | } | |
2342 | ||
c2ff5cf5 JR |
2343 | /* SB IOAPIC is always on this device in AMD systems */ |
2344 | #define IOAPIC_SB_DEVID ((0x00 << 8) | PCI_DEVFN(0x14, 0)) | |
2345 | ||
eb1eb7ae JR |
2346 | static bool __init check_ioapic_information(void) |
2347 | { | |
dfbb6d47 | 2348 | const char *fw_bug = FW_BUG; |
c2ff5cf5 | 2349 | bool ret, has_sb_ioapic; |
eb1eb7ae JR |
2350 | int idx; |
2351 | ||
c2ff5cf5 JR |
2352 | has_sb_ioapic = false; |
2353 | ret = false; | |
eb1eb7ae | 2354 | |
dfbb6d47 JR |
2355 | /* |
2356 | * If we have map overrides on the kernel command line the | |
2357 | * messages in this function might not describe firmware bugs | |
2358 | * anymore - so be careful | |
2359 | */ | |
2360 | if (cmdline_maps) | |
2361 | fw_bug = ""; | |
2362 | ||
c2ff5cf5 JR |
2363 | for (idx = 0; idx < nr_ioapics; idx++) { |
2364 | int devid, id = mpc_ioapic_id(idx); | |
2365 | ||
2366 | devid = get_ioapic_devid(id); | |
2367 | if (devid < 0) { | |
dfbb6d47 JR |
2368 | pr_err("%sAMD-Vi: IOAPIC[%d] not in IVRS table\n", |
2369 | fw_bug, id); | |
c2ff5cf5 JR |
2370 | ret = false; |
2371 | } else if (devid == IOAPIC_SB_DEVID) { | |
2372 | has_sb_ioapic = true; | |
2373 | ret = true; | |
eb1eb7ae JR |
2374 | } |
2375 | } | |
2376 | ||
c2ff5cf5 JR |
2377 | if (!has_sb_ioapic) { |
2378 | /* | |
2379 | * We expect the SB IOAPIC to be listed in the IVRS | |
2380 | * table. The system timer is connected to the SB IOAPIC | |
2381 | * and if we don't have it in the list the system will | |
2382 | * panic at boot time. This situation usually happens | |
2383 | * when the BIOS is buggy and provides us the wrong | |
2384 | * device id for the IOAPIC in the system. | |
2385 | */ | |
dfbb6d47 | 2386 | pr_err("%sAMD-Vi: No southbridge IOAPIC found\n", fw_bug); |
c2ff5cf5 JR |
2387 | } |
2388 | ||
2389 | if (!ret) | |
dfbb6d47 | 2390 | pr_err("AMD-Vi: Disabling interrupt remapping\n"); |
c2ff5cf5 JR |
2391 | |
2392 | return ret; | |
eb1eb7ae JR |
2393 | } |
2394 | ||
d04e0ba3 JR |
2395 | static void __init free_dma_resources(void) |
2396 | { | |
d04e0ba3 JR |
2397 | free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, |
2398 | get_order(MAX_DOMAIN_ID/8)); | |
f6019271 | 2399 | amd_iommu_pd_alloc_bitmap = NULL; |
d04e0ba3 JR |
2400 | |
2401 | free_unity_maps(); | |
2402 | } | |
2403 | ||
b65233a9 | 2404 | /* |
8704a1ba JR |
2405 | * This is the hardware init function for AMD IOMMU in the system. |
2406 | * This function is called either from amd_iommu_init or from the interrupt | |
2407 | * remapping setup code. | |
b65233a9 JR |
2408 | * |
2409 | * This function basically parses the ACPI table for AMD IOMMU (IVRS) | |
8c7142f5 | 2410 | * four times: |
b65233a9 | 2411 | * |
8c7142f5 SS |
2412 | * 1 pass) Discover the most comprehensive IVHD type to use. |
2413 | * | |
2414 | * 2 pass) Find the highest PCI device id the driver has to handle. | |
b65233a9 JR |
2415 | * Upon this information the size of the data structures is |
2416 | * determined that needs to be allocated. | |
2417 | * | |
8c7142f5 | 2418 | * 3 pass) Initialize the data structures just allocated with the |
b65233a9 JR |
2419 | * information in the ACPI table about available AMD IOMMUs |
2420 | * in the system. It also maps the PCI devices in the | |
2421 | * system to specific IOMMUs | |
2422 | * | |
8c7142f5 | 2423 | * 4 pass) After the basic data structures are allocated and |
b65233a9 JR |
2424 | * initialized we update them with information about memory |
2425 | * remapping requirements parsed out of the ACPI table in | |
2426 | * this last pass. | |
2427 | * | |
8704a1ba JR |
2428 | * After everything is set up the IOMMUs are enabled and the necessary |
2429 | * hotplug and suspend notifiers are registered. | |
b65233a9 | 2430 | */ |
643511b3 | 2431 | static int __init early_amd_iommu_init(void) |
fe74c9cf | 2432 | { |
02f3b3f5 | 2433 | struct acpi_table_header *ivrs_base; |
02f3b3f5 | 2434 | acpi_status status; |
3928aa3f | 2435 | int i, remap_cache_sz, ret = 0; |
fe74c9cf | 2436 | |
643511b3 | 2437 | if (!amd_iommu_detected) |
8704a1ba JR |
2438 | return -ENODEV; |
2439 | ||
6b11d1d6 | 2440 | status = acpi_get_table("IVRS", 0, &ivrs_base); |
02f3b3f5 JR |
2441 | if (status == AE_NOT_FOUND) |
2442 | return -ENODEV; | |
2443 | else if (ACPI_FAILURE(status)) { | |
2444 | const char *err = acpi_format_exception(status); | |
2445 | pr_err("AMD-Vi: IVRS table error: %s\n", err); | |
2446 | return -EINVAL; | |
2447 | } | |
2448 | ||
8c7142f5 SS |
2449 | /* |
2450 | * Validate checksum here so we don't need to do it when | |
2451 | * we actually parse the table | |
2452 | */ | |
2453 | ret = check_ivrs_checksum(ivrs_base); | |
2454 | if (ret) | |
99e8ccd3 | 2455 | goto out; |
8c7142f5 SS |
2456 | |
2457 | amd_iommu_target_ivhd_type = get_highest_supported_ivhd_type(ivrs_base); | |
2458 | DUMP_printk("Using IVHD type %#x\n", amd_iommu_target_ivhd_type); | |
2459 | ||
fe74c9cf JR |
2460 | /* |
2461 | * First parse ACPI tables to find the largest Bus/Dev/Func | |
2462 | * we need to handle. Upon this information the shared data | |
2463 | * structures for the IOMMUs in the system will be allocated | |
2464 | */ | |
2c0ae172 JR |
2465 | ret = find_last_devid_acpi(ivrs_base); |
2466 | if (ret) | |
3551a708 JR |
2467 | goto out; |
2468 | ||
c571484e JR |
2469 | dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE); |
2470 | alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE); | |
2471 | rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE); | |
fe74c9cf | 2472 | |
fe74c9cf | 2473 | /* Device table - directly used by all IOMMUs */ |
8704a1ba | 2474 | ret = -ENOMEM; |
b336781b BH |
2475 | amd_iommu_dev_table = (void *)__get_free_pages( |
2476 | GFP_KERNEL | __GFP_ZERO | GFP_DMA32, | |
fe74c9cf JR |
2477 | get_order(dev_table_size)); |
2478 | if (amd_iommu_dev_table == NULL) | |
2479 | goto out; | |
2480 | ||
2481 | /* | |
2482 | * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the | |
2483 | * IOMMU see for that device | |
2484 | */ | |
2485 | amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL, | |
2486 | get_order(alias_table_size)); | |
2487 | if (amd_iommu_alias_table == NULL) | |
2c0ae172 | 2488 | goto out; |
fe74c9cf JR |
2489 | |
2490 | /* IOMMU rlookup table - find the IOMMU for a specific device */ | |
83fd5cc6 JR |
2491 | amd_iommu_rlookup_table = (void *)__get_free_pages( |
2492 | GFP_KERNEL | __GFP_ZERO, | |
fe74c9cf JR |
2493 | get_order(rlookup_table_size)); |
2494 | if (amd_iommu_rlookup_table == NULL) | |
2c0ae172 | 2495 | goto out; |
fe74c9cf | 2496 | |
5dc8bff0 JR |
2497 | amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages( |
2498 | GFP_KERNEL | __GFP_ZERO, | |
fe74c9cf JR |
2499 | get_order(MAX_DOMAIN_ID/8)); |
2500 | if (amd_iommu_pd_alloc_bitmap == NULL) | |
2c0ae172 | 2501 | goto out; |
fe74c9cf JR |
2502 | |
2503 | /* | |
5dc8bff0 | 2504 | * let all alias entries point to itself |
fe74c9cf | 2505 | */ |
3a61ec38 | 2506 | for (i = 0; i <= amd_iommu_last_bdf; ++i) |
fe74c9cf JR |
2507 | amd_iommu_alias_table[i] = i; |
2508 | ||
fe74c9cf JR |
2509 | /* |
2510 | * never allocate domain 0 because its used as the non-allocated and | |
2511 | * error value placeholder | |
2512 | */ | |
5c87f62d | 2513 | __set_bit(0, amd_iommu_pd_alloc_bitmap); |
fe74c9cf | 2514 | |
aeb26f55 JR |
2515 | spin_lock_init(&amd_iommu_pd_lock); |
2516 | ||
fe74c9cf JR |
2517 | /* |
2518 | * now the data structures are allocated and basically initialized | |
2519 | * start the real acpi table scan | |
2520 | */ | |
02f3b3f5 JR |
2521 | ret = init_iommu_all(ivrs_base); |
2522 | if (ret) | |
2c0ae172 | 2523 | goto out; |
fe74c9cf | 2524 | |
11123741 | 2525 | /* Disable any previously enabled IOMMUs */ |
20b46dff BH |
2526 | if (!is_kdump_kernel() || amd_iommu_disabled) |
2527 | disable_iommus(); | |
11123741 | 2528 | |
eb1eb7ae JR |
2529 | if (amd_iommu_irq_remap) |
2530 | amd_iommu_irq_remap = check_ioapic_information(); | |
2531 | ||
05152a04 JR |
2532 | if (amd_iommu_irq_remap) { |
2533 | /* | |
2534 | * Interrupt remapping enabled, create kmem_cache for the | |
2535 | * remapping tables. | |
2536 | */ | |
83ed9c13 | 2537 | ret = -ENOMEM; |
3928aa3f SS |
2538 | if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir)) |
2539 | remap_cache_sz = MAX_IRQS_PER_TABLE * sizeof(u32); | |
2540 | else | |
2541 | remap_cache_sz = MAX_IRQS_PER_TABLE * (sizeof(u64) * 2); | |
05152a04 | 2542 | amd_iommu_irq_cache = kmem_cache_create("irq_remap_cache", |
3928aa3f SS |
2543 | remap_cache_sz, |
2544 | IRQ_TABLE_ALIGNMENT, | |
2545 | 0, NULL); | |
05152a04 JR |
2546 | if (!amd_iommu_irq_cache) |
2547 | goto out; | |
0ea2c422 JR |
2548 | |
2549 | irq_lookup_table = (void *)__get_free_pages( | |
2550 | GFP_KERNEL | __GFP_ZERO, | |
2551 | get_order(rlookup_table_size)); | |
ebcfa284 LS |
2552 | kmemleak_alloc(irq_lookup_table, rlookup_table_size, |
2553 | 1, GFP_KERNEL); | |
0ea2c422 JR |
2554 | if (!irq_lookup_table) |
2555 | goto out; | |
05152a04 JR |
2556 | } |
2557 | ||
02f3b3f5 JR |
2558 | ret = init_memory_definitions(ivrs_base); |
2559 | if (ret) | |
2c0ae172 | 2560 | goto out; |
3551a708 | 2561 | |
eb1eb7ae JR |
2562 | /* init the device table */ |
2563 | init_device_table(); | |
2564 | ||
8704a1ba | 2565 | out: |
02f3b3f5 | 2566 | /* Don't leak any ACPI memory */ |
6b11d1d6 | 2567 | acpi_put_table(ivrs_base); |
02f3b3f5 JR |
2568 | ivrs_base = NULL; |
2569 | ||
643511b3 JR |
2570 | return ret; |
2571 | } | |
2572 | ||
ae295142 | 2573 | static int amd_iommu_enable_interrupts(void) |
3d9761e7 JR |
2574 | { |
2575 | struct amd_iommu *iommu; | |
2576 | int ret = 0; | |
2577 | ||
2578 | for_each_iommu(iommu) { | |
2579 | ret = iommu_init_msi(iommu); | |
2580 | if (ret) | |
2581 | goto out; | |
2582 | } | |
2583 | ||
2584 | out: | |
2585 | return ret; | |
2586 | } | |
2587 | ||
02f3b3f5 JR |
2588 | static bool detect_ivrs(void) |
2589 | { | |
2590 | struct acpi_table_header *ivrs_base; | |
02f3b3f5 JR |
2591 | acpi_status status; |
2592 | ||
6b11d1d6 | 2593 | status = acpi_get_table("IVRS", 0, &ivrs_base); |
02f3b3f5 JR |
2594 | if (status == AE_NOT_FOUND) |
2595 | return false; | |
2596 | else if (ACPI_FAILURE(status)) { | |
2597 | const char *err = acpi_format_exception(status); | |
2598 | pr_err("AMD-Vi: IVRS table error: %s\n", err); | |
2599 | return false; | |
2600 | } | |
2601 | ||
6b11d1d6 | 2602 | acpi_put_table(ivrs_base); |
02f3b3f5 | 2603 | |
1adb7d31 JR |
2604 | /* Make sure ACS will be enabled during PCI probe */ |
2605 | pci_request_acs(); | |
2606 | ||
02f3b3f5 JR |
2607 | return true; |
2608 | } | |
2609 | ||
2c0ae172 | 2610 | /**************************************************************************** |
8704a1ba | 2611 | * |
2c0ae172 JR |
2612 | * AMD IOMMU Initialization State Machine |
2613 | * | |
2614 | ****************************************************************************/ | |
2615 | ||
2616 | static int __init state_next(void) | |
8704a1ba JR |
2617 | { |
2618 | int ret = 0; | |
2619 | ||
2c0ae172 JR |
2620 | switch (init_state) { |
2621 | case IOMMU_START_STATE: | |
2622 | if (!detect_ivrs()) { | |
2623 | init_state = IOMMU_NOT_FOUND; | |
2624 | ret = -ENODEV; | |
2625 | } else { | |
2626 | init_state = IOMMU_IVRS_DETECTED; | |
2627 | } | |
2628 | break; | |
2629 | case IOMMU_IVRS_DETECTED: | |
2630 | ret = early_amd_iommu_init(); | |
2631 | init_state = ret ? IOMMU_INIT_ERROR : IOMMU_ACPI_FINISHED; | |
7ad820e4 JR |
2632 | if (init_state == IOMMU_ACPI_FINISHED && amd_iommu_disabled) { |
2633 | pr_info("AMD-Vi: AMD IOMMU disabled on kernel command-line\n"); | |
2634 | free_dma_resources(); | |
2635 | free_iommu_resources(); | |
2636 | init_state = IOMMU_CMDLINE_DISABLED; | |
2637 | ret = -EINVAL; | |
2638 | } | |
2c0ae172 JR |
2639 | break; |
2640 | case IOMMU_ACPI_FINISHED: | |
2641 | early_enable_iommus(); | |
2c0ae172 JR |
2642 | x86_platform.iommu_shutdown = disable_iommus; |
2643 | init_state = IOMMU_ENABLED; | |
2644 | break; | |
2645 | case IOMMU_ENABLED: | |
74ddda71 | 2646 | register_syscore_ops(&amd_iommu_syscore_ops); |
2c0ae172 JR |
2647 | ret = amd_iommu_init_pci(); |
2648 | init_state = ret ? IOMMU_INIT_ERROR : IOMMU_PCI_INIT; | |
2649 | enable_iommus_v2(); | |
2650 | break; | |
2651 | case IOMMU_PCI_INIT: | |
2652 | ret = amd_iommu_enable_interrupts(); | |
2653 | init_state = ret ? IOMMU_INIT_ERROR : IOMMU_INTERRUPTS_EN; | |
2654 | break; | |
2655 | case IOMMU_INTERRUPTS_EN: | |
1e6a7b04 | 2656 | ret = amd_iommu_init_dma_ops(); |
2c0ae172 JR |
2657 | init_state = ret ? IOMMU_INIT_ERROR : IOMMU_DMA_OPS; |
2658 | break; | |
2659 | case IOMMU_DMA_OPS: | |
2660 | init_state = IOMMU_INITIALIZED; | |
2661 | break; | |
2662 | case IOMMU_INITIALIZED: | |
2663 | /* Nothing to do */ | |
2664 | break; | |
2665 | case IOMMU_NOT_FOUND: | |
2666 | case IOMMU_INIT_ERROR: | |
1b1e942e | 2667 | case IOMMU_CMDLINE_DISABLED: |
2c0ae172 JR |
2668 | /* Error states => do nothing */ |
2669 | ret = -EINVAL; | |
2670 | break; | |
2671 | default: | |
2672 | /* Unknown state */ | |
2673 | BUG(); | |
2674 | } | |
3d9761e7 | 2675 | |
2c0ae172 JR |
2676 | return ret; |
2677 | } | |
7441e9cb | 2678 | |
2c0ae172 JR |
2679 | static int __init iommu_go_to_state(enum iommu_init_state state) |
2680 | { | |
151b0903 | 2681 | int ret = -EINVAL; |
f5325094 | 2682 | |
2c0ae172 | 2683 | while (init_state != state) { |
1b1e942e JR |
2684 | if (init_state == IOMMU_NOT_FOUND || |
2685 | init_state == IOMMU_INIT_ERROR || | |
2686 | init_state == IOMMU_CMDLINE_DISABLED) | |
2c0ae172 | 2687 | break; |
151b0903 | 2688 | ret = state_next(); |
2c0ae172 | 2689 | } |
f2f12b6f | 2690 | |
fe74c9cf | 2691 | return ret; |
2c0ae172 | 2692 | } |
fe74c9cf | 2693 | |
6b474b82 JR |
2694 | #ifdef CONFIG_IRQ_REMAP |
2695 | int __init amd_iommu_prepare(void) | |
2696 | { | |
3f4cb7c0 TG |
2697 | int ret; |
2698 | ||
7fa1c842 | 2699 | amd_iommu_irq_remap = true; |
84d07793 | 2700 | |
3f4cb7c0 TG |
2701 | ret = iommu_go_to_state(IOMMU_ACPI_FINISHED); |
2702 | if (ret) | |
2703 | return ret; | |
2704 | return amd_iommu_irq_remap ? 0 : -ENODEV; | |
6b474b82 | 2705 | } |
d7f07769 | 2706 | |
6b474b82 JR |
2707 | int __init amd_iommu_enable(void) |
2708 | { | |
2709 | int ret; | |
2710 | ||
2711 | ret = iommu_go_to_state(IOMMU_ENABLED); | |
2712 | if (ret) | |
2713 | return ret; | |
d7f07769 | 2714 | |
6b474b82 | 2715 | irq_remapping_enabled = 1; |
90fcffd9 | 2716 | return amd_iommu_xt_mode; |
6b474b82 JR |
2717 | } |
2718 | ||
2719 | void amd_iommu_disable(void) | |
2720 | { | |
2721 | amd_iommu_suspend(); | |
2722 | } | |
2723 | ||
2724 | int amd_iommu_reenable(int mode) | |
2725 | { | |
2726 | amd_iommu_resume(); | |
2727 | ||
2728 | return 0; | |
2729 | } | |
d7f07769 | 2730 | |
6b474b82 JR |
2731 | int __init amd_iommu_enable_faulting(void) |
2732 | { | |
2733 | /* We enable MSI later when PCI is initialized */ | |
2734 | return 0; | |
2735 | } | |
2736 | #endif | |
d7f07769 | 2737 | |
2c0ae172 JR |
2738 | /* |
2739 | * This is the core init function for AMD IOMMU hardware in the system. | |
2740 | * This function is called from the generic x86 DMA layer initialization | |
2741 | * code. | |
2742 | */ | |
2743 | static int __init amd_iommu_init(void) | |
2744 | { | |
7d0f5fd3 | 2745 | struct amd_iommu *iommu; |
2c0ae172 JR |
2746 | int ret; |
2747 | ||
2748 | ret = iommu_go_to_state(IOMMU_INITIALIZED); | |
2749 | if (ret) { | |
d04e0ba3 JR |
2750 | free_dma_resources(); |
2751 | if (!irq_remapping_enabled) { | |
2752 | disable_iommus(); | |
90b3eb03 | 2753 | free_iommu_resources(); |
d04e0ba3 | 2754 | } else { |
d04e0ba3 JR |
2755 | uninit_device_table_dma(); |
2756 | for_each_iommu(iommu) | |
2757 | iommu_flush_all_caches(iommu); | |
2758 | } | |
2c0ae172 JR |
2759 | } |
2760 | ||
7d0f5fd3 GH |
2761 | for_each_iommu(iommu) |
2762 | amd_iommu_debugfs_setup(iommu); | |
2763 | ||
2c0ae172 | 2764 | return ret; |
fe74c9cf JR |
2765 | } |
2766 | ||
2543a786 TL |
2767 | static bool amd_iommu_sme_check(void) |
2768 | { | |
2769 | if (!sme_active() || (boot_cpu_data.x86 != 0x17)) | |
2770 | return true; | |
2771 | ||
2772 | /* For Fam17h, a specific level of support is required */ | |
2773 | if (boot_cpu_data.microcode >= 0x08001205) | |
2774 | return true; | |
2775 | ||
2776 | if ((boot_cpu_data.microcode >= 0x08001126) && | |
2777 | (boot_cpu_data.microcode <= 0x080011ff)) | |
2778 | return true; | |
2779 | ||
2780 | pr_notice("AMD-Vi: IOMMU not currently supported when SME is active\n"); | |
2781 | ||
2782 | return false; | |
2783 | } | |
2784 | ||
b65233a9 JR |
2785 | /**************************************************************************** |
2786 | * | |
2787 | * Early detect code. This code runs at IOMMU detection time in the DMA | |
2788 | * layer. It just looks if there is an IVRS ACPI table to detect AMD | |
2789 | * IOMMUs | |
2790 | * | |
2791 | ****************************************************************************/ | |
480125ba | 2792 | int __init amd_iommu_detect(void) |
ae7877de | 2793 | { |
2c0ae172 | 2794 | int ret; |
02f3b3f5 | 2795 | |
75f1cdf1 | 2796 | if (no_iommu || (iommu_detected && !gart_iommu_aperture)) |
480125ba | 2797 | return -ENODEV; |
ae7877de | 2798 | |
2543a786 TL |
2799 | if (!amd_iommu_sme_check()) |
2800 | return -ENODEV; | |
2801 | ||
2c0ae172 JR |
2802 | ret = iommu_go_to_state(IOMMU_IVRS_DETECTED); |
2803 | if (ret) | |
2804 | return ret; | |
11bd04f6 | 2805 | |
02f3b3f5 JR |
2806 | amd_iommu_detected = true; |
2807 | iommu_detected = 1; | |
2808 | x86_init.iommu.iommu_init = amd_iommu_init; | |
2809 | ||
4781bc42 | 2810 | return 1; |
ae7877de JR |
2811 | } |
2812 | ||
b65233a9 JR |
2813 | /**************************************************************************** |
2814 | * | |
2815 | * Parsing functions for the AMD IOMMU specific kernel command line | |
2816 | * options. | |
2817 | * | |
2818 | ****************************************************************************/ | |
2819 | ||
fefda117 JR |
2820 | static int __init parse_amd_iommu_dump(char *str) |
2821 | { | |
2822 | amd_iommu_dump = true; | |
2823 | ||
2824 | return 1; | |
2825 | } | |
2826 | ||
3928aa3f SS |
2827 | static int __init parse_amd_iommu_intr(char *str) |
2828 | { | |
2829 | for (; *str; ++str) { | |
2830 | if (strncmp(str, "legacy", 6) == 0) { | |
2831 | amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_LEGACY; | |
2832 | break; | |
2833 | } | |
2834 | if (strncmp(str, "vapic", 5) == 0) { | |
2835 | amd_iommu_guest_ir = AMD_IOMMU_GUEST_IR_VAPIC; | |
2836 | break; | |
2837 | } | |
2838 | } | |
2839 | return 1; | |
2840 | } | |
2841 | ||
918ad6c5 JR |
2842 | static int __init parse_amd_iommu_options(char *str) |
2843 | { | |
2844 | for (; *str; ++str) { | |
695b5676 | 2845 | if (strncmp(str, "fullflush", 9) == 0) |
afa9fdc2 | 2846 | amd_iommu_unmap_flush = true; |
a5235725 JR |
2847 | if (strncmp(str, "off", 3) == 0) |
2848 | amd_iommu_disabled = true; | |
5abcdba4 JR |
2849 | if (strncmp(str, "force_isolation", 15) == 0) |
2850 | amd_iommu_force_isolation = true; | |
918ad6c5 JR |
2851 | } |
2852 | ||
2853 | return 1; | |
2854 | } | |
2855 | ||
440e8998 JR |
2856 | static int __init parse_ivrs_ioapic(char *str) |
2857 | { | |
2858 | unsigned int bus, dev, fn; | |
2859 | int ret, id, i; | |
2860 | u16 devid; | |
2861 | ||
2862 | ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn); | |
2863 | ||
2864 | if (ret != 4) { | |
2865 | pr_err("AMD-Vi: Invalid command line: ivrs_ioapic%s\n", str); | |
2866 | return 1; | |
2867 | } | |
2868 | ||
2869 | if (early_ioapic_map_size == EARLY_MAP_SIZE) { | |
2870 | pr_err("AMD-Vi: Early IOAPIC map overflow - ignoring ivrs_ioapic%s\n", | |
2871 | str); | |
2872 | return 1; | |
2873 | } | |
2874 | ||
2875 | devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7); | |
2876 | ||
dfbb6d47 | 2877 | cmdline_maps = true; |
440e8998 JR |
2878 | i = early_ioapic_map_size++; |
2879 | early_ioapic_map[i].id = id; | |
2880 | early_ioapic_map[i].devid = devid; | |
2881 | early_ioapic_map[i].cmd_line = true; | |
2882 | ||
2883 | return 1; | |
2884 | } | |
2885 | ||
2886 | static int __init parse_ivrs_hpet(char *str) | |
2887 | { | |
2888 | unsigned int bus, dev, fn; | |
2889 | int ret, id, i; | |
2890 | u16 devid; | |
2891 | ||
2892 | ret = sscanf(str, "[%d]=%x:%x.%x", &id, &bus, &dev, &fn); | |
2893 | ||
2894 | if (ret != 4) { | |
2895 | pr_err("AMD-Vi: Invalid command line: ivrs_hpet%s\n", str); | |
2896 | return 1; | |
2897 | } | |
2898 | ||
2899 | if (early_hpet_map_size == EARLY_MAP_SIZE) { | |
2900 | pr_err("AMD-Vi: Early HPET map overflow - ignoring ivrs_hpet%s\n", | |
2901 | str); | |
2902 | return 1; | |
2903 | } | |
2904 | ||
2905 | devid = ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7); | |
2906 | ||
dfbb6d47 | 2907 | cmdline_maps = true; |
440e8998 JR |
2908 | i = early_hpet_map_size++; |
2909 | early_hpet_map[i].id = id; | |
2910 | early_hpet_map[i].devid = devid; | |
2911 | early_hpet_map[i].cmd_line = true; | |
2912 | ||
2913 | return 1; | |
2914 | } | |
2915 | ||
ca3bf5d4 SS |
2916 | static int __init parse_ivrs_acpihid(char *str) |
2917 | { | |
2918 | u32 bus, dev, fn; | |
2919 | char *hid, *uid, *p; | |
2920 | char acpiid[ACPIHID_UID_LEN + ACPIHID_HID_LEN] = {0}; | |
2921 | int ret, i; | |
2922 | ||
2923 | ret = sscanf(str, "[%x:%x.%x]=%s", &bus, &dev, &fn, acpiid); | |
2924 | if (ret != 4) { | |
2925 | pr_err("AMD-Vi: Invalid command line: ivrs_acpihid(%s)\n", str); | |
2926 | return 1; | |
2927 | } | |
2928 | ||
2929 | p = acpiid; | |
2930 | hid = strsep(&p, ":"); | |
2931 | uid = p; | |
2932 | ||
2933 | if (!hid || !(*hid) || !uid) { | |
2934 | pr_err("AMD-Vi: Invalid command line: hid or uid\n"); | |
2935 | return 1; | |
2936 | } | |
2937 | ||
2938 | i = early_acpihid_map_size++; | |
2939 | memcpy(early_acpihid_map[i].hid, hid, strlen(hid)); | |
2940 | memcpy(early_acpihid_map[i].uid, uid, strlen(uid)); | |
2941 | early_acpihid_map[i].devid = | |
2942 | ((bus & 0xff) << 8) | ((dev & 0x1f) << 3) | (fn & 0x7); | |
2943 | early_acpihid_map[i].cmd_line = true; | |
2944 | ||
2945 | return 1; | |
2946 | } | |
2947 | ||
440e8998 JR |
2948 | __setup("amd_iommu_dump", parse_amd_iommu_dump); |
2949 | __setup("amd_iommu=", parse_amd_iommu_options); | |
3928aa3f | 2950 | __setup("amd_iommu_intr=", parse_amd_iommu_intr); |
440e8998 JR |
2951 | __setup("ivrs_ioapic", parse_ivrs_ioapic); |
2952 | __setup("ivrs_hpet", parse_ivrs_hpet); | |
ca3bf5d4 | 2953 | __setup("ivrs_acpihid", parse_ivrs_acpihid); |
22e6daf4 KRW |
2954 | |
2955 | IOMMU_INIT_FINISH(amd_iommu_detect, | |
2956 | gart_iommu_hole_init, | |
98f1ad25 JR |
2957 | NULL, |
2958 | NULL); | |
400a28a0 JR |
2959 | |
2960 | bool amd_iommu_v2_supported(void) | |
2961 | { | |
2962 | return amd_iommu_v2_present; | |
2963 | } | |
2964 | EXPORT_SYMBOL(amd_iommu_v2_supported); | |
30861ddc | 2965 | |
f5863a00 SS |
2966 | struct amd_iommu *get_amd_iommu(unsigned int idx) |
2967 | { | |
2968 | unsigned int i = 0; | |
2969 | struct amd_iommu *iommu; | |
2970 | ||
2971 | for_each_iommu(iommu) | |
2972 | if (i++ == idx) | |
2973 | return iommu; | |
2974 | return NULL; | |
2975 | } | |
2976 | EXPORT_SYMBOL(get_amd_iommu); | |
2977 | ||
30861ddc SK |
2978 | /**************************************************************************** |
2979 | * | |
2980 | * IOMMU EFR Performance Counter support functionality. This code allows | |
2981 | * access to the IOMMU PC functionality. | |
2982 | * | |
2983 | ****************************************************************************/ | |
2984 | ||
f5863a00 | 2985 | u8 amd_iommu_pc_get_max_banks(unsigned int idx) |
30861ddc | 2986 | { |
f5863a00 | 2987 | struct amd_iommu *iommu = get_amd_iommu(idx); |
30861ddc | 2988 | |
30861ddc | 2989 | if (iommu) |
f5863a00 | 2990 | return iommu->max_banks; |
30861ddc | 2991 | |
f5863a00 | 2992 | return 0; |
30861ddc SK |
2993 | } |
2994 | EXPORT_SYMBOL(amd_iommu_pc_get_max_banks); | |
2995 | ||
2996 | bool amd_iommu_pc_supported(void) | |
2997 | { | |
2998 | return amd_iommu_pc_present; | |
2999 | } | |
3000 | EXPORT_SYMBOL(amd_iommu_pc_supported); | |
3001 | ||
f5863a00 | 3002 | u8 amd_iommu_pc_get_max_counters(unsigned int idx) |
30861ddc | 3003 | { |
f5863a00 | 3004 | struct amd_iommu *iommu = get_amd_iommu(idx); |
30861ddc | 3005 | |
30861ddc | 3006 | if (iommu) |
f5863a00 | 3007 | return iommu->max_counters; |
30861ddc | 3008 | |
f5863a00 | 3009 | return 0; |
30861ddc SK |
3010 | } |
3011 | EXPORT_SYMBOL(amd_iommu_pc_get_max_counters); | |
3012 | ||
1650dfd1 SS |
3013 | static int iommu_pc_get_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, |
3014 | u8 fxn, u64 *value, bool is_write) | |
30861ddc | 3015 | { |
30861ddc SK |
3016 | u32 offset; |
3017 | u32 max_offset_lim; | |
3018 | ||
1650dfd1 SS |
3019 | /* Make sure the IOMMU PC resource is available */ |
3020 | if (!amd_iommu_pc_present) | |
3021 | return -ENODEV; | |
3022 | ||
30861ddc | 3023 | /* Check for valid iommu and pc register indexing */ |
1650dfd1 | 3024 | if (WARN_ON(!iommu || (fxn > 0x28) || (fxn & 7))) |
30861ddc SK |
3025 | return -ENODEV; |
3026 | ||
0a6d80c7 | 3027 | offset = (u32)(((0x40 | bank) << 12) | (cntr << 8) | fxn); |
30861ddc SK |
3028 | |
3029 | /* Limit the offset to the hw defined mmio region aperture */ | |
0a6d80c7 | 3030 | max_offset_lim = (u32)(((0x40 | iommu->max_banks) << 12) | |
30861ddc SK |
3031 | (iommu->max_counters << 8) | 0x28); |
3032 | if ((offset < MMIO_CNTR_REG_OFFSET) || | |
3033 | (offset > max_offset_lim)) | |
3034 | return -EINVAL; | |
3035 | ||
3036 | if (is_write) { | |
0a6d80c7 SS |
3037 | u64 val = *value & GENMASK_ULL(47, 0); |
3038 | ||
3039 | writel((u32)val, iommu->mmio_base + offset); | |
3040 | writel((val >> 32), iommu->mmio_base + offset + 4); | |
30861ddc SK |
3041 | } else { |
3042 | *value = readl(iommu->mmio_base + offset + 4); | |
3043 | *value <<= 32; | |
0a6d80c7 SS |
3044 | *value |= readl(iommu->mmio_base + offset); |
3045 | *value &= GENMASK_ULL(47, 0); | |
30861ddc SK |
3046 | } |
3047 | ||
3048 | return 0; | |
3049 | } | |
38e45d02 | 3050 | |
1650dfd1 | 3051 | int amd_iommu_pc_get_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, u8 fxn, u64 *value) |
38e45d02 | 3052 | { |
1650dfd1 SS |
3053 | if (!iommu) |
3054 | return -EINVAL; | |
38e45d02 | 3055 | |
1650dfd1 SS |
3056 | return iommu_pc_get_set_reg(iommu, bank, cntr, fxn, value, false); |
3057 | } | |
3058 | EXPORT_SYMBOL(amd_iommu_pc_get_reg); | |
3059 | ||
3060 | int amd_iommu_pc_set_reg(struct amd_iommu *iommu, u8 bank, u8 cntr, u8 fxn, u64 *value) | |
3061 | { | |
3062 | if (!iommu) | |
3063 | return -EINVAL; | |
38e45d02 | 3064 | |
1650dfd1 | 3065 | return iommu_pc_get_set_reg(iommu, bank, cntr, fxn, value, true); |
38e45d02 | 3066 | } |
1650dfd1 | 3067 | EXPORT_SYMBOL(amd_iommu_pc_set_reg); |