]> Git Repo - linux.git/blame - drivers/ata/pata_legacy.c
libata: remove no longer needed pata_qdi driver
[linux.git] / drivers / ata / pata_legacy.c
CommitLineData
669a5db4
JG
1/*
2 * pata-legacy.c - Legacy port PATA/SATA controller driver.
ab771630 3 * Copyright 2005/2006 Red Hat, all rights reserved.
669a5db4
JG
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2, or (at your option)
8 * any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; see the file COPYING. If not, write to
17 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
18 *
19 * An ATA driver for the legacy ATA ports.
20 *
21 * Data Sources:
22 * Opti 82C465/82C611 support: Data sheets at opti-inc.com
23 * HT6560 series:
24 * Promise 20230/20620:
25 * http://www.ryston.cz/petr/vlb/pdc20230b.html
26 * http://www.ryston.cz/petr/vlb/pdc20230c.html
27 * http://www.ryston.cz/petr/vlb/pdc20630.html
9c7e0d22
BZ
28 * QDI65x0:
29 * http://www.ryston.cz/petr/vlb/qd6500.html
30 * http://www.ryston.cz/petr/vlb/qd6580.html
31 *
32 * QDI65x0 probe code based on drivers/ide/legacy/qd65xx.c
33 * Rewritten from the work of Colten Edwards <[email protected]> by
34 * Samuel Thibault <[email protected]>
669a5db4
JG
35 *
36 * Unsupported but docs exist:
37 * Appian/Adaptec AIC25VL01/Cirrus Logic PD7220
669a5db4
JG
38 *
39 * This driver handles legacy (that is "ISA/VLB side") IDE ports found
40 * on PC class systems. There are three hybrid devices that are exceptions
41 * The Cyrix 5510/5520 where a pre SFF ATA device is on the bridge and
42 * the MPIIX where the tuning is PCI side but the IDE is "ISA side".
43 *
44 * Specific support is included for the ht6560a/ht6560b/opti82c611a/
9c7e0d22 45 * opti82c465mv/promise 20230c/20630/qdi65x0/winbond83759A
669a5db4 46 *
6d981b9a
BZ
47 * Support for the Winbond 83759A when operating in advanced mode.
48 * Multichip mode is not currently supported.
49 *
669a5db4
JG
50 * Use the autospeed and pio_mask options with:
51 * Appian ADI/2 aka CLPD7220 or AIC25VL01.
52 * Use the jumpers, autospeed and set pio_mask to the mode on the jumpers with
53 * Goldstar GM82C711, PIC-1288A-125, UMC 82C871F, Winbond W83759,
54 * Winbond W83759A, Promise PDC20230-B
55 *
56 * For now use autospeed and pio_mask as above with the W83759A. This may
57 * change.
58 *
669a5db4
JG
59 */
60
45bc955b 61#include <linux/async.h>
669a5db4
JG
62#include <linux/kernel.h>
63#include <linux/module.h>
64#include <linux/pci.h>
65#include <linux/init.h>
66#include <linux/blkdev.h>
67#include <linux/delay.h>
68#include <scsi/scsi_host.h>
69#include <linux/ata.h>
70#include <linux/libata.h>
71#include <linux/platform_device.h>
72
73#define DRV_NAME "pata_legacy"
b8325487 74#define DRV_VERSION "0.6.5"
669a5db4
JG
75
76#define NR_HOST 6
77
defc9cd8
AC
78static int all;
79module_param(all, int, 0444);
80MODULE_PARM_DESC(all, "Grab all legacy port devices, even if PCI(0=off, 1=on)");
669a5db4
JG
81
82struct legacy_data {
83 unsigned long timing;
84 u8 clock[2];
85 u8 last;
86 int fast;
87 struct platform_device *platform_dev;
88
89};
90
defc9cd8
AC
91enum controller {
92 BIOS = 0,
93 SNOOP = 1,
94 PDC20230 = 2,
95 HT6560A = 3,
96 HT6560B = 4,
97 OPTI611A = 5,
98 OPTI46X = 6,
99 QDI6500 = 7,
100 QDI6580 = 8,
101 QDI6580DP = 9, /* Dual channel mode is different */
b8325487 102 W83759A = 10,
defc9cd8
AC
103
104 UNKNOWN = -1
105};
106
107
108struct legacy_probe {
109 unsigned char *name;
110 unsigned long port;
111 unsigned int irq;
112 unsigned int slot;
113 enum controller type;
114 unsigned long private;
115};
116
117struct legacy_controller {
118 const char *name;
119 struct ata_port_operations *ops;
120 unsigned int pio_mask;
121 unsigned int flags;
e3cf95dd 122 unsigned int pflags;
b8325487
AC
123 int (*setup)(struct platform_device *, struct legacy_probe *probe,
124 struct legacy_data *data);
defc9cd8
AC
125};
126
127static int legacy_port[NR_HOST] = { 0x1f0, 0x170, 0x1e8, 0x168, 0x1e0, 0x160 };
128
129static struct legacy_probe probe_list[NR_HOST];
669a5db4
JG
130static struct legacy_data legacy_data[NR_HOST];
131static struct ata_host *legacy_host[NR_HOST];
132static int nr_legacy_host;
133
134
defc9cd8
AC
135static int probe_all; /* Set to check all ISA port ranges */
136static int ht6560a; /* HT 6560A on primary 1, second 2, both 3 */
137static int ht6560b; /* HT 6560A on primary 1, second 2, both 3 */
138static int opti82c611a; /* Opti82c611A on primary 1, sec 2, both 3 */
139static int opti82c46x; /* Opti 82c465MV present(pri/sec autodetect) */
defc9cd8 140static int autospeed; /* Chip present which snoops speed changes */
14bdef98 141static int pio_mask = ATA_PIO4; /* PIO range for autospeed devices */
f834e49f 142static int iordy_mask = 0xFFFFFFFF; /* Use iordy if available */
669a5db4 143
0dcd0a76
BZ
144/* Set to probe QDI controllers */
145#ifdef CONFIG_PATA_QDI_MODULE
146static int qdi = 1;
147#else
148static int qdi;
149#endif
150
f60215a1 151#ifdef CONFIG_PATA_WINBOND_VLB_MODULE
6d981b9a
BZ
152static int winbond = 1; /* Set to probe Winbond controllers,
153 give I/O port if non standard */
154#else
155static int winbond; /* Set to probe Winbond controllers,
156 give I/O port if non standard */
157#endif
158
defc9cd8
AC
159/**
160 * legacy_probe_add - Add interface to probe list
161 * @port: Controller port
162 * @irq: IRQ number
163 * @type: Controller type
164 * @private: Controller specific info
165 *
166 * Add an entry into the probe list for ATA controllers. This is used
167 * to add the default ISA slots and then to build up the table
168 * further according to other ISA/VLB/Weird device scans
169 *
170 * An I/O port list is used to keep ordering stable and sane, as we
171 * don't have any good way to talk about ordering otherwise
172 */
173
174static int legacy_probe_add(unsigned long port, unsigned int irq,
175 enum controller type, unsigned long private)
176{
177 struct legacy_probe *lp = &probe_list[0];
178 int i;
179 struct legacy_probe *free = NULL;
180
181 for (i = 0; i < NR_HOST; i++) {
182 if (lp->port == 0 && free == NULL)
183 free = lp;
184 /* Matching port, or the correct slot for ordering */
185 if (lp->port == port || legacy_port[i] == port) {
186 free = lp;
187 break;
188 }
189 lp++;
190 }
191 if (free == NULL) {
192 printk(KERN_ERR "pata_legacy: Too many interfaces.\n");
193 return -1;
194 }
195 /* Fill in the entry for later probing */
196 free->port = port;
197 free->irq = irq;
198 free->type = type;
199 free->private = private;
200 return 0;
201}
202
203
669a5db4
JG
204/**
205 * legacy_set_mode - mode setting
0260731f 206 * @link: IDE link
b229a7b0 207 * @unused: Device that failed when error is returned
669a5db4
JG
208 *
209 * Use a non standard set_mode function. We don't want to be tuned.
210 *
211 * The BIOS configured everything. Our job is not to fiddle. Just use
212 * whatever PIO the hardware is using and leave it at that. When we
213 * get some kind of nice user driven API for control then we can
214 * expand on this as per hdparm in the base kernel.
215 */
216
0260731f 217static int legacy_set_mode(struct ata_link *link, struct ata_device **unused)
669a5db4 218{
f58229f8 219 struct ata_device *dev;
669a5db4 220
1eca4365 221 ata_for_each_dev(dev, link, ENABLED) {
a9a79dfe 222 ata_dev_info(dev, "configured for PIO\n");
1eca4365
TH
223 dev->pio_mode = XFER_PIO_0;
224 dev->xfer_mode = XFER_PIO_0;
225 dev->xfer_shift = ATA_SHIFT_PIO;
226 dev->flags |= ATA_DFLAG_PIO;
669a5db4 227 }
b229a7b0 228 return 0;
669a5db4
JG
229}
230
231static struct scsi_host_template legacy_sht = {
68d1d07b 232 ATA_PIO_SHT(DRV_NAME),
669a5db4
JG
233};
234
029cfd6b
TH
235static const struct ata_port_operations legacy_base_port_ops = {
236 .inherits = &ata_sff_port_ops,
237 .cable_detect = ata_cable_40wire,
238};
239
669a5db4
JG
240/*
241 * These ops are used if the user indicates the hardware
242 * snoops the commands to decide on the mode and handles the
243 * mode selection "magically" itself. Several legacy controllers
244 * do this. The mode range can be set if it is not 0x1F by setting
245 * pio_mask as well.
246 */
247
248static struct ata_port_operations simple_port_ops = {
029cfd6b 249 .inherits = &legacy_base_port_ops,
5682ed33 250 .sff_data_xfer = ata_sff_data_xfer_noirq,
669a5db4
JG
251};
252
253static struct ata_port_operations legacy_port_ops = {
029cfd6b 254 .inherits = &legacy_base_port_ops,
5682ed33 255 .sff_data_xfer = ata_sff_data_xfer_noirq,
029cfd6b 256 .set_mode = legacy_set_mode,
669a5db4
JG
257};
258
259/*
260 * Promise 20230C and 20620 support
261 *
defc9cd8
AC
262 * This controller supports PIO0 to PIO2. We set PIO timings
263 * conservatively to allow for 50MHz Vesa Local Bus. The 20620 DMA
264 * support is weird being DMA to controller and PIO'd to the host
265 * and not supported.
669a5db4
JG
266 */
267
268static void pdc20230_set_piomode(struct ata_port *ap, struct ata_device *adev)
269{
270 int tries = 5;
271 int pio = adev->pio_mode - XFER_PIO_0;
272 u8 rt;
273 unsigned long flags;
85cd7251 274
669a5db4 275 /* Safe as UP only. Force I/Os to occur together */
85cd7251 276
669a5db4 277 local_irq_save(flags);
85cd7251 278
669a5db4 279 /* Unlock the control interface */
defc9cd8 280 do {
669a5db4
JG
281 inb(0x1F5);
282 outb(inb(0x1F2) | 0x80, 0x1F2);
283 inb(0x1F2);
284 inb(0x3F6);
285 inb(0x3F6);
286 inb(0x1F2);
287 inb(0x1F2);
288 }
defc9cd8 289 while ((inb(0x1F2) & 0x80) && --tries);
669a5db4
JG
290
291 local_irq_restore(flags);
85cd7251 292
669a5db4
JG
293 outb(inb(0x1F4) & 0x07, 0x1F4);
294
295 rt = inb(0x1F3);
296 rt &= 0x07 << (3 * adev->devno);
297 if (pio)
298 rt |= (1 + 3 * pio) << (3 * adev->devno);
299
300 udelay(100);
301 outb(inb(0x1F2) | 0x01, 0x1F2);
302 udelay(100);
303 inb(0x1F5);
304
305}
306
55dba312 307static unsigned int pdc_data_xfer_vlb(struct ata_device *dev,
defc9cd8 308 unsigned char *buf, unsigned int buflen, int rw)
669a5db4 309{
c55af1f5 310 int slop = buflen & 3;
16e6aeca
ZX
311 struct ata_port *ap = dev->link->ap;
312
c55af1f5 313 /* 32bit I/O capable *and* we need to write a whole number of dwords */
e3cf95dd
AC
314 if (ata_id_has_dword_io(dev->id) && (slop == 0 || slop == 3)
315 && (ap->pflags & ATA_PFLAG_PIO32)) {
55dba312
TH
316 unsigned long flags;
317
669a5db4
JG
318 local_irq_save(flags);
319
320 /* Perform the 32bit I/O synchronization sequence */
0d5ff566
TH
321 ioread8(ap->ioaddr.nsect_addr);
322 ioread8(ap->ioaddr.nsect_addr);
323 ioread8(ap->ioaddr.nsect_addr);
669a5db4
JG
324
325 /* Now the data */
55dba312 326 if (rw == READ)
0d5ff566 327 ioread32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
55dba312
TH
328 else
329 iowrite32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
669a5db4
JG
330
331 if (unlikely(slop)) {
6ad67403 332 __le32 pad;
55dba312 333 if (rw == READ) {
b50e56d8 334 pad = cpu_to_le32(ioread32(ap->ioaddr.data_addr));
669a5db4 335 memcpy(buf + buflen - slop, &pad, slop);
55dba312
TH
336 } else {
337 memcpy(&pad, buf + buflen - slop, slop);
338 iowrite32(le32_to_cpu(pad), ap->ioaddr.data_addr);
669a5db4 339 }
55dba312 340 buflen += 4 - slop;
669a5db4
JG
341 }
342 local_irq_restore(flags);
55dba312 343 } else
9363c382 344 buflen = ata_sff_data_xfer_noirq(dev, buf, buflen, rw);
55dba312
TH
345
346 return buflen;
669a5db4
JG
347}
348
349static struct ata_port_operations pdc20230_port_ops = {
029cfd6b 350 .inherits = &legacy_base_port_ops,
669a5db4 351 .set_piomode = pdc20230_set_piomode,
5682ed33 352 .sff_data_xfer = pdc_data_xfer_vlb,
669a5db4
JG
353};
354
355/*
356 * Holtek 6560A support
357 *
defc9cd8
AC
358 * This controller supports PIO0 to PIO2 (no IORDY even though higher
359 * timings can be loaded).
669a5db4
JG
360 */
361
362static void ht6560a_set_piomode(struct ata_port *ap, struct ata_device *adev)
363{
364 u8 active, recover;
365 struct ata_timing t;
366
367 /* Get the timing data in cycles. For now play safe at 50Mhz */
368 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
369
07633b5d
HH
370 active = clamp_val(t.active, 2, 15);
371 recover = clamp_val(t.recover, 4, 15);
669a5db4
JG
372
373 inb(0x3E6);
374 inb(0x3E6);
375 inb(0x3E6);
376 inb(0x3E6);
377
0d5ff566
TH
378 iowrite8(recover << 4 | active, ap->ioaddr.device_addr);
379 ioread8(ap->ioaddr.status_addr);
669a5db4
JG
380}
381
382static struct ata_port_operations ht6560a_port_ops = {
029cfd6b 383 .inherits = &legacy_base_port_ops,
669a5db4 384 .set_piomode = ht6560a_set_piomode,
669a5db4
JG
385};
386
387/*
388 * Holtek 6560B support
389 *
defc9cd8
AC
390 * This controller supports PIO0 to PIO4. We honour the BIOS/jumper FIFO
391 * setting unless we see an ATAPI device in which case we force it off.
669a5db4
JG
392 *
393 * FIXME: need to implement 2nd channel support.
394 */
395
396static void ht6560b_set_piomode(struct ata_port *ap, struct ata_device *adev)
397{
398 u8 active, recover;
399 struct ata_timing t;
400
401 /* Get the timing data in cycles. For now play safe at 50Mhz */
402 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
403
07633b5d
HH
404 active = clamp_val(t.active, 2, 15);
405 recover = clamp_val(t.recover, 2, 16);
669a5db4
JG
406 recover &= 0x15;
407
408 inb(0x3E6);
409 inb(0x3E6);
410 inb(0x3E6);
411 inb(0x3E6);
412
0d5ff566 413 iowrite8(recover << 4 | active, ap->ioaddr.device_addr);
669a5db4
JG
414
415 if (adev->class != ATA_DEV_ATA) {
416 u8 rconf = inb(0x3E6);
417 if (rconf & 0x24) {
defc9cd8 418 rconf &= ~0x24;
669a5db4
JG
419 outb(rconf, 0x3E6);
420 }
421 }
0d5ff566 422 ioread8(ap->ioaddr.status_addr);
669a5db4
JG
423}
424
425static struct ata_port_operations ht6560b_port_ops = {
029cfd6b 426 .inherits = &legacy_base_port_ops,
669a5db4 427 .set_piomode = ht6560b_set_piomode,
669a5db4
JG
428};
429
430/*
431 * Opti core chipset helpers
432 */
85cd7251 433
669a5db4
JG
434/**
435 * opti_syscfg - read OPTI chipset configuration
436 * @reg: Configuration register to read
437 *
438 * Returns the value of an OPTI system board configuration register.
439 */
440
441static u8 opti_syscfg(u8 reg)
442{
443 unsigned long flags;
444 u8 r;
85cd7251 445
669a5db4
JG
446 /* Uniprocessor chipset and must force cycles adjancent */
447 local_irq_save(flags);
448 outb(reg, 0x22);
449 r = inb(0x24);
450 local_irq_restore(flags);
451 return r;
452}
453
454/*
455 * Opti 82C611A
456 *
457 * This controller supports PIO0 to PIO3.
458 */
459
defc9cd8
AC
460static void opti82c611a_set_piomode(struct ata_port *ap,
461 struct ata_device *adev)
669a5db4
JG
462{
463 u8 active, recover, setup;
464 struct ata_timing t;
465 struct ata_device *pair = ata_dev_pair(adev);
466 int clock;
467 int khz[4] = { 50000, 40000, 33000, 25000 };
468 u8 rc;
469
470 /* Enter configuration mode */
0d5ff566
TH
471 ioread16(ap->ioaddr.error_addr);
472 ioread16(ap->ioaddr.error_addr);
473 iowrite8(3, ap->ioaddr.nsect_addr);
669a5db4
JG
474
475 /* Read VLB clock strapping */
0d5ff566 476 clock = 1000000000 / khz[ioread8(ap->ioaddr.lbah_addr) & 0x03];
669a5db4
JG
477
478 /* Get the timing data in cycles */
479 ata_timing_compute(adev, adev->pio_mode, &t, clock, 1000);
480
481 /* Setup timing is shared */
482 if (pair) {
483 struct ata_timing tp;
484 ata_timing_compute(pair, pair->pio_mode, &tp, clock, 1000);
485
486 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
487 }
488
07633b5d
HH
489 active = clamp_val(t.active, 2, 17) - 2;
490 recover = clamp_val(t.recover, 1, 16) - 1;
491 setup = clamp_val(t.setup, 1, 4) - 1;
669a5db4
JG
492
493 /* Select the right timing bank for write timing */
0d5ff566 494 rc = ioread8(ap->ioaddr.lbal_addr);
669a5db4
JG
495 rc &= 0x7F;
496 rc |= (adev->devno << 7);
0d5ff566 497 iowrite8(rc, ap->ioaddr.lbal_addr);
669a5db4
JG
498
499 /* Write the timings */
0d5ff566 500 iowrite8(active << 4 | recover, ap->ioaddr.error_addr);
669a5db4
JG
501
502 /* Select the right bank for read timings, also
503 load the shared timings for address */
0d5ff566 504 rc = ioread8(ap->ioaddr.device_addr);
669a5db4
JG
505 rc &= 0xC0;
506 rc |= adev->devno; /* Index select */
507 rc |= (setup << 4) | 0x04;
0d5ff566 508 iowrite8(rc, ap->ioaddr.device_addr);
669a5db4
JG
509
510 /* Load the read timings */
0d5ff566 511 iowrite8(active << 4 | recover, ap->ioaddr.data_addr);
669a5db4
JG
512
513 /* Ensure the timing register mode is right */
0d5ff566 514 rc = ioread8(ap->ioaddr.lbal_addr);
669a5db4
JG
515 rc &= 0x73;
516 rc |= 0x84;
0d5ff566 517 iowrite8(rc, ap->ioaddr.lbal_addr);
669a5db4
JG
518
519 /* Exit command mode */
0d5ff566 520 iowrite8(0x83, ap->ioaddr.nsect_addr);
669a5db4
JG
521}
522
523
524static struct ata_port_operations opti82c611a_port_ops = {
029cfd6b 525 .inherits = &legacy_base_port_ops,
669a5db4 526 .set_piomode = opti82c611a_set_piomode,
669a5db4
JG
527};
528
529/*
530 * Opti 82C465MV
531 *
532 * This controller supports PIO0 to PIO3. Unlike the 611A the MVB
533 * version is dual channel but doesn't have a lot of unique registers.
534 */
535
536static void opti82c46x_set_piomode(struct ata_port *ap, struct ata_device *adev)
537{
538 u8 active, recover, setup;
539 struct ata_timing t;
540 struct ata_device *pair = ata_dev_pair(adev);
541 int clock;
542 int khz[4] = { 50000, 40000, 33000, 25000 };
543 u8 rc;
544 u8 sysclk;
545
546 /* Get the clock */
547 sysclk = opti_syscfg(0xAC) & 0xC0; /* BIOS set */
548
549 /* Enter configuration mode */
0d5ff566
TH
550 ioread16(ap->ioaddr.error_addr);
551 ioread16(ap->ioaddr.error_addr);
552 iowrite8(3, ap->ioaddr.nsect_addr);
669a5db4
JG
553
554 /* Read VLB clock strapping */
555 clock = 1000000000 / khz[sysclk];
556
557 /* Get the timing data in cycles */
558 ata_timing_compute(adev, adev->pio_mode, &t, clock, 1000);
559
560 /* Setup timing is shared */
561 if (pair) {
562 struct ata_timing tp;
563 ata_timing_compute(pair, pair->pio_mode, &tp, clock, 1000);
564
565 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
566 }
567
07633b5d
HH
568 active = clamp_val(t.active, 2, 17) - 2;
569 recover = clamp_val(t.recover, 1, 16) - 1;
570 setup = clamp_val(t.setup, 1, 4) - 1;
669a5db4
JG
571
572 /* Select the right timing bank for write timing */
0d5ff566 573 rc = ioread8(ap->ioaddr.lbal_addr);
669a5db4
JG
574 rc &= 0x7F;
575 rc |= (adev->devno << 7);
0d5ff566 576 iowrite8(rc, ap->ioaddr.lbal_addr);
669a5db4
JG
577
578 /* Write the timings */
0d5ff566 579 iowrite8(active << 4 | recover, ap->ioaddr.error_addr);
669a5db4
JG
580
581 /* Select the right bank for read timings, also
582 load the shared timings for address */
0d5ff566 583 rc = ioread8(ap->ioaddr.device_addr);
669a5db4
JG
584 rc &= 0xC0;
585 rc |= adev->devno; /* Index select */
586 rc |= (setup << 4) | 0x04;
0d5ff566 587 iowrite8(rc, ap->ioaddr.device_addr);
669a5db4
JG
588
589 /* Load the read timings */
0d5ff566 590 iowrite8(active << 4 | recover, ap->ioaddr.data_addr);
669a5db4
JG
591
592 /* Ensure the timing register mode is right */
0d5ff566 593 rc = ioread8(ap->ioaddr.lbal_addr);
669a5db4
JG
594 rc &= 0x73;
595 rc |= 0x84;
0d5ff566 596 iowrite8(rc, ap->ioaddr.lbal_addr);
669a5db4
JG
597
598 /* Exit command mode */
0d5ff566 599 iowrite8(0x83, ap->ioaddr.nsect_addr);
669a5db4
JG
600
601 /* We need to know this for quad device on the MVB */
602 ap->host->private_data = ap;
603}
604
605/**
9363c382 606 * opt82c465mv_qc_issue - command issue
669a5db4
JG
607 * @qc: command pending
608 *
609 * Called when the libata layer is about to issue a command. We wrap
610 * this interface so that we can load the correct ATA timings. The
611 * MVB has a single set of timing registers and these are shared
612 * across channels. As there are two registers we really ought to
613 * track the last two used values as a sort of register window. For
614 * now we just reload on a channel switch. On the single channel
615 * setup this condition never fires so we do nothing extra.
616 *
617 * FIXME: dual channel needs ->serialize support
618 */
619
9363c382 620static unsigned int opti82c46x_qc_issue(struct ata_queued_cmd *qc)
669a5db4
JG
621{
622 struct ata_port *ap = qc->ap;
623 struct ata_device *adev = qc->dev;
624
625 /* If timings are set and for the wrong channel (2nd test is
626 due to a libata shortcoming and will eventually go I hope) */
627 if (ap->host->private_data != ap->host
628 && ap->host->private_data != NULL)
629 opti82c46x_set_piomode(ap, adev);
630
9363c382 631 return ata_sff_qc_issue(qc);
669a5db4
JG
632}
633
634static struct ata_port_operations opti82c46x_port_ops = {
029cfd6b 635 .inherits = &legacy_base_port_ops,
669a5db4 636 .set_piomode = opti82c46x_set_piomode,
9363c382 637 .qc_issue = opti82c46x_qc_issue,
669a5db4
JG
638};
639
defc9cd8
AC
640static void qdi6500_set_piomode(struct ata_port *ap, struct ata_device *adev)
641{
642 struct ata_timing t;
cb616dd5 643 struct legacy_data *ld_qdi = ap->host->private_data;
defc9cd8
AC
644 int active, recovery;
645 u8 timing;
646
647 /* Get the timing data in cycles */
648 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
649
cb616dd5 650 if (ld_qdi->fast) {
07633b5d
HH
651 active = 8 - clamp_val(t.active, 1, 8);
652 recovery = 18 - clamp_val(t.recover, 3, 18);
defc9cd8 653 } else {
07633b5d
HH
654 active = 9 - clamp_val(t.active, 2, 9);
655 recovery = 15 - clamp_val(t.recover, 0, 15);
defc9cd8
AC
656 }
657 timing = (recovery << 4) | active | 0x08;
658
cb616dd5 659 ld_qdi->clock[adev->devno] = timing;
defc9cd8 660
cb616dd5 661 outb(timing, ld_qdi->timing);
defc9cd8 662}
669a5db4
JG
663
664/**
defc9cd8
AC
665 * qdi6580dp_set_piomode - PIO setup for dual channel
666 * @ap: Port
667 * @adev: Device
669a5db4 668 *
defc9cd8 669 * In dual channel mode the 6580 has one clock per channel and we have
9363c382 670 * to software clockswitch in qc_issue.
669a5db4
JG
671 */
672
defc9cd8 673static void qdi6580dp_set_piomode(struct ata_port *ap, struct ata_device *adev)
669a5db4 674{
defc9cd8 675 struct ata_timing t;
cb616dd5 676 struct legacy_data *ld_qdi = ap->host->private_data;
defc9cd8
AC
677 int active, recovery;
678 u8 timing;
669a5db4 679
defc9cd8
AC
680 /* Get the timing data in cycles */
681 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
682
cb616dd5 683 if (ld_qdi->fast) {
07633b5d
HH
684 active = 8 - clamp_val(t.active, 1, 8);
685 recovery = 18 - clamp_val(t.recover, 3, 18);
defc9cd8 686 } else {
07633b5d
HH
687 active = 9 - clamp_val(t.active, 2, 9);
688 recovery = 15 - clamp_val(t.recover, 0, 15);
defc9cd8
AC
689 }
690 timing = (recovery << 4) | active | 0x08;
24dc5f33 691
cb616dd5 692 ld_qdi->clock[adev->devno] = timing;
669a5db4 693
cb616dd5 694 outb(timing, ld_qdi->timing + 2 * ap->port_no);
defc9cd8
AC
695 /* Clear the FIFO */
696 if (adev->class != ATA_DEV_ATA)
6809e730 697 outb(0x5F, (ld_qdi->timing & 0xFFF0) + 3);
defc9cd8 698}
0d5ff566 699
defc9cd8
AC
700/**
701 * qdi6580_set_piomode - PIO setup for single channel
702 * @ap: Port
703 * @adev: Device
704 *
705 * In single channel mode the 6580 has one clock per device and we can
706 * avoid the requirement to clock switch. We also have to load the timing
707 * into the right clock according to whether we are master or slave.
708 */
709
710static void qdi6580_set_piomode(struct ata_port *ap, struct ata_device *adev)
711{
712 struct ata_timing t;
cb616dd5 713 struct legacy_data *ld_qdi = ap->host->private_data;
defc9cd8
AC
714 int active, recovery;
715 u8 timing;
716
717 /* Get the timing data in cycles */
718 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
719
cb616dd5 720 if (ld_qdi->fast) {
07633b5d
HH
721 active = 8 - clamp_val(t.active, 1, 8);
722 recovery = 18 - clamp_val(t.recover, 3, 18);
defc9cd8 723 } else {
07633b5d
HH
724 active = 9 - clamp_val(t.active, 2, 9);
725 recovery = 15 - clamp_val(t.recover, 0, 15);
669a5db4 726 }
defc9cd8 727 timing = (recovery << 4) | active | 0x08;
cb616dd5
HH
728 ld_qdi->clock[adev->devno] = timing;
729 outb(timing, ld_qdi->timing + 2 * adev->devno);
defc9cd8
AC
730 /* Clear the FIFO */
731 if (adev->class != ATA_DEV_ATA)
6809e730 732 outb(0x5F, (ld_qdi->timing & 0xFFF0) + 3);
defc9cd8
AC
733}
734
735/**
9363c382 736 * qdi_qc_issue - command issue
defc9cd8
AC
737 * @qc: command pending
738 *
739 * Called when the libata layer is about to issue a command. We wrap
740 * this interface so that we can load the correct ATA timings.
741 */
742
9363c382 743static unsigned int qdi_qc_issue(struct ata_queued_cmd *qc)
defc9cd8
AC
744{
745 struct ata_port *ap = qc->ap;
746 struct ata_device *adev = qc->dev;
cb616dd5 747 struct legacy_data *ld_qdi = ap->host->private_data;
defc9cd8 748
cb616dd5 749 if (ld_qdi->clock[adev->devno] != ld_qdi->last) {
defc9cd8 750 if (adev->pio_mode) {
cb616dd5
HH
751 ld_qdi->last = ld_qdi->clock[adev->devno];
752 outb(ld_qdi->clock[adev->devno], ld_qdi->timing +
defc9cd8
AC
753 2 * ap->port_no);
754 }
669a5db4 755 }
9363c382 756 return ata_sff_qc_issue(qc);
defc9cd8 757}
669a5db4 758
b8325487 759static unsigned int vlb32_data_xfer(struct ata_device *adev, unsigned char *buf,
defc9cd8
AC
760 unsigned int buflen, int rw)
761{
762 struct ata_port *ap = adev->link->ap;
763 int slop = buflen & 3;
669a5db4 764
e3cf95dd
AC
765 if (ata_id_has_dword_io(adev->id) && (slop == 0 || slop == 3)
766 && (ap->pflags & ATA_PFLAG_PIO32)) {
defc9cd8
AC
767 if (rw == WRITE)
768 iowrite32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
769 else
770 ioread32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
669a5db4 771
defc9cd8 772 if (unlikely(slop)) {
6ad67403 773 __le32 pad;
defc9cd8
AC
774 if (rw == WRITE) {
775 memcpy(&pad, buf + buflen - slop, slop);
6ad67403 776 iowrite32(le32_to_cpu(pad), ap->ioaddr.data_addr);
defc9cd8 777 } else {
6ad67403 778 pad = cpu_to_le32(ioread32(ap->ioaddr.data_addr));
defc9cd8
AC
779 memcpy(buf + buflen - slop, &pad, slop);
780 }
781 }
782 return (buflen + 3) & ~3;
783 } else
9363c382 784 return ata_sff_data_xfer(adev, buf, buflen, rw);
defc9cd8
AC
785}
786
b8325487
AC
787static int qdi_port(struct platform_device *dev,
788 struct legacy_probe *lp, struct legacy_data *ld)
789{
790 if (devm_request_region(&dev->dev, lp->private, 4, "qdi") == NULL)
791 return -EBUSY;
792 ld->timing = lp->private;
793 return 0;
794}
795
defc9cd8 796static struct ata_port_operations qdi6500_port_ops = {
029cfd6b 797 .inherits = &legacy_base_port_ops,
defc9cd8 798 .set_piomode = qdi6500_set_piomode,
9363c382 799 .qc_issue = qdi_qc_issue,
5682ed33 800 .sff_data_xfer = vlb32_data_xfer,
defc9cd8
AC
801};
802
803static struct ata_port_operations qdi6580_port_ops = {
029cfd6b 804 .inherits = &legacy_base_port_ops,
defc9cd8 805 .set_piomode = qdi6580_set_piomode,
5682ed33 806 .sff_data_xfer = vlb32_data_xfer,
defc9cd8
AC
807};
808
809static struct ata_port_operations qdi6580dp_port_ops = {
029cfd6b 810 .inherits = &legacy_base_port_ops,
defc9cd8 811 .set_piomode = qdi6580dp_set_piomode,
43c7d17e 812 .qc_issue = qdi_qc_issue,
5682ed33 813 .sff_data_xfer = vlb32_data_xfer,
defc9cd8
AC
814};
815
b8325487
AC
816static DEFINE_SPINLOCK(winbond_lock);
817
818static void winbond_writecfg(unsigned long port, u8 reg, u8 val)
819{
820 unsigned long flags;
821 spin_lock_irqsave(&winbond_lock, flags);
822 outb(reg, port + 0x01);
823 outb(val, port + 0x02);
824 spin_unlock_irqrestore(&winbond_lock, flags);
825}
826
827static u8 winbond_readcfg(unsigned long port, u8 reg)
828{
829 u8 val;
830
831 unsigned long flags;
832 spin_lock_irqsave(&winbond_lock, flags);
833 outb(reg, port + 0x01);
834 val = inb(port + 0x02);
835 spin_unlock_irqrestore(&winbond_lock, flags);
836
837 return val;
838}
839
840static void winbond_set_piomode(struct ata_port *ap, struct ata_device *adev)
841{
842 struct ata_timing t;
cb616dd5 843 struct legacy_data *ld_winbond = ap->host->private_data;
b8325487
AC
844 int active, recovery;
845 u8 reg;
846 int timing = 0x88 + (ap->port_no * 4) + (adev->devno * 2);
847
cb616dd5 848 reg = winbond_readcfg(ld_winbond->timing, 0x81);
b8325487
AC
849
850 /* Get the timing data in cycles */
851 if (reg & 0x40) /* Fast VLB bus, assume 50MHz */
852 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
853 else
854 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
855
07633b5d
HH
856 active = (clamp_val(t.active, 3, 17) - 1) & 0x0F;
857 recovery = (clamp_val(t.recover, 1, 15) + 1) & 0x0F;
b8325487 858 timing = (active << 4) | recovery;
cb616dd5 859 winbond_writecfg(ld_winbond->timing, timing, reg);
b8325487
AC
860
861 /* Load the setup timing */
862
863 reg = 0x35;
864 if (adev->class != ATA_DEV_ATA)
865 reg |= 0x08; /* FIFO off */
866 if (!ata_pio_need_iordy(adev))
867 reg |= 0x02; /* IORDY off */
07633b5d 868 reg |= (clamp_val(t.setup, 0, 3) << 6);
cb616dd5 869 winbond_writecfg(ld_winbond->timing, timing + 1, reg);
b8325487
AC
870}
871
872static int winbond_port(struct platform_device *dev,
873 struct legacy_probe *lp, struct legacy_data *ld)
874{
875 if (devm_request_region(&dev->dev, lp->private, 4, "winbond") == NULL)
876 return -EBUSY;
877 ld->timing = lp->private;
878 return 0;
879}
880
881static struct ata_port_operations winbond_port_ops = {
029cfd6b 882 .inherits = &legacy_base_port_ops,
b8325487 883 .set_piomode = winbond_set_piomode,
5682ed33 884 .sff_data_xfer = vlb32_data_xfer,
b8325487
AC
885};
886
defc9cd8
AC
887static struct legacy_controller controllers[] = {
888 {"BIOS", &legacy_port_ops, 0x1F,
e3cf95dd 889 ATA_FLAG_NO_IORDY, 0, NULL },
defc9cd8 890 {"Snooping", &simple_port_ops, 0x1F,
e3cf95dd 891 0, 0, NULL },
defc9cd8 892 {"PDC20230", &pdc20230_port_ops, 0x7,
e3cf95dd 893 ATA_FLAG_NO_IORDY,
16e6aeca 894 ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, NULL },
defc9cd8 895 {"HT6560A", &ht6560a_port_ops, 0x07,
e3cf95dd 896 ATA_FLAG_NO_IORDY, 0, NULL },
defc9cd8 897 {"HT6560B", &ht6560b_port_ops, 0x1F,
e3cf95dd 898 ATA_FLAG_NO_IORDY, 0, NULL },
defc9cd8 899 {"OPTI82C611A", &opti82c611a_port_ops, 0x0F,
e3cf95dd 900 0, 0, NULL },
defc9cd8 901 {"OPTI82C46X", &opti82c46x_port_ops, 0x0F,
e3cf95dd 902 0, 0, NULL },
defc9cd8 903 {"QDI6500", &qdi6500_port_ops, 0x07,
e3cf95dd 904 ATA_FLAG_NO_IORDY,
16e6aeca 905 ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
defc9cd8 906 {"QDI6580", &qdi6580_port_ops, 0x1F,
16e6aeca 907 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
defc9cd8 908 {"QDI6580DP", &qdi6580dp_port_ops, 0x1F,
16e6aeca 909 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
b8325487 910 {"W83759A", &winbond_port_ops, 0x1F,
16e6aeca 911 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE,
e3cf95dd 912 winbond_port }
defc9cd8
AC
913};
914
915/**
916 * probe_chip_type - Discover controller
917 * @probe: Probe entry to check
918 *
919 * Probe an ATA port and identify the type of controller. We don't
920 * check if the controller appears to be driveless at this point.
921 */
922
b8325487 923static __init int probe_chip_type(struct legacy_probe *probe)
defc9cd8
AC
924{
925 int mask = 1 << probe->slot;
926
b8325487
AC
927 if (winbond && (probe->port == 0x1F0 || probe->port == 0x170)) {
928 u8 reg = winbond_readcfg(winbond, 0x81);
929 reg |= 0x80; /* jumpered mode off */
930 winbond_writecfg(winbond, 0x81, reg);
931 reg = winbond_readcfg(winbond, 0x83);
932 reg |= 0xF0; /* local control */
933 winbond_writecfg(winbond, 0x83, reg);
934 reg = winbond_readcfg(winbond, 0x85);
935 reg |= 0xF0; /* programmable timing */
936 winbond_writecfg(winbond, 0x85, reg);
937
938 reg = winbond_readcfg(winbond, 0x81);
939
940 if (reg & mask)
941 return W83759A;
942 }
defc9cd8
AC
943 if (probe->port == 0x1F0) {
944 unsigned long flags;
945 local_irq_save(flags);
669a5db4 946 /* Probes */
669a5db4 947 outb(inb(0x1F2) | 0x80, 0x1F2);
defc9cd8 948 inb(0x1F5);
669a5db4
JG
949 inb(0x1F2);
950 inb(0x3F6);
951 inb(0x3F6);
952 inb(0x1F2);
953 inb(0x1F2);
954
955 if ((inb(0x1F2) & 0x80) == 0) {
956 /* PDC20230c or 20630 ? */
defc9cd8
AC
957 printk(KERN_INFO "PDC20230-C/20630 VLB ATA controller"
958 " detected.\n");
669a5db4
JG
959 udelay(100);
960 inb(0x1F5);
defc9cd8
AC
961 local_irq_restore(flags);
962 return PDC20230;
669a5db4
JG
963 } else {
964 outb(0x55, 0x1F2);
965 inb(0x1F2);
966 inb(0x1F2);
defc9cd8
AC
967 if (inb(0x1F2) == 0x00)
968 printk(KERN_INFO "PDC20230-B VLB ATA "
969 "controller detected.\n");
970 local_irq_restore(flags);
971 return BIOS;
669a5db4
JG
972 }
973 local_irq_restore(flags);
974 }
975
defc9cd8
AC
976 if (ht6560a & mask)
977 return HT6560A;
978 if (ht6560b & mask)
979 return HT6560B;
980 if (opti82c611a & mask)
981 return OPTI611A;
982 if (opti82c46x & mask)
983 return OPTI46X;
984 if (autospeed & mask)
985 return SNOOP;
986 return BIOS;
987}
988
989
990/**
991 * legacy_init_one - attach a legacy interface
992 * @pl: probe record
993 *
994 * Register an ISA bus IDE interface. Such interfaces are PIO and we
995 * assume do not support IRQ sharing.
996 */
997
998static __init int legacy_init_one(struct legacy_probe *probe)
999{
1000 struct legacy_controller *controller = &controllers[probe->type];
1001 int pio_modes = controller->pio_mask;
1002 unsigned long io = probe->port;
1003 u32 mask = (1 << probe->slot);
1004 struct ata_port_operations *ops = controller->ops;
1005 struct legacy_data *ld = &legacy_data[probe->slot];
1006 struct ata_host *host = NULL;
1007 struct ata_port *ap;
1008 struct platform_device *pdev;
1009 struct ata_device *dev;
1010 void __iomem *io_addr, *ctrl_addr;
1011 u32 iordy = (iordy_mask & mask) ? 0: ATA_FLAG_NO_IORDY;
1012 int ret;
1013
1014 iordy |= controller->flags;
1015
1016 pdev = platform_device_register_simple(DRV_NAME, probe->slot, NULL, 0);
1017 if (IS_ERR(pdev))
1018 return PTR_ERR(pdev);
669a5db4 1019
defc9cd8
AC
1020 ret = -EBUSY;
1021 if (devm_request_region(&pdev->dev, io, 8, "pata_legacy") == NULL ||
1022 devm_request_region(&pdev->dev, io + 0x0206, 1,
1023 "pata_legacy") == NULL)
1024 goto fail;
f834e49f 1025
5d728824 1026 ret = -ENOMEM;
defc9cd8
AC
1027 io_addr = devm_ioport_map(&pdev->dev, io, 8);
1028 ctrl_addr = devm_ioport_map(&pdev->dev, io + 0x0206, 1);
1029 if (!io_addr || !ctrl_addr)
1030 goto fail;
1031 if (controller->setup)
b8325487 1032 if (controller->setup(pdev, probe, ld) < 0)
defc9cd8 1033 goto fail;
5d728824
TH
1034 host = ata_host_alloc(&pdev->dev, 1);
1035 if (!host)
1036 goto fail;
1037 ap = host->ports[0];
1038
1039 ap->ops = ops;
1040 ap->pio_mask = pio_modes;
1041 ap->flags |= ATA_FLAG_SLAVE_POSS | iordy;
e3cf95dd 1042 ap->pflags |= controller->pflags;
5d728824
TH
1043 ap->ioaddr.cmd_addr = io_addr;
1044 ap->ioaddr.altstatus_addr = ctrl_addr;
1045 ap->ioaddr.ctl_addr = ctrl_addr;
9363c382 1046 ata_sff_std_ports(&ap->ioaddr);
b8325487 1047 ap->host->private_data = ld;
5d728824 1048
defc9cd8 1049 ata_port_desc(ap, "cmd 0x%lx ctl 0x%lx", io, io + 0x0206);
cbcdd875 1050
9363c382
TH
1051 ret = ata_host_activate(host, probe->irq, ata_sff_interrupt, 0,
1052 &legacy_sht);
5d728824 1053 if (ret)
669a5db4 1054 goto fail;
45bc955b 1055 async_synchronize_full();
669a5db4 1056 ld->platform_dev = pdev;
669a5db4 1057
defc9cd8
AC
1058 /* Nothing found means we drop the port as its probably not there */
1059
1060 ret = -ENODEV;
1eca4365 1061 ata_for_each_dev(dev, &ap->link, ALL) {
defc9cd8
AC
1062 if (!ata_dev_absent(dev)) {
1063 legacy_host[probe->slot] = host;
1064 ld->platform_dev = pdev;
1065 return 0;
1066 }
1067 }
20cbf5f8 1068 ata_host_detach(host);
669a5db4
JG
1069fail:
1070 platform_device_unregister(pdev);
669a5db4
JG
1071 return ret;
1072}
1073
1074/**
1075 * legacy_check_special_cases - ATA special cases
1076 * @p: PCI device to check
1077 * @master: set this if we find an ATA master
1078 * @master: set this if we find an ATA secondary
1079 *
defc9cd8
AC
1080 * A small number of vendors implemented early PCI ATA interfaces
1081 * on bridge logic without the ATA interface being PCI visible.
1082 * Where we have a matching PCI driver we must skip the relevant
1083 * device here. If we don't know about it then the legacy driver
1084 * is the right driver anyway.
669a5db4
JG
1085 */
1086
b8325487 1087static void __init legacy_check_special_cases(struct pci_dev *p, int *primary,
defc9cd8 1088 int *secondary)
669a5db4
JG
1089{
1090 /* Cyrix CS5510 pre SFF MWDMA ATA on the bridge */
1091 if (p->vendor == 0x1078 && p->device == 0x0000) {
1092 *primary = *secondary = 1;
1093 return;
1094 }
1095 /* Cyrix CS5520 pre SFF MWDMA ATA on the bridge */
1096 if (p->vendor == 0x1078 && p->device == 0x0002) {
1097 *primary = *secondary = 1;
1098 return;
1099 }
1100 /* Intel MPIIX - PIO ATA on non PCI side of bridge */
1101 if (p->vendor == 0x8086 && p->device == 0x1234) {
1102 u16 r;
1103 pci_read_config_word(p, 0x6C, &r);
defc9cd8
AC
1104 if (r & 0x8000) {
1105 /* ATA port enabled */
669a5db4
JG
1106 if (r & 0x4000)
1107 *secondary = 1;
1108 else
1109 *primary = 1;
1110 }
1111 return;
1112 }
1113}
1114
defc9cd8
AC
1115static __init void probe_opti_vlb(void)
1116{
1117 /* If an OPTI 82C46X is present find out where the channels are */
1118 static const char *optis[4] = {
1119 "3/463MV", "5MV",
1120 "5MVA", "5MVB"
1121 };
1122 u8 chans = 1;
1123 u8 ctrl = (opti_syscfg(0x30) & 0xC0) >> 6;
1124
1125 opti82c46x = 3; /* Assume master and slave first */
1126 printk(KERN_INFO DRV_NAME ": Opti 82C46%s chipset support.\n",
1127 optis[ctrl]);
1128 if (ctrl == 3)
1129 chans = (opti_syscfg(0x3F) & 0x20) ? 2 : 1;
1130 ctrl = opti_syscfg(0xAC);
1131 /* Check enabled and this port is the 465MV port. On the
1132 MVB we may have two channels */
1133 if (ctrl & 8) {
1134 if (chans == 2) {
1135 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1136 legacy_probe_add(0x170, 15, OPTI46X, 0);
1137 }
1138 if (ctrl & 4)
1139 legacy_probe_add(0x170, 15, OPTI46X, 0);
1140 else
1141 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1142 } else
1143 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1144}
1145
1146static __init void qdi65_identify_port(u8 r, u8 res, unsigned long port)
1147{
1148 static const unsigned long ide_port[2] = { 0x170, 0x1F0 };
1149 /* Check card type */
1150 if ((r & 0xF0) == 0xC0) {
1151 /* QD6500: single channel */
b8325487 1152 if (r & 8)
defc9cd8 1153 /* Disabled ? */
defc9cd8 1154 return;
defc9cd8
AC
1155 legacy_probe_add(ide_port[r & 0x01], 14 + (r & 0x01),
1156 QDI6500, port);
1157 }
1158 if (((r & 0xF0) == 0xA0) || (r & 0xF0) == 0x50) {
1159 /* QD6580: dual channel */
1160 if (!request_region(port + 2 , 2, "pata_qdi")) {
1161 release_region(port, 2);
1162 return;
1163 }
1164 res = inb(port + 3);
1165 /* Single channel mode ? */
1166 if (res & 1)
1167 legacy_probe_add(ide_port[r & 0x01], 14 + (r & 0x01),
1168 QDI6580, port);
1169 else { /* Dual channel mode */
1170 legacy_probe_add(0x1F0, 14, QDI6580DP, port);
1171 /* port + 0x02, r & 0x04 */
1172 legacy_probe_add(0x170, 15, QDI6580DP, port + 2);
1173 }
b8325487 1174 release_region(port + 2, 2);
defc9cd8
AC
1175 }
1176}
1177
1178static __init void probe_qdi_vlb(void)
1179{
1180 unsigned long flags;
1181 static const unsigned long qd_port[2] = { 0x30, 0xB0 };
1182 int i;
1183
1184 /*
1185 * Check each possible QD65xx base address
1186 */
1187
1188 for (i = 0; i < 2; i++) {
1189 unsigned long port = qd_port[i];
1190 u8 r, res;
1191
1192
1193 if (request_region(port, 2, "pata_qdi")) {
1194 /* Check for a card */
1195 local_irq_save(flags);
1196 /* I have no h/w that needs this delay but it
1197 is present in the historic code */
1198 r = inb(port);
1199 udelay(1);
1200 outb(0x19, port);
1201 udelay(1);
1202 res = inb(port);
1203 udelay(1);
1204 outb(r, port);
1205 udelay(1);
1206 local_irq_restore(flags);
1207
1208 /* Fail */
1209 if (res == 0x19) {
1210 release_region(port, 2);
1211 continue;
1212 }
1213 /* Passes the presence test */
1214 r = inb(port + 1);
1215 udelay(1);
1216 /* Check port agrees with port set */
b8325487
AC
1217 if ((r & 2) >> 1 == i)
1218 qdi65_identify_port(r, res, port);
1219 release_region(port, 2);
defc9cd8
AC
1220 }
1221 }
1222}
669a5db4
JG
1223
1224/**
1225 * legacy_init - attach legacy interfaces
1226 *
1227 * Attach legacy IDE interfaces by scanning the usual IRQ/port suspects.
1228 * Right now we do not scan the ide0 and ide1 address but should do so
1229 * for non PCI systems or systems with no PCI IDE legacy mode devices.
1230 * If you fix that note there are special cases to consider like VLB
1231 * drivers and CS5510/20.
1232 */
1233
1234static __init int legacy_init(void)
1235{
1236 int i;
1237 int ct = 0;
1238 int primary = 0;
1239 int secondary = 0;
defc9cd8
AC
1240 int pci_present = 0;
1241 struct legacy_probe *pl = &probe_list[0];
1242 int slot = 0;
669a5db4
JG
1243
1244 struct pci_dev *p = NULL;
1245
1246 for_each_pci_dev(p) {
1247 int r;
defc9cd8
AC
1248 /* Check for any overlap of the system ATA mappings. Native
1249 mode controllers stuck on these addresses or some devices
1250 in 'raid' mode won't be found by the storage class test */
669a5db4
JG
1251 for (r = 0; r < 6; r++) {
1252 if (pci_resource_start(p, r) == 0x1f0)
1253 primary = 1;
1254 if (pci_resource_start(p, r) == 0x170)
1255 secondary = 1;
1256 }
1257 /* Check for special cases */
1258 legacy_check_special_cases(p, &primary, &secondary);
1259
defc9cd8
AC
1260 /* If PCI bus is present then don't probe for tertiary
1261 legacy ports */
1262 pci_present = 1;
669a5db4
JG
1263 }
1264
b8325487
AC
1265 if (winbond == 1)
1266 winbond = 0x130; /* Default port, alt is 1B0 */
1267
defc9cd8
AC
1268 if (primary == 0 || all)
1269 legacy_probe_add(0x1F0, 14, UNKNOWN, 0);
1270 if (secondary == 0 || all)
1271 legacy_probe_add(0x170, 15, UNKNOWN, 0);
1272
1273 if (probe_all || !pci_present) {
1274 /* ISA/VLB extra ports */
1275 legacy_probe_add(0x1E8, 11, UNKNOWN, 0);
1276 legacy_probe_add(0x168, 10, UNKNOWN, 0);
1277 legacy_probe_add(0x1E0, 8, UNKNOWN, 0);
1278 legacy_probe_add(0x160, 12, UNKNOWN, 0);
669a5db4
JG
1279 }
1280
defc9cd8
AC
1281 if (opti82c46x)
1282 probe_opti_vlb();
1283 if (qdi)
1284 probe_qdi_vlb();
1285
defc9cd8
AC
1286 for (i = 0; i < NR_HOST; i++, pl++) {
1287 if (pl->port == 0)
669a5db4 1288 continue;
defc9cd8
AC
1289 if (pl->type == UNKNOWN)
1290 pl->type = probe_chip_type(pl);
1291 pl->slot = slot++;
1292 if (legacy_init_one(pl) == 0)
669a5db4
JG
1293 ct++;
1294 }
1295 if (ct != 0)
1296 return 0;
1297 return -ENODEV;
1298}
1299
1300static __exit void legacy_exit(void)
1301{
1302 int i;
1303
1304 for (i = 0; i < nr_legacy_host; i++) {
1305 struct legacy_data *ld = &legacy_data[i];
24dc5f33 1306 ata_host_detach(legacy_host[i]);
669a5db4 1307 platform_device_unregister(ld->platform_dev);
669a5db4
JG
1308 }
1309}
1310
1311MODULE_AUTHOR("Alan Cox");
1312MODULE_DESCRIPTION("low-level driver for legacy ATA");
1313MODULE_LICENSE("GPL");
1314MODULE_VERSION(DRV_VERSION);
0dcd0a76 1315MODULE_ALIAS("pata_qdi");
6d981b9a 1316MODULE_ALIAS("pata_winbond");
669a5db4
JG
1317
1318module_param(probe_all, int, 0);
1319module_param(autospeed, int, 0);
1320module_param(ht6560a, int, 0);
1321module_param(ht6560b, int, 0);
1322module_param(opti82c611a, int, 0);
1323module_param(opti82c46x, int, 0);
defc9cd8 1324module_param(qdi, int, 0);
6d981b9a 1325module_param(winbond, int, 0);
669a5db4 1326module_param(pio_mask, int, 0);
f834e49f 1327module_param(iordy_mask, int, 0);
669a5db4
JG
1328
1329module_init(legacy_init);
1330module_exit(legacy_exit);
This page took 0.756034 seconds and 4 git commands to generate.