]>
Commit | Line | Data |
---|---|---|
7f84eef0 SS |
1 | /* |
2 | * xHCI host controller driver | |
3 | * | |
4 | * Copyright (C) 2008 Intel Corp. | |
5 | * | |
6 | * Author: Sarah Sharp | |
7 | * Some code borrowed from the Linux EHCI driver. | |
8 | * | |
9 | * This program is free software; you can redistribute it and/or modify | |
10 | * it under the terms of the GNU General Public License version 2 as | |
11 | * published by the Free Software Foundation. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, but | |
14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY | |
15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | |
16 | * for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software Foundation, | |
20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
21 | */ | |
22 | ||
23 | /* | |
24 | * Ring initialization rules: | |
25 | * 1. Each segment is initialized to zero, except for link TRBs. | |
26 | * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or | |
27 | * Consumer Cycle State (CCS), depending on ring function. | |
28 | * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment. | |
29 | * | |
30 | * Ring behavior rules: | |
31 | * 1. A ring is empty if enqueue == dequeue. This means there will always be at | |
32 | * least one free TRB in the ring. This is useful if you want to turn that | |
33 | * into a link TRB and expand the ring. | |
34 | * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a | |
35 | * link TRB, then load the pointer with the address in the link TRB. If the | |
36 | * link TRB had its toggle bit set, you may need to update the ring cycle | |
37 | * state (see cycle bit rules). You may have to do this multiple times | |
38 | * until you reach a non-link TRB. | |
39 | * 3. A ring is full if enqueue++ (for the definition of increment above) | |
40 | * equals the dequeue pointer. | |
41 | * | |
42 | * Cycle bit rules: | |
43 | * 1. When a consumer increments a dequeue pointer and encounters a toggle bit | |
44 | * in a link TRB, it must toggle the ring cycle state. | |
45 | * 2. When a producer increments an enqueue pointer and encounters a toggle bit | |
46 | * in a link TRB, it must toggle the ring cycle state. | |
47 | * | |
48 | * Producer rules: | |
49 | * 1. Check if ring is full before you enqueue. | |
50 | * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing. | |
51 | * Update enqueue pointer between each write (which may update the ring | |
52 | * cycle state). | |
53 | * 3. Notify consumer. If SW is producer, it rings the doorbell for command | |
54 | * and endpoint rings. If HC is the producer for the event ring, | |
55 | * and it generates an interrupt according to interrupt modulation rules. | |
56 | * | |
57 | * Consumer rules: | |
58 | * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state, | |
59 | * the TRB is owned by the consumer. | |
60 | * 2. Update dequeue pointer (which may update the ring cycle state) and | |
61 | * continue processing TRBs until you reach a TRB which is not owned by you. | |
62 | * 3. Notify the producer. SW is the consumer for the event ring, and it | |
63 | * updates event ring dequeue pointer. HC is the consumer for the command and | |
64 | * endpoint rings; it generates events on the event ring for these. | |
65 | */ | |
66 | ||
8a96c052 | 67 | #include <linux/scatterlist.h> |
5a0e3ad6 | 68 | #include <linux/slab.h> |
f9c589e1 | 69 | #include <linux/dma-mapping.h> |
7f84eef0 | 70 | #include "xhci.h" |
3a7fa5be | 71 | #include "xhci-trace.h" |
0cbd4b34 | 72 | #include "xhci-mtk.h" |
7f84eef0 SS |
73 | |
74 | /* | |
75 | * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA | |
76 | * address of the TRB. | |
77 | */ | |
23e3be11 | 78 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, |
7f84eef0 SS |
79 | union xhci_trb *trb) |
80 | { | |
6071d836 | 81 | unsigned long segment_offset; |
7f84eef0 | 82 | |
6071d836 | 83 | if (!seg || !trb || trb < seg->trbs) |
7f84eef0 | 84 | return 0; |
6071d836 SS |
85 | /* offset in TRBs */ |
86 | segment_offset = trb - seg->trbs; | |
7895086a | 87 | if (segment_offset >= TRBS_PER_SEGMENT) |
7f84eef0 | 88 | return 0; |
6071d836 | 89 | return seg->dma + (segment_offset * sizeof(*trb)); |
7f84eef0 SS |
90 | } |
91 | ||
0ce57499 MN |
92 | static bool trb_is_noop(union xhci_trb *trb) |
93 | { | |
94 | return TRB_TYPE_NOOP_LE32(trb->generic.field[3]); | |
95 | } | |
96 | ||
2d98ef40 MN |
97 | static bool trb_is_link(union xhci_trb *trb) |
98 | { | |
99 | return TRB_TYPE_LINK_LE32(trb->link.control); | |
100 | } | |
101 | ||
bd5e67f5 MN |
102 | static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb) |
103 | { | |
104 | return trb == &seg->trbs[TRBS_PER_SEGMENT - 1]; | |
105 | } | |
106 | ||
107 | static bool last_trb_on_ring(struct xhci_ring *ring, | |
108 | struct xhci_segment *seg, union xhci_trb *trb) | |
109 | { | |
110 | return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg); | |
111 | } | |
112 | ||
d0c77d84 MN |
113 | static bool link_trb_toggles_cycle(union xhci_trb *trb) |
114 | { | |
115 | return le32_to_cpu(trb->link.control) & LINK_TOGGLE; | |
116 | } | |
117 | ||
ae636747 SS |
118 | /* Updates trb to point to the next TRB in the ring, and updates seg if the next |
119 | * TRB is in a new segment. This does not skip over link TRBs, and it does not | |
120 | * effect the ring dequeue or enqueue pointers. | |
121 | */ | |
122 | static void next_trb(struct xhci_hcd *xhci, | |
123 | struct xhci_ring *ring, | |
124 | struct xhci_segment **seg, | |
125 | union xhci_trb **trb) | |
126 | { | |
2d98ef40 | 127 | if (trb_is_link(*trb)) { |
ae636747 SS |
128 | *seg = (*seg)->next; |
129 | *trb = ((*seg)->trbs); | |
130 | } else { | |
a1669b2c | 131 | (*trb)++; |
ae636747 SS |
132 | } |
133 | } | |
134 | ||
7f84eef0 SS |
135 | /* |
136 | * See Cycle bit rules. SW is the consumer for the event ring only. | |
137 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. | |
138 | */ | |
3b72fca0 | 139 | static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring) |
7f84eef0 | 140 | { |
7f84eef0 | 141 | ring->deq_updates++; |
b008df60 | 142 | |
bd5e67f5 MN |
143 | /* event ring doesn't have link trbs, check for last trb */ |
144 | if (ring->type == TYPE_EVENT) { | |
145 | if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) { | |
50d0206f | 146 | ring->dequeue++; |
bd5e67f5 | 147 | return; |
7f84eef0 | 148 | } |
bd5e67f5 MN |
149 | if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue)) |
150 | ring->cycle_state ^= 1; | |
151 | ring->deq_seg = ring->deq_seg->next; | |
152 | ring->dequeue = ring->deq_seg->trbs; | |
153 | return; | |
154 | } | |
155 | ||
156 | /* All other rings have link trbs */ | |
157 | if (!trb_is_link(ring->dequeue)) { | |
158 | ring->dequeue++; | |
159 | ring->num_trbs_free++; | |
160 | } | |
161 | while (trb_is_link(ring->dequeue)) { | |
162 | ring->deq_seg = ring->deq_seg->next; | |
163 | ring->dequeue = ring->deq_seg->trbs; | |
164 | } | |
165 | return; | |
7f84eef0 SS |
166 | } |
167 | ||
168 | /* | |
169 | * See Cycle bit rules. SW is the consumer for the event ring only. | |
170 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. | |
171 | * | |
172 | * If we've just enqueued a TRB that is in the middle of a TD (meaning the | |
173 | * chain bit is set), then set the chain bit in all the following link TRBs. | |
174 | * If we've enqueued the last TRB in a TD, make sure the following link TRBs | |
175 | * have their chain bit cleared (so that each Link TRB is a separate TD). | |
176 | * | |
177 | * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit | |
b0567b3f SS |
178 | * set, but other sections talk about dealing with the chain bit set. This was |
179 | * fixed in the 0.96 specification errata, but we have to assume that all 0.95 | |
180 | * xHCI hardware can't handle the chain bit being cleared on a link TRB. | |
6cc30d85 SS |
181 | * |
182 | * @more_trbs_coming: Will you enqueue more TRBs before calling | |
183 | * prepare_transfer()? | |
7f84eef0 | 184 | */ |
6cc30d85 | 185 | static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, |
3b72fca0 | 186 | bool more_trbs_coming) |
7f84eef0 SS |
187 | { |
188 | u32 chain; | |
189 | union xhci_trb *next; | |
190 | ||
28ccd296 | 191 | chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN; |
b008df60 | 192 | /* If this is not event ring, there is one less usable TRB */ |
2d98ef40 | 193 | if (!trb_is_link(ring->enqueue)) |
b008df60 | 194 | ring->num_trbs_free--; |
7f84eef0 SS |
195 | next = ++(ring->enqueue); |
196 | ||
197 | ring->enq_updates++; | |
2251198b | 198 | /* Update the dequeue pointer further if that was a link TRB */ |
2d98ef40 | 199 | while (trb_is_link(next)) { |
6cc30d85 | 200 | |
2251198b MN |
201 | /* |
202 | * If the caller doesn't plan on enqueueing more TDs before | |
203 | * ringing the doorbell, then we don't want to give the link TRB | |
204 | * to the hardware just yet. We'll give the link TRB back in | |
205 | * prepare_ring() just before we enqueue the TD at the top of | |
206 | * the ring. | |
207 | */ | |
208 | if (!chain && !more_trbs_coming) | |
209 | break; | |
3b72fca0 | 210 | |
2251198b MN |
211 | /* If we're not dealing with 0.95 hardware or isoc rings on |
212 | * AMD 0.96 host, carry over the chain bit of the previous TRB | |
213 | * (which may mean the chain bit is cleared). | |
214 | */ | |
215 | if (!(ring->type == TYPE_ISOC && | |
216 | (xhci->quirks & XHCI_AMD_0x96_HOST)) && | |
217 | !xhci_link_trb_quirk(xhci)) { | |
218 | next->link.control &= cpu_to_le32(~TRB_CHAIN); | |
219 | next->link.control |= cpu_to_le32(chain); | |
7f84eef0 | 220 | } |
2251198b MN |
221 | /* Give this link TRB to the hardware */ |
222 | wmb(); | |
223 | next->link.control ^= cpu_to_le32(TRB_CYCLE); | |
224 | ||
225 | /* Toggle the cycle bit after the last ring segment. */ | |
d0c77d84 | 226 | if (link_trb_toggles_cycle(next)) |
2251198b MN |
227 | ring->cycle_state ^= 1; |
228 | ||
7f84eef0 SS |
229 | ring->enq_seg = ring->enq_seg->next; |
230 | ring->enqueue = ring->enq_seg->trbs; | |
231 | next = ring->enqueue; | |
232 | } | |
233 | } | |
234 | ||
235 | /* | |
085deb16 AX |
236 | * Check to see if there's room to enqueue num_trbs on the ring and make sure |
237 | * enqueue pointer will not advance into dequeue segment. See rules above. | |
7f84eef0 | 238 | */ |
b008df60 | 239 | static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring, |
7f84eef0 SS |
240 | unsigned int num_trbs) |
241 | { | |
085deb16 | 242 | int num_trbs_in_deq_seg; |
b008df60 | 243 | |
085deb16 AX |
244 | if (ring->num_trbs_free < num_trbs) |
245 | return 0; | |
246 | ||
247 | if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) { | |
248 | num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs; | |
249 | if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg) | |
250 | return 0; | |
251 | } | |
252 | ||
253 | return 1; | |
7f84eef0 SS |
254 | } |
255 | ||
7f84eef0 | 256 | /* Ring the host controller doorbell after placing a command on the ring */ |
23e3be11 | 257 | void xhci_ring_cmd_db(struct xhci_hcd *xhci) |
7f84eef0 | 258 | { |
c181bc5b EF |
259 | if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) |
260 | return; | |
261 | ||
7f84eef0 | 262 | xhci_dbg(xhci, "// Ding dong!\n"); |
204b7793 | 263 | writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]); |
7f84eef0 | 264 | /* Flush PCI posted writes */ |
b0ba9720 | 265 | readl(&xhci->dba->doorbell[0]); |
7f84eef0 SS |
266 | } |
267 | ||
b92cc66c EF |
268 | static int xhci_abort_cmd_ring(struct xhci_hcd *xhci) |
269 | { | |
270 | u64 temp_64; | |
271 | int ret; | |
272 | ||
273 | xhci_dbg(xhci, "Abort command ring\n"); | |
274 | ||
f7b2e403 | 275 | temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); |
b92cc66c | 276 | xhci->cmd_ring_state = CMD_RING_STATE_ABORTED; |
3425aa03 MN |
277 | |
278 | /* | |
279 | * Writing the CMD_RING_ABORT bit should cause a cmd completion event, | |
280 | * however on some host hw the CMD_RING_RUNNING bit is correctly cleared | |
281 | * but the completion event in never sent. Use the cmd timeout timer to | |
282 | * handle those cases. Use twice the time to cover the bit polling retry | |
283 | */ | |
284 | mod_timer(&xhci->cmd_timer, jiffies + (2 * XHCI_CMD_DEFAULT_TIMEOUT)); | |
477632df SS |
285 | xhci_write_64(xhci, temp_64 | CMD_RING_ABORT, |
286 | &xhci->op_regs->cmd_ring); | |
b92cc66c EF |
287 | |
288 | /* Section 4.6.1.2 of xHCI 1.0 spec says software should | |
289 | * time the completion od all xHCI commands, including | |
290 | * the Command Abort operation. If software doesn't see | |
291 | * CRR negated in a timely manner (e.g. longer than 5 | |
292 | * seconds), then it should assume that the there are | |
293 | * larger problems with the xHC and assert HCRST. | |
294 | */ | |
dc0b177c | 295 | ret = xhci_handshake(&xhci->op_regs->cmd_ring, |
b92cc66c EF |
296 | CMD_RING_RUNNING, 0, 5 * 1000 * 1000); |
297 | if (ret < 0) { | |
a6809ffd MN |
298 | /* we are about to kill xhci, give it one more chance */ |
299 | xhci_write_64(xhci, temp_64 | CMD_RING_ABORT, | |
300 | &xhci->op_regs->cmd_ring); | |
301 | udelay(1000); | |
302 | ret = xhci_handshake(&xhci->op_regs->cmd_ring, | |
303 | CMD_RING_RUNNING, 0, 3 * 1000 * 1000); | |
304 | if (ret == 0) | |
305 | return 0; | |
306 | ||
b92cc66c EF |
307 | xhci_err(xhci, "Stopped the command ring failed, " |
308 | "maybe the host is dead\n"); | |
3425aa03 | 309 | del_timer(&xhci->cmd_timer); |
b92cc66c | 310 | xhci->xhc_state |= XHCI_STATE_DYING; |
b92cc66c EF |
311 | xhci_halt(xhci); |
312 | return -ESHUTDOWN; | |
313 | } | |
314 | ||
315 | return 0; | |
316 | } | |
317 | ||
be88fe4f | 318 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, |
ae636747 | 319 | unsigned int slot_id, |
e9df17eb SS |
320 | unsigned int ep_index, |
321 | unsigned int stream_id) | |
ae636747 | 322 | { |
28ccd296 | 323 | __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id]; |
50d64676 MW |
324 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
325 | unsigned int ep_state = ep->ep_state; | |
ae636747 | 326 | |
ae636747 | 327 | /* Don't ring the doorbell for this endpoint if there are pending |
50d64676 | 328 | * cancellations because we don't want to interrupt processing. |
8df75f42 SS |
329 | * We don't want to restart any stream rings if there's a set dequeue |
330 | * pointer command pending because the device can choose to start any | |
331 | * stream once the endpoint is on the HW schedule. | |
ae636747 | 332 | */ |
50d64676 MW |
333 | if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) || |
334 | (ep_state & EP_HALTED)) | |
335 | return; | |
204b7793 | 336 | writel(DB_VALUE(ep_index, stream_id), db_addr); |
50d64676 MW |
337 | /* The CPU has better things to do at this point than wait for a |
338 | * write-posting flush. It'll get there soon enough. | |
339 | */ | |
ae636747 SS |
340 | } |
341 | ||
e9df17eb SS |
342 | /* Ring the doorbell for any rings with pending URBs */ |
343 | static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci, | |
344 | unsigned int slot_id, | |
345 | unsigned int ep_index) | |
346 | { | |
347 | unsigned int stream_id; | |
348 | struct xhci_virt_ep *ep; | |
349 | ||
350 | ep = &xhci->devs[slot_id]->eps[ep_index]; | |
351 | ||
352 | /* A ring has pending URBs if its TD list is not empty */ | |
353 | if (!(ep->ep_state & EP_HAS_STREAMS)) { | |
d66eaf9f | 354 | if (ep->ring && !(list_empty(&ep->ring->td_list))) |
be88fe4f | 355 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0); |
e9df17eb SS |
356 | return; |
357 | } | |
358 | ||
359 | for (stream_id = 1; stream_id < ep->stream_info->num_streams; | |
360 | stream_id++) { | |
361 | struct xhci_stream_info *stream_info = ep->stream_info; | |
362 | if (!list_empty(&stream_info->stream_rings[stream_id]->td_list)) | |
be88fe4f AX |
363 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, |
364 | stream_id); | |
e9df17eb SS |
365 | } |
366 | } | |
367 | ||
75b040ec AI |
368 | /* Get the right ring for the given slot_id, ep_index and stream_id. |
369 | * If the endpoint supports streams, boundary check the URB's stream ID. | |
370 | * If the endpoint doesn't support streams, return the singular endpoint ring. | |
371 | */ | |
372 | struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, | |
021bff91 SS |
373 | unsigned int slot_id, unsigned int ep_index, |
374 | unsigned int stream_id) | |
375 | { | |
376 | struct xhci_virt_ep *ep; | |
377 | ||
378 | ep = &xhci->devs[slot_id]->eps[ep_index]; | |
379 | /* Common case: no streams */ | |
380 | if (!(ep->ep_state & EP_HAS_STREAMS)) | |
381 | return ep->ring; | |
382 | ||
383 | if (stream_id == 0) { | |
384 | xhci_warn(xhci, | |
385 | "WARN: Slot ID %u, ep index %u has streams, " | |
386 | "but URB has no stream ID.\n", | |
387 | slot_id, ep_index); | |
388 | return NULL; | |
389 | } | |
390 | ||
391 | if (stream_id < ep->stream_info->num_streams) | |
392 | return ep->stream_info->stream_rings[stream_id]; | |
393 | ||
394 | xhci_warn(xhci, | |
395 | "WARN: Slot ID %u, ep index %u has " | |
396 | "stream IDs 1 to %u allocated, " | |
397 | "but stream ID %u is requested.\n", | |
398 | slot_id, ep_index, | |
399 | ep->stream_info->num_streams - 1, | |
400 | stream_id); | |
401 | return NULL; | |
402 | } | |
403 | ||
ae636747 SS |
404 | /* |
405 | * Move the xHC's endpoint ring dequeue pointer past cur_td. | |
406 | * Record the new state of the xHC's endpoint ring dequeue segment, | |
407 | * dequeue pointer, and new consumer cycle state in state. | |
408 | * Update our internal representation of the ring's dequeue pointer. | |
409 | * | |
410 | * We do this in three jumps: | |
411 | * - First we update our new ring state to be the same as when the xHC stopped. | |
412 | * - Then we traverse the ring to find the segment that contains | |
413 | * the last TRB in the TD. We toggle the xHC's new cycle state when we pass | |
414 | * any link TRBs with the toggle cycle bit set. | |
415 | * - Finally we move the dequeue state one TRB further, toggling the cycle bit | |
416 | * if we've moved it past a link TRB with the toggle cycle bit set. | |
28ccd296 ME |
417 | * |
418 | * Some of the uses of xhci_generic_trb are grotty, but if they're done | |
419 | * with correct __le32 accesses they should work fine. Only users of this are | |
420 | * in here. | |
ae636747 | 421 | */ |
c92bcfa7 | 422 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
ae636747 | 423 | unsigned int slot_id, unsigned int ep_index, |
e9df17eb SS |
424 | unsigned int stream_id, struct xhci_td *cur_td, |
425 | struct xhci_dequeue_state *state) | |
ae636747 SS |
426 | { |
427 | struct xhci_virt_device *dev = xhci->devs[slot_id]; | |
c4bedb77 | 428 | struct xhci_virt_ep *ep = &dev->eps[ep_index]; |
e9df17eb | 429 | struct xhci_ring *ep_ring; |
365038d8 MN |
430 | struct xhci_segment *new_seg; |
431 | union xhci_trb *new_deq; | |
c92bcfa7 | 432 | dma_addr_t addr; |
1f81b6d2 | 433 | u64 hw_dequeue; |
365038d8 MN |
434 | bool cycle_found = false; |
435 | bool td_last_trb_found = false; | |
ae636747 | 436 | |
e9df17eb SS |
437 | ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id, |
438 | ep_index, stream_id); | |
439 | if (!ep_ring) { | |
440 | xhci_warn(xhci, "WARN can't find new dequeue state " | |
441 | "for invalid stream ID %u.\n", | |
442 | stream_id); | |
443 | return; | |
444 | } | |
68e41c5d | 445 | |
ae636747 | 446 | /* Dig out the cycle state saved by the xHC during the stop ep cmd */ |
aa50b290 XR |
447 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
448 | "Finding endpoint context"); | |
c4bedb77 HG |
449 | /* 4.6.9 the css flag is written to the stream context for streams */ |
450 | if (ep->ep_state & EP_HAS_STREAMS) { | |
451 | struct xhci_stream_ctx *ctx = | |
452 | &ep->stream_info->stream_ctx_array[stream_id]; | |
1f81b6d2 | 453 | hw_dequeue = le64_to_cpu(ctx->stream_ring); |
c4bedb77 HG |
454 | } else { |
455 | struct xhci_ep_ctx *ep_ctx | |
456 | = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); | |
1f81b6d2 | 457 | hw_dequeue = le64_to_cpu(ep_ctx->deq); |
c4bedb77 | 458 | } |
ae636747 | 459 | |
365038d8 MN |
460 | new_seg = ep_ring->deq_seg; |
461 | new_deq = ep_ring->dequeue; | |
462 | state->new_cycle_state = hw_dequeue & 0x1; | |
463 | ||
1f81b6d2 | 464 | /* |
365038d8 MN |
465 | * We want to find the pointer, segment and cycle state of the new trb |
466 | * (the one after current TD's last_trb). We know the cycle state at | |
467 | * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are | |
468 | * found. | |
1f81b6d2 | 469 | */ |
365038d8 MN |
470 | do { |
471 | if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq) | |
472 | == (dma_addr_t)(hw_dequeue & ~0xf)) { | |
473 | cycle_found = true; | |
474 | if (td_last_trb_found) | |
475 | break; | |
476 | } | |
477 | if (new_deq == cur_td->last_trb) | |
478 | td_last_trb_found = true; | |
1f81b6d2 | 479 | |
3495e451 MN |
480 | if (cycle_found && trb_is_link(new_deq) && |
481 | link_trb_toggles_cycle(new_deq)) | |
365038d8 MN |
482 | state->new_cycle_state ^= 0x1; |
483 | ||
484 | next_trb(xhci, ep_ring, &new_seg, &new_deq); | |
485 | ||
486 | /* Search wrapped around, bail out */ | |
487 | if (new_deq == ep->ring->dequeue) { | |
488 | xhci_err(xhci, "Error: Failed finding new dequeue state\n"); | |
489 | state->new_deq_seg = NULL; | |
490 | state->new_deq_ptr = NULL; | |
491 | return; | |
492 | } | |
493 | ||
494 | } while (!cycle_found || !td_last_trb_found); | |
ae636747 | 495 | |
365038d8 MN |
496 | state->new_deq_seg = new_seg; |
497 | state->new_deq_ptr = new_deq; | |
ae636747 | 498 | |
1f81b6d2 | 499 | /* Don't update the ring cycle state for the producer (us). */ |
aa50b290 XR |
500 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
501 | "Cycle state = 0x%x", state->new_cycle_state); | |
01a1fdb9 | 502 | |
aa50b290 XR |
503 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
504 | "New dequeue segment = %p (virtual)", | |
c92bcfa7 SS |
505 | state->new_deq_seg); |
506 | addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr); | |
aa50b290 XR |
507 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
508 | "New dequeue pointer = 0x%llx (DMA)", | |
c92bcfa7 | 509 | (unsigned long long) addr); |
ae636747 SS |
510 | } |
511 | ||
522989a2 SS |
512 | /* flip_cycle means flip the cycle bit of all but the first and last TRB. |
513 | * (The last TRB actually points to the ring enqueue pointer, which is not part | |
514 | * of this TD.) This is used to remove partially enqueued isoc TDs from a ring. | |
515 | */ | |
23e3be11 | 516 | static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
522989a2 | 517 | struct xhci_td *cur_td, bool flip_cycle) |
ae636747 SS |
518 | { |
519 | struct xhci_segment *cur_seg; | |
520 | union xhci_trb *cur_trb; | |
521 | ||
522 | for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb; | |
523 | true; | |
524 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { | |
3495e451 | 525 | if (trb_is_link(cur_trb)) { |
ae636747 SS |
526 | /* Unchain any chained Link TRBs, but |
527 | * leave the pointers intact. | |
528 | */ | |
28ccd296 | 529 | cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN); |
522989a2 SS |
530 | /* Flip the cycle bit (link TRBs can't be the first |
531 | * or last TRB). | |
532 | */ | |
533 | if (flip_cycle) | |
534 | cur_trb->generic.field[3] ^= | |
535 | cpu_to_le32(TRB_CYCLE); | |
aa50b290 XR |
536 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
537 | "Cancel (unchain) link TRB"); | |
538 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, | |
539 | "Address = %p (0x%llx dma); " | |
540 | "in seg %p (0x%llx dma)", | |
700e2052 | 541 | cur_trb, |
23e3be11 | 542 | (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb), |
700e2052 GKH |
543 | cur_seg, |
544 | (unsigned long long)cur_seg->dma); | |
ae636747 SS |
545 | } else { |
546 | cur_trb->generic.field[0] = 0; | |
547 | cur_trb->generic.field[1] = 0; | |
548 | cur_trb->generic.field[2] = 0; | |
549 | /* Preserve only the cycle bit of this TRB */ | |
28ccd296 | 550 | cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE); |
522989a2 SS |
551 | /* Flip the cycle bit except on the first or last TRB */ |
552 | if (flip_cycle && cur_trb != cur_td->first_trb && | |
553 | cur_trb != cur_td->last_trb) | |
554 | cur_trb->generic.field[3] ^= | |
555 | cpu_to_le32(TRB_CYCLE); | |
28ccd296 ME |
556 | cur_trb->generic.field[3] |= cpu_to_le32( |
557 | TRB_TYPE(TRB_TR_NOOP)); | |
aa50b290 XR |
558 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
559 | "TRB to noop at offset 0x%llx", | |
79688acf SS |
560 | (unsigned long long) |
561 | xhci_trb_virt_to_dma(cur_seg, cur_trb)); | |
ae636747 SS |
562 | } |
563 | if (cur_trb == cur_td->last_trb) | |
564 | break; | |
565 | } | |
566 | } | |
567 | ||
575688e1 | 568 | static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci, |
6f5165cf SS |
569 | struct xhci_virt_ep *ep) |
570 | { | |
571 | ep->ep_state &= ~EP_HALT_PENDING; | |
572 | /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the | |
573 | * timer is running on another CPU, we don't decrement stop_cmds_pending | |
574 | * (since we didn't successfully stop the watchdog timer). | |
575 | */ | |
576 | if (del_timer(&ep->stop_cmd_timer)) | |
577 | ep->stop_cmds_pending--; | |
578 | } | |
579 | ||
580 | /* Must be called with xhci->lock held in interrupt context */ | |
581 | static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci, | |
07a37e9e | 582 | struct xhci_td *cur_td, int status) |
6f5165cf | 583 | { |
214f76f7 | 584 | struct usb_hcd *hcd; |
8e51adcc AX |
585 | struct urb *urb; |
586 | struct urb_priv *urb_priv; | |
6f5165cf | 587 | |
8e51adcc AX |
588 | urb = cur_td->urb; |
589 | urb_priv = urb->hcpriv; | |
590 | urb_priv->td_cnt++; | |
214f76f7 | 591 | hcd = bus_to_hcd(urb->dev->bus); |
6f5165cf | 592 | |
8e51adcc AX |
593 | /* Only giveback urb when this is the last td in urb */ |
594 | if (urb_priv->td_cnt == urb_priv->length) { | |
c41136b0 AX |
595 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
596 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; | |
597 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { | |
598 | if (xhci->quirks & XHCI_AMD_PLL_FIX) | |
599 | usb_amd_quirk_pll_enable(); | |
600 | } | |
601 | } | |
8e51adcc | 602 | usb_hcd_unlink_urb_from_ep(hcd, urb); |
8e51adcc AX |
603 | |
604 | spin_unlock(&xhci->lock); | |
605 | usb_hcd_giveback_urb(hcd, urb, status); | |
4daf9df5 | 606 | xhci_urb_free_priv(urb_priv); |
8e51adcc | 607 | spin_lock(&xhci->lock); |
8e51adcc | 608 | } |
6f5165cf SS |
609 | } |
610 | ||
f9c589e1 MN |
611 | void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci, struct xhci_ring *ring, |
612 | struct xhci_td *td) | |
613 | { | |
614 | struct device *dev = xhci_to_hcd(xhci)->self.controller; | |
615 | struct xhci_segment *seg = td->bounce_seg; | |
616 | struct urb *urb = td->urb; | |
617 | ||
618 | if (!seg || !urb) | |
619 | return; | |
620 | ||
621 | if (usb_urb_dir_out(urb)) { | |
622 | dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len, | |
623 | DMA_TO_DEVICE); | |
624 | return; | |
625 | } | |
626 | ||
627 | /* for in tranfers we need to copy the data from bounce to sg */ | |
628 | sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf, | |
629 | seg->bounce_len, seg->bounce_offs); | |
630 | dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len, | |
631 | DMA_FROM_DEVICE); | |
632 | seg->bounce_len = 0; | |
633 | seg->bounce_offs = 0; | |
634 | } | |
635 | ||
ae636747 SS |
636 | /* |
637 | * When we get a command completion for a Stop Endpoint Command, we need to | |
638 | * unlink any cancelled TDs from the ring. There are two ways to do that: | |
639 | * | |
640 | * 1. If the HW was in the middle of processing the TD that needs to be | |
641 | * cancelled, then we must move the ring's dequeue pointer past the last TRB | |
642 | * in the TD with a Set Dequeue Pointer Command. | |
643 | * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain | |
644 | * bit cleared) so that the HW will skip over them. | |
645 | */ | |
b8200c94 | 646 | static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id, |
be88fe4f | 647 | union xhci_trb *trb, struct xhci_event_cmd *event) |
ae636747 | 648 | { |
ae636747 SS |
649 | unsigned int ep_index; |
650 | struct xhci_ring *ep_ring; | |
63a0d9ab | 651 | struct xhci_virt_ep *ep; |
ae636747 | 652 | struct list_head *entry; |
326b4810 | 653 | struct xhci_td *cur_td = NULL; |
ae636747 SS |
654 | struct xhci_td *last_unlinked_td; |
655 | ||
c92bcfa7 | 656 | struct xhci_dequeue_state deq_state; |
ae636747 | 657 | |
bc752bde | 658 | if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) { |
9ea1833e | 659 | if (!xhci->devs[slot_id]) |
be88fe4f AX |
660 | xhci_warn(xhci, "Stop endpoint command " |
661 | "completion for disabled slot %u\n", | |
662 | slot_id); | |
663 | return; | |
664 | } | |
665 | ||
ae636747 | 666 | memset(&deq_state, 0, sizeof(deq_state)); |
28ccd296 | 667 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
63a0d9ab | 668 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
ae636747 | 669 | |
678539cf | 670 | if (list_empty(&ep->cancelled_td_list)) { |
6f5165cf | 671 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
0714a57c | 672 | ep->stopped_td = NULL; |
e9df17eb | 673 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
ae636747 | 674 | return; |
678539cf | 675 | } |
ae636747 SS |
676 | |
677 | /* Fix up the ep ring first, so HW stops executing cancelled TDs. | |
678 | * We have the xHCI lock, so nothing can modify this list until we drop | |
679 | * it. We're also in the event handler, so we can't get re-interrupted | |
680 | * if another Stop Endpoint command completes | |
681 | */ | |
63a0d9ab | 682 | list_for_each(entry, &ep->cancelled_td_list) { |
ae636747 | 683 | cur_td = list_entry(entry, struct xhci_td, cancelled_td_list); |
aa50b290 XR |
684 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
685 | "Removing canceled TD starting at 0x%llx (dma).", | |
79688acf SS |
686 | (unsigned long long)xhci_trb_virt_to_dma( |
687 | cur_td->start_seg, cur_td->first_trb)); | |
e9df17eb SS |
688 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
689 | if (!ep_ring) { | |
690 | /* This shouldn't happen unless a driver is mucking | |
691 | * with the stream ID after submission. This will | |
692 | * leave the TD on the hardware ring, and the hardware | |
693 | * will try to execute it, and may access a buffer | |
694 | * that has already been freed. In the best case, the | |
695 | * hardware will execute it, and the event handler will | |
696 | * ignore the completion event for that TD, since it was | |
697 | * removed from the td_list for that endpoint. In | |
698 | * short, don't muck with the stream ID after | |
699 | * submission. | |
700 | */ | |
701 | xhci_warn(xhci, "WARN Cancelled URB %p " | |
702 | "has invalid stream ID %u.\n", | |
703 | cur_td->urb, | |
704 | cur_td->urb->stream_id); | |
705 | goto remove_finished_td; | |
706 | } | |
ae636747 SS |
707 | /* |
708 | * If we stopped on the TD we need to cancel, then we have to | |
709 | * move the xHC endpoint ring dequeue pointer past this TD. | |
710 | */ | |
63a0d9ab | 711 | if (cur_td == ep->stopped_td) |
e9df17eb SS |
712 | xhci_find_new_dequeue_state(xhci, slot_id, ep_index, |
713 | cur_td->urb->stream_id, | |
714 | cur_td, &deq_state); | |
ae636747 | 715 | else |
522989a2 | 716 | td_to_noop(xhci, ep_ring, cur_td, false); |
e9df17eb | 717 | remove_finished_td: |
ae636747 SS |
718 | /* |
719 | * The event handler won't see a completion for this TD anymore, | |
720 | * so remove it from the endpoint ring's TD list. Keep it in | |
721 | * the cancelled TD list for URB completion later. | |
722 | */ | |
585df1d9 | 723 | list_del_init(&cur_td->td_list); |
ae636747 SS |
724 | } |
725 | last_unlinked_td = cur_td; | |
6f5165cf | 726 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
ae636747 SS |
727 | |
728 | /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */ | |
729 | if (deq_state.new_deq_ptr && deq_state.new_deq_seg) { | |
1e3452e3 HG |
730 | xhci_queue_new_dequeue_state(xhci, slot_id, ep_index, |
731 | ep->stopped_td->urb->stream_id, &deq_state); | |
ac9d8fe7 | 732 | xhci_ring_cmd_db(xhci); |
ae636747 | 733 | } else { |
e9df17eb SS |
734 | /* Otherwise ring the doorbell(s) to restart queued transfers */ |
735 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); | |
ae636747 | 736 | } |
526867c3 | 737 | |
d97b4f8d | 738 | ep->stopped_td = NULL; |
ae636747 SS |
739 | |
740 | /* | |
741 | * Drop the lock and complete the URBs in the cancelled TD list. | |
742 | * New TDs to be cancelled might be added to the end of the list before | |
743 | * we can complete all the URBs for the TDs we already unlinked. | |
744 | * So stop when we've completed the URB for the last TD we unlinked. | |
745 | */ | |
746 | do { | |
63a0d9ab | 747 | cur_td = list_entry(ep->cancelled_td_list.next, |
ae636747 | 748 | struct xhci_td, cancelled_td_list); |
585df1d9 | 749 | list_del_init(&cur_td->cancelled_td_list); |
ae636747 SS |
750 | |
751 | /* Clean up the cancelled URB */ | |
ae636747 SS |
752 | /* Doesn't matter what we pass for status, since the core will |
753 | * just overwrite it (because the URB has been unlinked). | |
754 | */ | |
f76a28a6 | 755 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
f9c589e1 MN |
756 | if (ep_ring && cur_td->bounce_seg) |
757 | xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td); | |
07a37e9e | 758 | xhci_giveback_urb_in_irq(xhci, cur_td, 0); |
ae636747 | 759 | |
6f5165cf SS |
760 | /* Stop processing the cancelled list if the watchdog timer is |
761 | * running. | |
762 | */ | |
763 | if (xhci->xhc_state & XHCI_STATE_DYING) | |
764 | return; | |
ae636747 SS |
765 | } while (cur_td != last_unlinked_td); |
766 | ||
767 | /* Return to the event handler with xhci->lock re-acquired */ | |
768 | } | |
769 | ||
50e8725e SS |
770 | static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring) |
771 | { | |
772 | struct xhci_td *cur_td; | |
773 | ||
774 | while (!list_empty(&ring->td_list)) { | |
775 | cur_td = list_first_entry(&ring->td_list, | |
776 | struct xhci_td, td_list); | |
777 | list_del_init(&cur_td->td_list); | |
778 | if (!list_empty(&cur_td->cancelled_td_list)) | |
779 | list_del_init(&cur_td->cancelled_td_list); | |
f9c589e1 MN |
780 | |
781 | if (cur_td->bounce_seg) | |
782 | xhci_unmap_td_bounce_buffer(xhci, ring, cur_td); | |
50e8725e SS |
783 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); |
784 | } | |
785 | } | |
786 | ||
787 | static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci, | |
788 | int slot_id, int ep_index) | |
789 | { | |
790 | struct xhci_td *cur_td; | |
791 | struct xhci_virt_ep *ep; | |
792 | struct xhci_ring *ring; | |
793 | ||
794 | ep = &xhci->devs[slot_id]->eps[ep_index]; | |
21d0e51b SS |
795 | if ((ep->ep_state & EP_HAS_STREAMS) || |
796 | (ep->ep_state & EP_GETTING_NO_STREAMS)) { | |
797 | int stream_id; | |
798 | ||
799 | for (stream_id = 0; stream_id < ep->stream_info->num_streams; | |
800 | stream_id++) { | |
801 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, | |
802 | "Killing URBs for slot ID %u, ep index %u, stream %u", | |
803 | slot_id, ep_index, stream_id + 1); | |
804 | xhci_kill_ring_urbs(xhci, | |
805 | ep->stream_info->stream_rings[stream_id]); | |
806 | } | |
807 | } else { | |
808 | ring = ep->ring; | |
809 | if (!ring) | |
810 | return; | |
811 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, | |
812 | "Killing URBs for slot ID %u, ep index %u", | |
813 | slot_id, ep_index); | |
814 | xhci_kill_ring_urbs(xhci, ring); | |
815 | } | |
50e8725e SS |
816 | while (!list_empty(&ep->cancelled_td_list)) { |
817 | cur_td = list_first_entry(&ep->cancelled_td_list, | |
818 | struct xhci_td, cancelled_td_list); | |
819 | list_del_init(&cur_td->cancelled_td_list); | |
820 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); | |
821 | } | |
822 | } | |
823 | ||
6f5165cf SS |
824 | /* Watchdog timer function for when a stop endpoint command fails to complete. |
825 | * In this case, we assume the host controller is broken or dying or dead. The | |
826 | * host may still be completing some other events, so we have to be careful to | |
827 | * let the event ring handler and the URB dequeueing/enqueueing functions know | |
828 | * through xhci->state. | |
829 | * | |
830 | * The timer may also fire if the host takes a very long time to respond to the | |
831 | * command, and the stop endpoint command completion handler cannot delete the | |
832 | * timer before the timer function is called. Another endpoint cancellation may | |
833 | * sneak in before the timer function can grab the lock, and that may queue | |
834 | * another stop endpoint command and add the timer back. So we cannot use a | |
835 | * simple flag to say whether there is a pending stop endpoint command for a | |
836 | * particular endpoint. | |
837 | * | |
838 | * Instead we use a combination of that flag and a counter for the number of | |
839 | * pending stop endpoint commands. If the timer is the tail end of the last | |
840 | * stop endpoint command, and the endpoint's command is still pending, we assume | |
841 | * the host is dying. | |
842 | */ | |
843 | void xhci_stop_endpoint_command_watchdog(unsigned long arg) | |
844 | { | |
845 | struct xhci_hcd *xhci; | |
846 | struct xhci_virt_ep *ep; | |
6f5165cf | 847 | int ret, i, j; |
f43d6231 | 848 | unsigned long flags; |
6f5165cf SS |
849 | |
850 | ep = (struct xhci_virt_ep *) arg; | |
851 | xhci = ep->xhci; | |
852 | ||
f43d6231 | 853 | spin_lock_irqsave(&xhci->lock, flags); |
6f5165cf SS |
854 | |
855 | ep->stop_cmds_pending--; | |
bcf42aa6 MN |
856 | if (xhci->xhc_state & XHCI_STATE_REMOVING) { |
857 | spin_unlock_irqrestore(&xhci->lock, flags); | |
858 | return; | |
859 | } | |
6f5165cf | 860 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
aa50b290 XR |
861 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
862 | "Stop EP timer ran, but another timer marked " | |
863 | "xHCI as DYING, exiting."); | |
f43d6231 | 864 | spin_unlock_irqrestore(&xhci->lock, flags); |
6f5165cf SS |
865 | return; |
866 | } | |
867 | if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) { | |
aa50b290 XR |
868 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
869 | "Stop EP timer ran, but no command pending, " | |
870 | "exiting."); | |
f43d6231 | 871 | spin_unlock_irqrestore(&xhci->lock, flags); |
6f5165cf SS |
872 | return; |
873 | } | |
874 | ||
875 | xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n"); | |
876 | xhci_warn(xhci, "Assuming host is dying, halting host.\n"); | |
877 | /* Oops, HC is dead or dying or at least not responding to the stop | |
878 | * endpoint command. | |
879 | */ | |
880 | xhci->xhc_state |= XHCI_STATE_DYING; | |
881 | /* Disable interrupts from the host controller and start halting it */ | |
882 | xhci_quiesce(xhci); | |
f43d6231 | 883 | spin_unlock_irqrestore(&xhci->lock, flags); |
6f5165cf SS |
884 | |
885 | ret = xhci_halt(xhci); | |
886 | ||
f43d6231 | 887 | spin_lock_irqsave(&xhci->lock, flags); |
6f5165cf SS |
888 | if (ret < 0) { |
889 | /* This is bad; the host is not responding to commands and it's | |
890 | * not allowing itself to be halted. At least interrupts are | |
ac04e6ff | 891 | * disabled. If we call usb_hc_died(), it will attempt to |
6f5165cf SS |
892 | * disconnect all device drivers under this host. Those |
893 | * disconnect() methods will wait for all URBs to be unlinked, | |
894 | * so we must complete them. | |
895 | */ | |
896 | xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n"); | |
897 | xhci_warn(xhci, "Completing active URBs anyway.\n"); | |
898 | /* We could turn all TDs on the rings to no-ops. This won't | |
899 | * help if the host has cached part of the ring, and is slow if | |
900 | * we want to preserve the cycle bit. Skip it and hope the host | |
901 | * doesn't touch the memory. | |
902 | */ | |
903 | } | |
904 | for (i = 0; i < MAX_HC_SLOTS; i++) { | |
905 | if (!xhci->devs[i]) | |
906 | continue; | |
50e8725e SS |
907 | for (j = 0; j < 31; j++) |
908 | xhci_kill_endpoint_urbs(xhci, i, j); | |
6f5165cf | 909 | } |
f43d6231 | 910 | spin_unlock_irqrestore(&xhci->lock, flags); |
aa50b290 XR |
911 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
912 | "Calling usb_hc_died()"); | |
bcf42aa6 | 913 | usb_hc_died(xhci_to_hcd(xhci)); |
aa50b290 XR |
914 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
915 | "xHCI host controller is dead."); | |
6f5165cf SS |
916 | } |
917 | ||
b008df60 AX |
918 | |
919 | static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci, | |
920 | struct xhci_virt_device *dev, | |
921 | struct xhci_ring *ep_ring, | |
922 | unsigned int ep_index) | |
923 | { | |
924 | union xhci_trb *dequeue_temp; | |
925 | int num_trbs_free_temp; | |
926 | bool revert = false; | |
927 | ||
928 | num_trbs_free_temp = ep_ring->num_trbs_free; | |
929 | dequeue_temp = ep_ring->dequeue; | |
930 | ||
0d9f78a9 SS |
931 | /* If we get two back-to-back stalls, and the first stalled transfer |
932 | * ends just before a link TRB, the dequeue pointer will be left on | |
933 | * the link TRB by the code in the while loop. So we have to update | |
934 | * the dequeue pointer one segment further, or we'll jump off | |
935 | * the segment into la-la-land. | |
936 | */ | |
2d98ef40 | 937 | if (trb_is_link(ep_ring->dequeue)) { |
0d9f78a9 SS |
938 | ep_ring->deq_seg = ep_ring->deq_seg->next; |
939 | ep_ring->dequeue = ep_ring->deq_seg->trbs; | |
940 | } | |
941 | ||
b008df60 AX |
942 | while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) { |
943 | /* We have more usable TRBs */ | |
944 | ep_ring->num_trbs_free++; | |
945 | ep_ring->dequeue++; | |
2d98ef40 | 946 | if (trb_is_link(ep_ring->dequeue)) { |
b008df60 AX |
947 | if (ep_ring->dequeue == |
948 | dev->eps[ep_index].queued_deq_ptr) | |
949 | break; | |
950 | ep_ring->deq_seg = ep_ring->deq_seg->next; | |
951 | ep_ring->dequeue = ep_ring->deq_seg->trbs; | |
952 | } | |
953 | if (ep_ring->dequeue == dequeue_temp) { | |
954 | revert = true; | |
955 | break; | |
956 | } | |
957 | } | |
958 | ||
959 | if (revert) { | |
960 | xhci_dbg(xhci, "Unable to find new dequeue pointer\n"); | |
961 | ep_ring->num_trbs_free = num_trbs_free_temp; | |
962 | } | |
963 | } | |
964 | ||
ae636747 SS |
965 | /* |
966 | * When we get a completion for a Set Transfer Ring Dequeue Pointer command, | |
967 | * we need to clear the set deq pending flag in the endpoint ring state, so that | |
968 | * the TD queueing code can ring the doorbell again. We also need to ring the | |
969 | * endpoint doorbell to restart the ring, but only if there aren't more | |
970 | * cancellations pending. | |
971 | */ | |
b8200c94 | 972 | static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id, |
c69a0597 | 973 | union xhci_trb *trb, u32 cmd_comp_code) |
ae636747 | 974 | { |
ae636747 | 975 | unsigned int ep_index; |
e9df17eb | 976 | unsigned int stream_id; |
ae636747 SS |
977 | struct xhci_ring *ep_ring; |
978 | struct xhci_virt_device *dev; | |
9aad95e2 | 979 | struct xhci_virt_ep *ep; |
d115b048 JY |
980 | struct xhci_ep_ctx *ep_ctx; |
981 | struct xhci_slot_ctx *slot_ctx; | |
ae636747 | 982 | |
28ccd296 ME |
983 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
984 | stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2])); | |
ae636747 | 985 | dev = xhci->devs[slot_id]; |
9aad95e2 | 986 | ep = &dev->eps[ep_index]; |
e9df17eb SS |
987 | |
988 | ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id); | |
989 | if (!ep_ring) { | |
e587b8b2 | 990 | xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n", |
e9df17eb SS |
991 | stream_id); |
992 | /* XXX: Harmless??? */ | |
0d4976ec | 993 | goto cleanup; |
e9df17eb SS |
994 | } |
995 | ||
d115b048 JY |
996 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
997 | slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx); | |
ae636747 | 998 | |
c69a0597 | 999 | if (cmd_comp_code != COMP_SUCCESS) { |
ae636747 SS |
1000 | unsigned int ep_state; |
1001 | unsigned int slot_state; | |
1002 | ||
c69a0597 | 1003 | switch (cmd_comp_code) { |
ae636747 | 1004 | case COMP_TRB_ERR: |
e587b8b2 | 1005 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n"); |
ae636747 SS |
1006 | break; |
1007 | case COMP_CTX_STATE: | |
e587b8b2 | 1008 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n"); |
28ccd296 | 1009 | ep_state = le32_to_cpu(ep_ctx->ep_info); |
ae636747 | 1010 | ep_state &= EP_STATE_MASK; |
28ccd296 | 1011 | slot_state = le32_to_cpu(slot_ctx->dev_state); |
ae636747 | 1012 | slot_state = GET_SLOT_STATE(slot_state); |
aa50b290 XR |
1013 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
1014 | "Slot state = %u, EP state = %u", | |
ae636747 SS |
1015 | slot_state, ep_state); |
1016 | break; | |
1017 | case COMP_EBADSLT: | |
e587b8b2 ON |
1018 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n", |
1019 | slot_id); | |
ae636747 SS |
1020 | break; |
1021 | default: | |
e587b8b2 ON |
1022 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n", |
1023 | cmd_comp_code); | |
ae636747 SS |
1024 | break; |
1025 | } | |
1026 | /* OK what do we do now? The endpoint state is hosed, and we | |
1027 | * should never get to this point if the synchronization between | |
1028 | * queueing, and endpoint state are correct. This might happen | |
1029 | * if the device gets disconnected after we've finished | |
1030 | * cancelling URBs, which might not be an error... | |
1031 | */ | |
1032 | } else { | |
9aad95e2 HG |
1033 | u64 deq; |
1034 | /* 4.6.10 deq ptr is written to the stream ctx for streams */ | |
1035 | if (ep->ep_state & EP_HAS_STREAMS) { | |
1036 | struct xhci_stream_ctx *ctx = | |
1037 | &ep->stream_info->stream_ctx_array[stream_id]; | |
1038 | deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK; | |
1039 | } else { | |
1040 | deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK; | |
1041 | } | |
aa50b290 | 1042 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
9aad95e2 HG |
1043 | "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq); |
1044 | if (xhci_trb_virt_to_dma(ep->queued_deq_seg, | |
1045 | ep->queued_deq_ptr) == deq) { | |
bf161e85 SS |
1046 | /* Update the ring's dequeue segment and dequeue pointer |
1047 | * to reflect the new position. | |
1048 | */ | |
b008df60 AX |
1049 | update_ring_for_set_deq_completion(xhci, dev, |
1050 | ep_ring, ep_index); | |
bf161e85 | 1051 | } else { |
e587b8b2 | 1052 | xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n"); |
bf161e85 | 1053 | xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n", |
9aad95e2 | 1054 | ep->queued_deq_seg, ep->queued_deq_ptr); |
bf161e85 | 1055 | } |
ae636747 SS |
1056 | } |
1057 | ||
0d4976ec | 1058 | cleanup: |
63a0d9ab | 1059 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
bf161e85 SS |
1060 | dev->eps[ep_index].queued_deq_seg = NULL; |
1061 | dev->eps[ep_index].queued_deq_ptr = NULL; | |
e9df17eb SS |
1062 | /* Restart any rings with pending URBs */ |
1063 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); | |
ae636747 SS |
1064 | } |
1065 | ||
b8200c94 | 1066 | static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id, |
c69a0597 | 1067 | union xhci_trb *trb, u32 cmd_comp_code) |
a1587d97 | 1068 | { |
a1587d97 SS |
1069 | unsigned int ep_index; |
1070 | ||
28ccd296 | 1071 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
a1587d97 SS |
1072 | /* This command will only fail if the endpoint wasn't halted, |
1073 | * but we don't care. | |
1074 | */ | |
a0254324 | 1075 | xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep, |
c69a0597 | 1076 | "Ignoring reset ep completion code of %u", cmd_comp_code); |
a1587d97 | 1077 | |
ac9d8fe7 SS |
1078 | /* HW with the reset endpoint quirk needs to have a configure endpoint |
1079 | * command complete before the endpoint can be used. Queue that here | |
1080 | * because the HW can't handle two commands being queued in a row. | |
1081 | */ | |
1082 | if (xhci->quirks & XHCI_RESET_EP_QUIRK) { | |
ddba5cd0 MN |
1083 | struct xhci_command *command; |
1084 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); | |
a0ee619f HG |
1085 | if (!command) { |
1086 | xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n"); | |
1087 | return; | |
1088 | } | |
4bdfe4c3 XR |
1089 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
1090 | "Queueing configure endpoint command"); | |
ddba5cd0 | 1091 | xhci_queue_configure_endpoint(xhci, command, |
913a8a34 SS |
1092 | xhci->devs[slot_id]->in_ctx->dma, slot_id, |
1093 | false); | |
ac9d8fe7 SS |
1094 | xhci_ring_cmd_db(xhci); |
1095 | } else { | |
c3492dbf | 1096 | /* Clear our internal halted state */ |
63a0d9ab | 1097 | xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED; |
ac9d8fe7 | 1098 | } |
a1587d97 | 1099 | } |
ae636747 | 1100 | |
b244b431 XR |
1101 | static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id, |
1102 | u32 cmd_comp_code) | |
1103 | { | |
1104 | if (cmd_comp_code == COMP_SUCCESS) | |
1105 | xhci->slot_id = slot_id; | |
1106 | else | |
1107 | xhci->slot_id = 0; | |
b244b431 XR |
1108 | } |
1109 | ||
6c02dd14 XR |
1110 | static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id) |
1111 | { | |
1112 | struct xhci_virt_device *virt_dev; | |
1113 | ||
1114 | virt_dev = xhci->devs[slot_id]; | |
1115 | if (!virt_dev) | |
1116 | return; | |
1117 | if (xhci->quirks & XHCI_EP_LIMIT_QUIRK) | |
1118 | /* Delete default control endpoint resources */ | |
1119 | xhci_free_device_endpoint_resources(xhci, virt_dev, true); | |
1120 | xhci_free_virt_device(xhci, slot_id); | |
1121 | } | |
1122 | ||
6ed46d33 XR |
1123 | static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id, |
1124 | struct xhci_event_cmd *event, u32 cmd_comp_code) | |
1125 | { | |
1126 | struct xhci_virt_device *virt_dev; | |
1127 | struct xhci_input_control_ctx *ctrl_ctx; | |
1128 | unsigned int ep_index; | |
1129 | unsigned int ep_state; | |
1130 | u32 add_flags, drop_flags; | |
1131 | ||
6ed46d33 XR |
1132 | /* |
1133 | * Configure endpoint commands can come from the USB core | |
1134 | * configuration or alt setting changes, or because the HW | |
1135 | * needed an extra configure endpoint command after a reset | |
1136 | * endpoint command or streams were being configured. | |
1137 | * If the command was for a halted endpoint, the xHCI driver | |
1138 | * is not waiting on the configure endpoint command. | |
1139 | */ | |
9ea1833e | 1140 | virt_dev = xhci->devs[slot_id]; |
4daf9df5 | 1141 | ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx); |
6ed46d33 XR |
1142 | if (!ctrl_ctx) { |
1143 | xhci_warn(xhci, "Could not get input context, bad type.\n"); | |
1144 | return; | |
1145 | } | |
1146 | ||
1147 | add_flags = le32_to_cpu(ctrl_ctx->add_flags); | |
1148 | drop_flags = le32_to_cpu(ctrl_ctx->drop_flags); | |
1149 | /* Input ctx add_flags are the endpoint index plus one */ | |
1150 | ep_index = xhci_last_valid_endpoint(add_flags) - 1; | |
1151 | ||
1152 | /* A usb_set_interface() call directly after clearing a halted | |
1153 | * condition may race on this quirky hardware. Not worth | |
1154 | * worrying about, since this is prototype hardware. Not sure | |
1155 | * if this will work for streams, but streams support was | |
1156 | * untested on this prototype. | |
1157 | */ | |
1158 | if (xhci->quirks & XHCI_RESET_EP_QUIRK && | |
1159 | ep_index != (unsigned int) -1 && | |
1160 | add_flags - SLOT_FLAG == drop_flags) { | |
1161 | ep_state = virt_dev->eps[ep_index].ep_state; | |
1162 | if (!(ep_state & EP_HALTED)) | |
ddba5cd0 | 1163 | return; |
6ed46d33 XR |
1164 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
1165 | "Completed config ep cmd - " | |
1166 | "last ep index = %d, state = %d", | |
1167 | ep_index, ep_state); | |
1168 | /* Clear internal halted state and restart ring(s) */ | |
1169 | virt_dev->eps[ep_index].ep_state &= ~EP_HALTED; | |
1170 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); | |
1171 | return; | |
1172 | } | |
6ed46d33 XR |
1173 | return; |
1174 | } | |
1175 | ||
f681321b XR |
1176 | static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id, |
1177 | struct xhci_event_cmd *event) | |
1178 | { | |
f681321b | 1179 | xhci_dbg(xhci, "Completed reset device command.\n"); |
9ea1833e | 1180 | if (!xhci->devs[slot_id]) |
f681321b XR |
1181 | xhci_warn(xhci, "Reset device command completion " |
1182 | "for disabled slot %u\n", slot_id); | |
1183 | } | |
1184 | ||
2c070821 XR |
1185 | static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci, |
1186 | struct xhci_event_cmd *event) | |
1187 | { | |
1188 | if (!(xhci->quirks & XHCI_NEC_HOST)) { | |
1189 | xhci->error_bitmask |= 1 << 6; | |
1190 | return; | |
1191 | } | |
1192 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, | |
1193 | "NEC firmware version %2x.%02x", | |
1194 | NEC_FW_MAJOR(le32_to_cpu(event->status)), | |
1195 | NEC_FW_MINOR(le32_to_cpu(event->status))); | |
1196 | } | |
1197 | ||
9ea1833e | 1198 | static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status) |
c9aa1a2d MN |
1199 | { |
1200 | list_del(&cmd->cmd_list); | |
9ea1833e MN |
1201 | |
1202 | if (cmd->completion) { | |
1203 | cmd->status = status; | |
1204 | complete(cmd->completion); | |
1205 | } else { | |
c9aa1a2d | 1206 | kfree(cmd); |
9ea1833e | 1207 | } |
c9aa1a2d MN |
1208 | } |
1209 | ||
1210 | void xhci_cleanup_command_queue(struct xhci_hcd *xhci) | |
1211 | { | |
1212 | struct xhci_command *cur_cmd, *tmp_cmd; | |
1213 | list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list) | |
9ea1833e | 1214 | xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT); |
c9aa1a2d MN |
1215 | } |
1216 | ||
c311e391 MN |
1217 | /* |
1218 | * Turn all commands on command ring with status set to "aborted" to no-op trbs. | |
1219 | * If there are other commands waiting then restart the ring and kick the timer. | |
1220 | * This must be called with command ring stopped and xhci->lock held. | |
1221 | */ | |
1222 | static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci, | |
1223 | struct xhci_command *cur_cmd) | |
1224 | { | |
1225 | struct xhci_command *i_cmd, *tmp_cmd; | |
1226 | u32 cycle_state; | |
1227 | ||
1228 | /* Turn all aborted commands in list to no-ops, then restart */ | |
1229 | list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list, | |
1230 | cmd_list) { | |
1231 | ||
1232 | if (i_cmd->status != COMP_CMD_ABORT) | |
1233 | continue; | |
1234 | ||
1235 | i_cmd->status = COMP_CMD_STOP; | |
1236 | ||
1237 | xhci_dbg(xhci, "Turn aborted command %p to no-op\n", | |
1238 | i_cmd->command_trb); | |
1239 | /* get cycle state from the original cmd trb */ | |
1240 | cycle_state = le32_to_cpu( | |
1241 | i_cmd->command_trb->generic.field[3]) & TRB_CYCLE; | |
1242 | /* modify the command trb to no-op command */ | |
1243 | i_cmd->command_trb->generic.field[0] = 0; | |
1244 | i_cmd->command_trb->generic.field[1] = 0; | |
1245 | i_cmd->command_trb->generic.field[2] = 0; | |
1246 | i_cmd->command_trb->generic.field[3] = cpu_to_le32( | |
1247 | TRB_TYPE(TRB_CMD_NOOP) | cycle_state); | |
1248 | ||
1249 | /* | |
1250 | * caller waiting for completion is called when command | |
1251 | * completion event is received for these no-op commands | |
1252 | */ | |
1253 | } | |
1254 | ||
1255 | xhci->cmd_ring_state = CMD_RING_STATE_RUNNING; | |
1256 | ||
1257 | /* ring command ring doorbell to restart the command ring */ | |
1258 | if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) && | |
1259 | !(xhci->xhc_state & XHCI_STATE_DYING)) { | |
1260 | xhci->current_cmd = cur_cmd; | |
1261 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); | |
1262 | xhci_ring_cmd_db(xhci); | |
1263 | } | |
1264 | return; | |
1265 | } | |
1266 | ||
1267 | ||
1268 | void xhci_handle_command_timeout(unsigned long data) | |
1269 | { | |
1270 | struct xhci_hcd *xhci; | |
1271 | int ret; | |
1272 | unsigned long flags; | |
1273 | u64 hw_ring_state; | |
3425aa03 | 1274 | bool second_timeout = false; |
c311e391 MN |
1275 | xhci = (struct xhci_hcd *) data; |
1276 | ||
1277 | /* mark this command to be cancelled */ | |
1278 | spin_lock_irqsave(&xhci->lock, flags); | |
1279 | if (xhci->current_cmd) { | |
3425aa03 MN |
1280 | if (xhci->current_cmd->status == COMP_CMD_ABORT) |
1281 | second_timeout = true; | |
1282 | xhci->current_cmd->status = COMP_CMD_ABORT; | |
c311e391 MN |
1283 | } |
1284 | ||
c311e391 MN |
1285 | /* Make sure command ring is running before aborting it */ |
1286 | hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); | |
1287 | if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) && | |
1288 | (hw_ring_state & CMD_RING_RUNNING)) { | |
c311e391 MN |
1289 | spin_unlock_irqrestore(&xhci->lock, flags); |
1290 | xhci_dbg(xhci, "Command timeout\n"); | |
1291 | ret = xhci_abort_cmd_ring(xhci); | |
1292 | if (unlikely(ret == -ESHUTDOWN)) { | |
1293 | xhci_err(xhci, "Abort command ring failed\n"); | |
1294 | xhci_cleanup_command_queue(xhci); | |
1295 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); | |
1296 | xhci_dbg(xhci, "xHCI host controller is dead.\n"); | |
1297 | } | |
1298 | return; | |
1299 | } | |
3425aa03 MN |
1300 | |
1301 | /* command ring failed to restart, or host removed. Bail out */ | |
1302 | if (second_timeout || xhci->xhc_state & XHCI_STATE_REMOVING) { | |
1303 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1304 | xhci_dbg(xhci, "command timed out twice, ring start fail?\n"); | |
1305 | xhci_cleanup_command_queue(xhci); | |
1306 | return; | |
1307 | } | |
1308 | ||
c311e391 MN |
1309 | /* command timeout on stopped ring, ring can't be aborted */ |
1310 | xhci_dbg(xhci, "Command timeout on stopped ring\n"); | |
1311 | xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd); | |
1312 | spin_unlock_irqrestore(&xhci->lock, flags); | |
1313 | return; | |
1314 | } | |
1315 | ||
7f84eef0 SS |
1316 | static void handle_cmd_completion(struct xhci_hcd *xhci, |
1317 | struct xhci_event_cmd *event) | |
1318 | { | |
28ccd296 | 1319 | int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
7f84eef0 SS |
1320 | u64 cmd_dma; |
1321 | dma_addr_t cmd_dequeue_dma; | |
e7a79a1d | 1322 | u32 cmd_comp_code; |
9124b121 | 1323 | union xhci_trb *cmd_trb; |
c9aa1a2d | 1324 | struct xhci_command *cmd; |
b54fc46d | 1325 | u32 cmd_type; |
7f84eef0 | 1326 | |
28ccd296 | 1327 | cmd_dma = le64_to_cpu(event->cmd_trb); |
9124b121 | 1328 | cmd_trb = xhci->cmd_ring->dequeue; |
23e3be11 | 1329 | cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, |
9124b121 | 1330 | cmd_trb); |
7f84eef0 SS |
1331 | /* Is the command ring deq ptr out of sync with the deq seg ptr? */ |
1332 | if (cmd_dequeue_dma == 0) { | |
1333 | xhci->error_bitmask |= 1 << 4; | |
1334 | return; | |
1335 | } | |
1336 | /* Does the DMA address match our internal dequeue pointer address? */ | |
1337 | if (cmd_dma != (u64) cmd_dequeue_dma) { | |
1338 | xhci->error_bitmask |= 1 << 5; | |
1339 | return; | |
1340 | } | |
b63f4053 | 1341 | |
c9aa1a2d MN |
1342 | cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list); |
1343 | ||
c311e391 MN |
1344 | del_timer(&xhci->cmd_timer); |
1345 | ||
9124b121 | 1346 | trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event); |
63a23b9a | 1347 | |
e7a79a1d | 1348 | cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status)); |
c311e391 MN |
1349 | |
1350 | /* If CMD ring stopped we own the trbs between enqueue and dequeue */ | |
1351 | if (cmd_comp_code == COMP_CMD_STOP) { | |
1352 | xhci_handle_stopped_cmd_ring(xhci, cmd); | |
1353 | return; | |
1354 | } | |
33be1265 MN |
1355 | |
1356 | if (cmd->command_trb != xhci->cmd_ring->dequeue) { | |
1357 | xhci_err(xhci, | |
1358 | "Command completion event does not match command\n"); | |
1359 | return; | |
1360 | } | |
1361 | ||
c311e391 MN |
1362 | /* |
1363 | * Host aborted the command ring, check if the current command was | |
1364 | * supposed to be aborted, otherwise continue normally. | |
1365 | * The command ring is stopped now, but the xHC will issue a Command | |
1366 | * Ring Stopped event which will cause us to restart it. | |
1367 | */ | |
1368 | if (cmd_comp_code == COMP_CMD_ABORT) { | |
1369 | xhci->cmd_ring_state = CMD_RING_STATE_STOPPED; | |
1370 | if (cmd->status == COMP_CMD_ABORT) | |
1371 | goto event_handled; | |
b63f4053 EF |
1372 | } |
1373 | ||
b54fc46d XR |
1374 | cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3])); |
1375 | switch (cmd_type) { | |
1376 | case TRB_ENABLE_SLOT: | |
e7a79a1d | 1377 | xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code); |
3ffbba95 | 1378 | break; |
b54fc46d | 1379 | case TRB_DISABLE_SLOT: |
6c02dd14 | 1380 | xhci_handle_cmd_disable_slot(xhci, slot_id); |
3ffbba95 | 1381 | break; |
b54fc46d | 1382 | case TRB_CONFIG_EP: |
9ea1833e MN |
1383 | if (!cmd->completion) |
1384 | xhci_handle_cmd_config_ep(xhci, slot_id, event, | |
1385 | cmd_comp_code); | |
f94e0186 | 1386 | break; |
b54fc46d | 1387 | case TRB_EVAL_CONTEXT: |
2d3f1fac | 1388 | break; |
b54fc46d | 1389 | case TRB_ADDR_DEV: |
3ffbba95 | 1390 | break; |
b54fc46d | 1391 | case TRB_STOP_RING: |
b8200c94 XR |
1392 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
1393 | le32_to_cpu(cmd_trb->generic.field[3]))); | |
1394 | xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event); | |
ae636747 | 1395 | break; |
b54fc46d | 1396 | case TRB_SET_DEQ: |
b8200c94 XR |
1397 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
1398 | le32_to_cpu(cmd_trb->generic.field[3]))); | |
c69a0597 | 1399 | xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code); |
ae636747 | 1400 | break; |
b54fc46d | 1401 | case TRB_CMD_NOOP: |
c311e391 MN |
1402 | /* Is this an aborted command turned to NO-OP? */ |
1403 | if (cmd->status == COMP_CMD_STOP) | |
1404 | cmd_comp_code = COMP_CMD_STOP; | |
7f84eef0 | 1405 | break; |
b54fc46d | 1406 | case TRB_RESET_EP: |
b8200c94 XR |
1407 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
1408 | le32_to_cpu(cmd_trb->generic.field[3]))); | |
c69a0597 | 1409 | xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code); |
a1587d97 | 1410 | break; |
b54fc46d | 1411 | case TRB_RESET_DEV: |
6fcfb0d6 MN |
1412 | /* SLOT_ID field in reset device cmd completion event TRB is 0. |
1413 | * Use the SLOT_ID from the command TRB instead (xhci 4.6.11) | |
1414 | */ | |
1415 | slot_id = TRB_TO_SLOT_ID( | |
1416 | le32_to_cpu(cmd_trb->generic.field[3])); | |
f681321b | 1417 | xhci_handle_cmd_reset_dev(xhci, slot_id, event); |
2a8f82c4 | 1418 | break; |
b54fc46d | 1419 | case TRB_NEC_GET_FW: |
2c070821 | 1420 | xhci_handle_cmd_nec_get_fw(xhci, event); |
0238634d | 1421 | break; |
7f84eef0 SS |
1422 | default: |
1423 | /* Skip over unknown commands on the event ring */ | |
1424 | xhci->error_bitmask |= 1 << 6; | |
1425 | break; | |
1426 | } | |
c9aa1a2d | 1427 | |
c311e391 MN |
1428 | /* restart timer if this wasn't the last command */ |
1429 | if (cmd->cmd_list.next != &xhci->cmd_list) { | |
1430 | xhci->current_cmd = list_entry(cmd->cmd_list.next, | |
1431 | struct xhci_command, cmd_list); | |
1432 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); | |
1433 | } | |
1434 | ||
1435 | event_handled: | |
9ea1833e | 1436 | xhci_complete_del_and_free_cmd(cmd, cmd_comp_code); |
c9aa1a2d | 1437 | |
3b72fca0 | 1438 | inc_deq(xhci, xhci->cmd_ring); |
7f84eef0 SS |
1439 | } |
1440 | ||
0238634d SS |
1441 | static void handle_vendor_event(struct xhci_hcd *xhci, |
1442 | union xhci_trb *event) | |
1443 | { | |
1444 | u32 trb_type; | |
1445 | ||
28ccd296 | 1446 | trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3])); |
0238634d SS |
1447 | xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type); |
1448 | if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST)) | |
1449 | handle_cmd_completion(xhci, &event->event_cmd); | |
1450 | } | |
1451 | ||
f6ff0ac8 SS |
1452 | /* @port_id: the one-based port ID from the hardware (indexed from array of all |
1453 | * port registers -- USB 3.0 and USB 2.0). | |
1454 | * | |
1455 | * Returns a zero-based port number, which is suitable for indexing into each of | |
1456 | * the split roothubs' port arrays and bus state arrays. | |
d0cd5d48 | 1457 | * Add one to it in order to call xhci_find_slot_id_by_port. |
f6ff0ac8 SS |
1458 | */ |
1459 | static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd, | |
1460 | struct xhci_hcd *xhci, u32 port_id) | |
1461 | { | |
1462 | unsigned int i; | |
1463 | unsigned int num_similar_speed_ports = 0; | |
1464 | ||
1465 | /* port_id from the hardware is 1-based, but port_array[], usb3_ports[], | |
1466 | * and usb2_ports are 0-based indexes. Count the number of similar | |
1467 | * speed ports, up to 1 port before this port. | |
1468 | */ | |
1469 | for (i = 0; i < (port_id - 1); i++) { | |
1470 | u8 port_speed = xhci->port_array[i]; | |
1471 | ||
1472 | /* | |
1473 | * Skip ports that don't have known speeds, or have duplicate | |
1474 | * Extended Capabilities port speed entries. | |
1475 | */ | |
22e04870 | 1476 | if (port_speed == 0 || port_speed == DUPLICATE_ENTRY) |
f6ff0ac8 SS |
1477 | continue; |
1478 | ||
1479 | /* | |
1480 | * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and | |
1481 | * 1.1 ports are under the USB 2.0 hub. If the port speed | |
1482 | * matches the device speed, it's a similar speed port. | |
1483 | */ | |
b50107bb | 1484 | if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3)) |
f6ff0ac8 SS |
1485 | num_similar_speed_ports++; |
1486 | } | |
1487 | return num_similar_speed_ports; | |
1488 | } | |
1489 | ||
623bef9e SS |
1490 | static void handle_device_notification(struct xhci_hcd *xhci, |
1491 | union xhci_trb *event) | |
1492 | { | |
1493 | u32 slot_id; | |
4ee823b8 | 1494 | struct usb_device *udev; |
623bef9e | 1495 | |
7e76ad43 | 1496 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3])); |
4ee823b8 | 1497 | if (!xhci->devs[slot_id]) { |
623bef9e SS |
1498 | xhci_warn(xhci, "Device Notification event for " |
1499 | "unused slot %u\n", slot_id); | |
4ee823b8 SS |
1500 | return; |
1501 | } | |
1502 | ||
1503 | xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n", | |
1504 | slot_id); | |
1505 | udev = xhci->devs[slot_id]->udev; | |
1506 | if (udev && udev->parent) | |
1507 | usb_wakeup_notification(udev->parent, udev->portnum); | |
623bef9e SS |
1508 | } |
1509 | ||
0f2a7930 SS |
1510 | static void handle_port_status(struct xhci_hcd *xhci, |
1511 | union xhci_trb *event) | |
1512 | { | |
f6ff0ac8 | 1513 | struct usb_hcd *hcd; |
0f2a7930 | 1514 | u32 port_id; |
56192531 | 1515 | u32 temp, temp1; |
518e848e | 1516 | int max_ports; |
56192531 | 1517 | int slot_id; |
5308a91b | 1518 | unsigned int faked_port_index; |
f6ff0ac8 | 1519 | u8 major_revision; |
20b67cf5 | 1520 | struct xhci_bus_state *bus_state; |
28ccd296 | 1521 | __le32 __iomem **port_array; |
386139d7 | 1522 | bool bogus_port_status = false; |
0f2a7930 SS |
1523 | |
1524 | /* Port status change events always have a successful completion code */ | |
28ccd296 | 1525 | if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) { |
0f2a7930 SS |
1526 | xhci_warn(xhci, "WARN: xHC returned failed port status event\n"); |
1527 | xhci->error_bitmask |= 1 << 8; | |
1528 | } | |
28ccd296 | 1529 | port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0])); |
0f2a7930 SS |
1530 | xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id); |
1531 | ||
518e848e SS |
1532 | max_ports = HCS_MAX_PORTS(xhci->hcs_params1); |
1533 | if ((port_id <= 0) || (port_id > max_ports)) { | |
56192531 | 1534 | xhci_warn(xhci, "Invalid port id %d\n", port_id); |
09ce0c0c PC |
1535 | inc_deq(xhci, xhci->event_ring); |
1536 | return; | |
56192531 AX |
1537 | } |
1538 | ||
f6ff0ac8 SS |
1539 | /* Figure out which usb_hcd this port is attached to: |
1540 | * is it a USB 3.0 port or a USB 2.0/1.1 port? | |
1541 | */ | |
1542 | major_revision = xhci->port_array[port_id - 1]; | |
09ce0c0c PC |
1543 | |
1544 | /* Find the right roothub. */ | |
1545 | hcd = xhci_to_hcd(xhci); | |
b50107bb | 1546 | if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3)) |
09ce0c0c PC |
1547 | hcd = xhci->shared_hcd; |
1548 | ||
f6ff0ac8 SS |
1549 | if (major_revision == 0) { |
1550 | xhci_warn(xhci, "Event for port %u not in " | |
1551 | "Extended Capabilities, ignoring.\n", | |
1552 | port_id); | |
386139d7 | 1553 | bogus_port_status = true; |
f6ff0ac8 | 1554 | goto cleanup; |
5308a91b | 1555 | } |
22e04870 | 1556 | if (major_revision == DUPLICATE_ENTRY) { |
f6ff0ac8 SS |
1557 | xhci_warn(xhci, "Event for port %u duplicated in" |
1558 | "Extended Capabilities, ignoring.\n", | |
1559 | port_id); | |
386139d7 | 1560 | bogus_port_status = true; |
f6ff0ac8 SS |
1561 | goto cleanup; |
1562 | } | |
1563 | ||
1564 | /* | |
1565 | * Hardware port IDs reported by a Port Status Change Event include USB | |
1566 | * 3.0 and USB 2.0 ports. We want to check if the port has reported a | |
1567 | * resume event, but we first need to translate the hardware port ID | |
1568 | * into the index into the ports on the correct split roothub, and the | |
1569 | * correct bus_state structure. | |
1570 | */ | |
f6ff0ac8 | 1571 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
b50107bb | 1572 | if (hcd->speed >= HCD_USB3) |
f6ff0ac8 SS |
1573 | port_array = xhci->usb3_ports; |
1574 | else | |
1575 | port_array = xhci->usb2_ports; | |
1576 | /* Find the faked port hub number */ | |
1577 | faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci, | |
1578 | port_id); | |
5308a91b | 1579 | |
b0ba9720 | 1580 | temp = readl(port_array[faked_port_index]); |
7111ebc9 | 1581 | if (hcd->state == HC_STATE_SUSPENDED) { |
56192531 AX |
1582 | xhci_dbg(xhci, "resume root hub\n"); |
1583 | usb_hcd_resume_root_hub(hcd); | |
1584 | } | |
1585 | ||
b50107bb | 1586 | if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE) |
fac4271d ZJC |
1587 | bus_state->port_remote_wakeup &= ~(1 << faked_port_index); |
1588 | ||
56192531 AX |
1589 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) { |
1590 | xhci_dbg(xhci, "port resume event for port %d\n", port_id); | |
1591 | ||
b0ba9720 | 1592 | temp1 = readl(&xhci->op_regs->command); |
56192531 AX |
1593 | if (!(temp1 & CMD_RUN)) { |
1594 | xhci_warn(xhci, "xHC is not running.\n"); | |
1595 | goto cleanup; | |
1596 | } | |
1597 | ||
2338b9e4 | 1598 | if (DEV_SUPERSPEED_ANY(temp)) { |
d93814cf | 1599 | xhci_dbg(xhci, "remote wake SS port %d\n", port_id); |
4ee823b8 SS |
1600 | /* Set a flag to say the port signaled remote wakeup, |
1601 | * so we can tell the difference between the end of | |
1602 | * device and host initiated resume. | |
1603 | */ | |
1604 | bus_state->port_remote_wakeup |= 1 << faked_port_index; | |
d93814cf SS |
1605 | xhci_test_and_clear_bit(xhci, port_array, |
1606 | faked_port_index, PORT_PLC); | |
c9682dff AX |
1607 | xhci_set_link_state(xhci, port_array, faked_port_index, |
1608 | XDEV_U0); | |
d93814cf SS |
1609 | /* Need to wait until the next link state change |
1610 | * indicates the device is actually in U0. | |
1611 | */ | |
1612 | bogus_port_status = true; | |
1613 | goto cleanup; | |
f69115fd MN |
1614 | } else if (!test_bit(faked_port_index, |
1615 | &bus_state->resuming_ports)) { | |
56192531 | 1616 | xhci_dbg(xhci, "resume HS port %d\n", port_id); |
f6ff0ac8 | 1617 | bus_state->resume_done[faked_port_index] = jiffies + |
b9e45188 | 1618 | msecs_to_jiffies(USB_RESUME_TIMEOUT); |
f370b996 | 1619 | set_bit(faked_port_index, &bus_state->resuming_ports); |
56192531 | 1620 | mod_timer(&hcd->rh_timer, |
f6ff0ac8 | 1621 | bus_state->resume_done[faked_port_index]); |
56192531 AX |
1622 | /* Do the rest in GetPortStatus */ |
1623 | } | |
1624 | } | |
d93814cf SS |
1625 | |
1626 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 && | |
2338b9e4 | 1627 | DEV_SUPERSPEED_ANY(temp)) { |
d93814cf | 1628 | xhci_dbg(xhci, "resume SS port %d finished\n", port_id); |
4ee823b8 SS |
1629 | /* We've just brought the device into U0 through either the |
1630 | * Resume state after a device remote wakeup, or through the | |
1631 | * U3Exit state after a host-initiated resume. If it's a device | |
1632 | * initiated remote wake, don't pass up the link state change, | |
1633 | * so the roothub behavior is consistent with external | |
1634 | * USB 3.0 hub behavior. | |
1635 | */ | |
d93814cf SS |
1636 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
1637 | faked_port_index + 1); | |
1638 | if (slot_id && xhci->devs[slot_id]) | |
1639 | xhci_ring_device(xhci, slot_id); | |
ba7b5c22 | 1640 | if (bus_state->port_remote_wakeup & (1 << faked_port_index)) { |
4ee823b8 SS |
1641 | bus_state->port_remote_wakeup &= |
1642 | ~(1 << faked_port_index); | |
1643 | xhci_test_and_clear_bit(xhci, port_array, | |
1644 | faked_port_index, PORT_PLC); | |
1645 | usb_wakeup_notification(hcd->self.root_hub, | |
1646 | faked_port_index + 1); | |
1647 | bogus_port_status = true; | |
1648 | goto cleanup; | |
1649 | } | |
d93814cf | 1650 | } |
56192531 | 1651 | |
8b3d4570 SS |
1652 | /* |
1653 | * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or | |
1654 | * RExit to a disconnect state). If so, let the the driver know it's | |
1655 | * out of the RExit state. | |
1656 | */ | |
2338b9e4 | 1657 | if (!DEV_SUPERSPEED_ANY(temp) && |
8b3d4570 SS |
1658 | test_and_clear_bit(faked_port_index, |
1659 | &bus_state->rexit_ports)) { | |
1660 | complete(&bus_state->rexit_done[faked_port_index]); | |
1661 | bogus_port_status = true; | |
1662 | goto cleanup; | |
1663 | } | |
1664 | ||
b50107bb | 1665 | if (hcd->speed < HCD_USB3) |
6fd45621 AX |
1666 | xhci_test_and_clear_bit(xhci, port_array, faked_port_index, |
1667 | PORT_PLC); | |
1668 | ||
56192531 | 1669 | cleanup: |
0f2a7930 | 1670 | /* Update event ring dequeue pointer before dropping the lock */ |
3b72fca0 | 1671 | inc_deq(xhci, xhci->event_ring); |
0f2a7930 | 1672 | |
386139d7 SS |
1673 | /* Don't make the USB core poll the roothub if we got a bad port status |
1674 | * change event. Besides, at that point we can't tell which roothub | |
1675 | * (USB 2.0 or USB 3.0) to kick. | |
1676 | */ | |
1677 | if (bogus_port_status) | |
1678 | return; | |
1679 | ||
c52804a4 SS |
1680 | /* |
1681 | * xHCI port-status-change events occur when the "or" of all the | |
1682 | * status-change bits in the portsc register changes from 0 to 1. | |
1683 | * New status changes won't cause an event if any other change | |
1684 | * bits are still set. When an event occurs, switch over to | |
1685 | * polling to avoid losing status changes. | |
1686 | */ | |
1687 | xhci_dbg(xhci, "%s: starting port polling.\n", __func__); | |
1688 | set_bit(HCD_FLAG_POLL_RH, &hcd->flags); | |
0f2a7930 SS |
1689 | spin_unlock(&xhci->lock); |
1690 | /* Pass this up to the core */ | |
f6ff0ac8 | 1691 | usb_hcd_poll_rh_status(hcd); |
0f2a7930 SS |
1692 | spin_lock(&xhci->lock); |
1693 | } | |
1694 | ||
d0e96f5a SS |
1695 | /* |
1696 | * This TD is defined by the TRBs starting at start_trb in start_seg and ending | |
1697 | * at end_trb, which may be in another segment. If the suspect DMA address is a | |
1698 | * TRB in this TD, this function returns that TRB's segment. Otherwise it | |
1699 | * returns 0. | |
1700 | */ | |
cffb9be8 HG |
1701 | struct xhci_segment *trb_in_td(struct xhci_hcd *xhci, |
1702 | struct xhci_segment *start_seg, | |
d0e96f5a SS |
1703 | union xhci_trb *start_trb, |
1704 | union xhci_trb *end_trb, | |
cffb9be8 HG |
1705 | dma_addr_t suspect_dma, |
1706 | bool debug) | |
d0e96f5a SS |
1707 | { |
1708 | dma_addr_t start_dma; | |
1709 | dma_addr_t end_seg_dma; | |
1710 | dma_addr_t end_trb_dma; | |
1711 | struct xhci_segment *cur_seg; | |
1712 | ||
23e3be11 | 1713 | start_dma = xhci_trb_virt_to_dma(start_seg, start_trb); |
d0e96f5a SS |
1714 | cur_seg = start_seg; |
1715 | ||
1716 | do { | |
2fa88daa | 1717 | if (start_dma == 0) |
326b4810 | 1718 | return NULL; |
ae636747 | 1719 | /* We may get an event for a Link TRB in the middle of a TD */ |
23e3be11 | 1720 | end_seg_dma = xhci_trb_virt_to_dma(cur_seg, |
2fa88daa | 1721 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1]); |
d0e96f5a | 1722 | /* If the end TRB isn't in this segment, this is set to 0 */ |
23e3be11 | 1723 | end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb); |
d0e96f5a | 1724 | |
cffb9be8 HG |
1725 | if (debug) |
1726 | xhci_warn(xhci, | |
1727 | "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n", | |
1728 | (unsigned long long)suspect_dma, | |
1729 | (unsigned long long)start_dma, | |
1730 | (unsigned long long)end_trb_dma, | |
1731 | (unsigned long long)cur_seg->dma, | |
1732 | (unsigned long long)end_seg_dma); | |
1733 | ||
d0e96f5a SS |
1734 | if (end_trb_dma > 0) { |
1735 | /* The end TRB is in this segment, so suspect should be here */ | |
1736 | if (start_dma <= end_trb_dma) { | |
1737 | if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma) | |
1738 | return cur_seg; | |
1739 | } else { | |
1740 | /* Case for one segment with | |
1741 | * a TD wrapped around to the top | |
1742 | */ | |
1743 | if ((suspect_dma >= start_dma && | |
1744 | suspect_dma <= end_seg_dma) || | |
1745 | (suspect_dma >= cur_seg->dma && | |
1746 | suspect_dma <= end_trb_dma)) | |
1747 | return cur_seg; | |
1748 | } | |
326b4810 | 1749 | return NULL; |
d0e96f5a SS |
1750 | } else { |
1751 | /* Might still be somewhere in this segment */ | |
1752 | if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma) | |
1753 | return cur_seg; | |
1754 | } | |
1755 | cur_seg = cur_seg->next; | |
23e3be11 | 1756 | start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]); |
2fa88daa | 1757 | } while (cur_seg != start_seg); |
d0e96f5a | 1758 | |
326b4810 | 1759 | return NULL; |
d0e96f5a SS |
1760 | } |
1761 | ||
bcef3fd5 SS |
1762 | static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci, |
1763 | unsigned int slot_id, unsigned int ep_index, | |
e9df17eb | 1764 | unsigned int stream_id, |
bcef3fd5 SS |
1765 | struct xhci_td *td, union xhci_trb *event_trb) |
1766 | { | |
1767 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; | |
ddba5cd0 MN |
1768 | struct xhci_command *command; |
1769 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); | |
1770 | if (!command) | |
1771 | return; | |
1772 | ||
d0167ad2 | 1773 | ep->ep_state |= EP_HALTED; |
e9df17eb | 1774 | ep->stopped_stream = stream_id; |
1624ae1c | 1775 | |
ddba5cd0 | 1776 | xhci_queue_reset_ep(xhci, command, slot_id, ep_index); |
d97b4f8d | 1777 | xhci_cleanup_stalled_ring(xhci, ep_index, td); |
1624ae1c | 1778 | |
5e5cf6fc | 1779 | ep->stopped_stream = 0; |
1624ae1c | 1780 | |
bcef3fd5 SS |
1781 | xhci_ring_cmd_db(xhci); |
1782 | } | |
1783 | ||
1784 | /* Check if an error has halted the endpoint ring. The class driver will | |
1785 | * cleanup the halt for a non-default control endpoint if we indicate a stall. | |
1786 | * However, a babble and other errors also halt the endpoint ring, and the class | |
1787 | * driver won't clear the halt in that case, so we need to issue a Set Transfer | |
1788 | * Ring Dequeue Pointer command manually. | |
1789 | */ | |
1790 | static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci, | |
1791 | struct xhci_ep_ctx *ep_ctx, | |
1792 | unsigned int trb_comp_code) | |
1793 | { | |
1794 | /* TRB completion codes that may require a manual halt cleanup */ | |
1795 | if (trb_comp_code == COMP_TX_ERR || | |
1796 | trb_comp_code == COMP_BABBLE || | |
1797 | trb_comp_code == COMP_SPLIT_ERR) | |
d4fc8bf5 | 1798 | /* The 0.95 spec says a babbling control endpoint |
bcef3fd5 SS |
1799 | * is not halted. The 0.96 spec says it is. Some HW |
1800 | * claims to be 0.95 compliant, but it halts the control | |
1801 | * endpoint anyway. Check if a babble halted the | |
1802 | * endpoint. | |
1803 | */ | |
f5960b69 ME |
1804 | if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) == |
1805 | cpu_to_le32(EP_STATE_HALTED)) | |
bcef3fd5 SS |
1806 | return 1; |
1807 | ||
1808 | return 0; | |
1809 | } | |
1810 | ||
b45b5069 SS |
1811 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code) |
1812 | { | |
1813 | if (trb_comp_code >= 224 && trb_comp_code <= 255) { | |
1814 | /* Vendor defined "informational" completion code, | |
1815 | * treat as not-an-error. | |
1816 | */ | |
1817 | xhci_dbg(xhci, "Vendor defined info completion code %u\n", | |
1818 | trb_comp_code); | |
1819 | xhci_dbg(xhci, "Treating code as success.\n"); | |
1820 | return 1; | |
1821 | } | |
1822 | return 0; | |
1823 | } | |
1824 | ||
4422da61 AX |
1825 | /* |
1826 | * Finish the td processing, remove the td from td list; | |
1827 | * Return 1 if the urb can be given back. | |
1828 | */ | |
1829 | static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
1830 | union xhci_trb *event_trb, struct xhci_transfer_event *event, | |
1831 | struct xhci_virt_ep *ep, int *status, bool skip) | |
1832 | { | |
1833 | struct xhci_virt_device *xdev; | |
1834 | struct xhci_ring *ep_ring; | |
1835 | unsigned int slot_id; | |
1836 | int ep_index; | |
1837 | struct urb *urb = NULL; | |
1838 | struct xhci_ep_ctx *ep_ctx; | |
1839 | int ret = 0; | |
8e51adcc | 1840 | struct urb_priv *urb_priv; |
4422da61 AX |
1841 | u32 trb_comp_code; |
1842 | ||
28ccd296 | 1843 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
4422da61 | 1844 | xdev = xhci->devs[slot_id]; |
28ccd296 ME |
1845 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
1846 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); | |
4422da61 | 1847 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
28ccd296 | 1848 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
4422da61 AX |
1849 | |
1850 | if (skip) | |
1851 | goto td_cleanup; | |
1852 | ||
40a3b775 LB |
1853 | if (trb_comp_code == COMP_STOP_INVAL || |
1854 | trb_comp_code == COMP_STOP || | |
1855 | trb_comp_code == COMP_STOP_SHORT) { | |
4422da61 AX |
1856 | /* The Endpoint Stop Command completion will take care of any |
1857 | * stopped TDs. A stopped TD may be restarted, so don't update | |
1858 | * the ring dequeue pointer or take this TD off any lists yet. | |
1859 | */ | |
1860 | ep->stopped_td = td; | |
4422da61 | 1861 | return 0; |
69defe04 MN |
1862 | } |
1863 | if (trb_comp_code == COMP_STALL || | |
1864 | xhci_requires_manual_halt_cleanup(xhci, ep_ctx, | |
1865 | trb_comp_code)) { | |
1866 | /* Issue a reset endpoint command to clear the host side | |
1867 | * halt, followed by a set dequeue command to move the | |
1868 | * dequeue pointer past the TD. | |
1869 | * The class driver clears the device side halt later. | |
1870 | */ | |
1871 | xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, | |
1872 | ep_ring->stream_id, td, event_trb); | |
4422da61 | 1873 | } else { |
69defe04 MN |
1874 | /* Update ring dequeue pointer */ |
1875 | while (ep_ring->dequeue != td->last_trb) | |
3b72fca0 | 1876 | inc_deq(xhci, ep_ring); |
69defe04 MN |
1877 | inc_deq(xhci, ep_ring); |
1878 | } | |
4422da61 AX |
1879 | |
1880 | td_cleanup: | |
69defe04 MN |
1881 | /* Clean up the endpoint's TD list */ |
1882 | urb = td->urb; | |
1883 | urb_priv = urb->hcpriv; | |
1884 | ||
f9c589e1 MN |
1885 | /* if a bounce buffer was used to align this td then unmap it */ |
1886 | if (td->bounce_seg) | |
1887 | xhci_unmap_td_bounce_buffer(xhci, ep_ring, td); | |
1888 | ||
69defe04 MN |
1889 | /* Do one last check of the actual transfer length. |
1890 | * If the host controller said we transferred more data than the buffer | |
1891 | * length, urb->actual_length will be a very big number (since it's | |
1892 | * unsigned). Play it safe and say we didn't transfer anything. | |
1893 | */ | |
1894 | if (urb->actual_length > urb->transfer_buffer_length) { | |
1895 | xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n", | |
1896 | urb->transfer_buffer_length, | |
1897 | urb->actual_length); | |
1898 | urb->actual_length = 0; | |
1899 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
1900 | *status = -EREMOTEIO; | |
1901 | else | |
1902 | *status = 0; | |
1903 | } | |
1904 | list_del_init(&td->td_list); | |
1905 | /* Was this TD slated to be cancelled but completed anyway? */ | |
1906 | if (!list_empty(&td->cancelled_td_list)) | |
1907 | list_del_init(&td->cancelled_td_list); | |
1908 | ||
1909 | urb_priv->td_cnt++; | |
1910 | /* Giveback the urb when all the tds are completed */ | |
1911 | if (urb_priv->td_cnt == urb_priv->length) { | |
1912 | ret = 1; | |
1913 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { | |
1914 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; | |
1915 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { | |
1916 | if (xhci->quirks & XHCI_AMD_PLL_FIX) | |
1917 | usb_amd_quirk_pll_enable(); | |
c41136b0 AX |
1918 | } |
1919 | } | |
4422da61 AX |
1920 | } |
1921 | ||
1922 | return ret; | |
1923 | } | |
1924 | ||
8af56be1 AX |
1925 | /* |
1926 | * Process control tds, update urb status and actual_length. | |
1927 | */ | |
1928 | static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
1929 | union xhci_trb *event_trb, struct xhci_transfer_event *event, | |
1930 | struct xhci_virt_ep *ep, int *status) | |
1931 | { | |
1932 | struct xhci_virt_device *xdev; | |
1933 | struct xhci_ring *ep_ring; | |
1934 | unsigned int slot_id; | |
1935 | int ep_index; | |
1936 | struct xhci_ep_ctx *ep_ctx; | |
1937 | u32 trb_comp_code; | |
1938 | ||
28ccd296 | 1939 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
8af56be1 | 1940 | xdev = xhci->devs[slot_id]; |
28ccd296 ME |
1941 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
1942 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); | |
8af56be1 | 1943 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
28ccd296 | 1944 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
8af56be1 | 1945 | |
8af56be1 AX |
1946 | switch (trb_comp_code) { |
1947 | case COMP_SUCCESS: | |
1948 | if (event_trb == ep_ring->dequeue) { | |
1949 | xhci_warn(xhci, "WARN: Success on ctrl setup TRB " | |
1950 | "without IOC set??\n"); | |
1951 | *status = -ESHUTDOWN; | |
1952 | } else if (event_trb != td->last_trb) { | |
1953 | xhci_warn(xhci, "WARN: Success on ctrl data TRB " | |
1954 | "without IOC set??\n"); | |
1955 | *status = -ESHUTDOWN; | |
1956 | } else { | |
8af56be1 AX |
1957 | *status = 0; |
1958 | } | |
1959 | break; | |
1960 | case COMP_SHORT_TX: | |
8af56be1 AX |
1961 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) |
1962 | *status = -EREMOTEIO; | |
1963 | else | |
1964 | *status = 0; | |
1965 | break; | |
40a3b775 LB |
1966 | case COMP_STOP_SHORT: |
1967 | if (event_trb == ep_ring->dequeue || event_trb == td->last_trb) | |
1968 | xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n"); | |
1969 | else | |
1970 | td->urb->actual_length = | |
1971 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); | |
1972 | ||
1973 | return finish_td(xhci, td, event_trb, event, ep, status, false); | |
3abeca99 | 1974 | case COMP_STOP: |
40a3b775 LB |
1975 | /* Did we stop at data stage? */ |
1976 | if (event_trb != ep_ring->dequeue && event_trb != td->last_trb) | |
1977 | td->urb->actual_length = | |
1978 | td->urb->transfer_buffer_length - | |
1979 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); | |
1980 | /* fall through */ | |
1981 | case COMP_STOP_INVAL: | |
3abeca99 | 1982 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
8af56be1 AX |
1983 | default: |
1984 | if (!xhci_requires_manual_halt_cleanup(xhci, | |
1985 | ep_ctx, trb_comp_code)) | |
1986 | break; | |
1987 | xhci_dbg(xhci, "TRB error code %u, " | |
1988 | "halted endpoint index = %u\n", | |
1989 | trb_comp_code, ep_index); | |
1990 | /* else fall through */ | |
1991 | case COMP_STALL: | |
1992 | /* Did we transfer part of the data (middle) phase? */ | |
1993 | if (event_trb != ep_ring->dequeue && | |
1994 | event_trb != td->last_trb) | |
1995 | td->urb->actual_length = | |
1c11a172 VG |
1996 | td->urb->transfer_buffer_length - |
1997 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); | |
22ae47e6 | 1998 | else if (!td->urb_length_set) |
8af56be1 AX |
1999 | td->urb->actual_length = 0; |
2000 | ||
8e71a322 | 2001 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
8af56be1 AX |
2002 | } |
2003 | /* | |
2004 | * Did we transfer any data, despite the errors that might have | |
2005 | * happened? I.e. did we get past the setup stage? | |
2006 | */ | |
2007 | if (event_trb != ep_ring->dequeue) { | |
2008 | /* The event was for the status stage */ | |
2009 | if (event_trb == td->last_trb) { | |
45ba2154 | 2010 | if (td->urb_length_set) { |
8af56be1 AX |
2011 | /* Don't overwrite a previously set error code |
2012 | */ | |
2013 | if ((*status == -EINPROGRESS || *status == 0) && | |
2014 | (td->urb->transfer_flags | |
2015 | & URB_SHORT_NOT_OK)) | |
2016 | /* Did we already see a short data | |
2017 | * stage? */ | |
2018 | *status = -EREMOTEIO; | |
2019 | } else { | |
2020 | td->urb->actual_length = | |
2021 | td->urb->transfer_buffer_length; | |
2022 | } | |
2023 | } else { | |
45ba2154 AM |
2024 | /* |
2025 | * Maybe the event was for the data stage? If so, update | |
2026 | * already the actual_length of the URB and flag it as | |
2027 | * set, so that it is not overwritten in the event for | |
2028 | * the last TRB. | |
2029 | */ | |
2030 | td->urb_length_set = true; | |
3abeca99 SS |
2031 | td->urb->actual_length = |
2032 | td->urb->transfer_buffer_length - | |
1c11a172 | 2033 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
3abeca99 SS |
2034 | xhci_dbg(xhci, "Waiting for status " |
2035 | "stage event\n"); | |
2036 | return 0; | |
8af56be1 AX |
2037 | } |
2038 | } | |
2039 | ||
2040 | return finish_td(xhci, td, event_trb, event, ep, status, false); | |
2041 | } | |
2042 | ||
04e51901 AX |
2043 | /* |
2044 | * Process isochronous tds, update urb packet status and actual_length. | |
2045 | */ | |
2046 | static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
2047 | union xhci_trb *event_trb, struct xhci_transfer_event *event, | |
2048 | struct xhci_virt_ep *ep, int *status) | |
2049 | { | |
2050 | struct xhci_ring *ep_ring; | |
2051 | struct urb_priv *urb_priv; | |
2052 | int idx; | |
2053 | int len = 0; | |
04e51901 AX |
2054 | union xhci_trb *cur_trb; |
2055 | struct xhci_segment *cur_seg; | |
926008c9 | 2056 | struct usb_iso_packet_descriptor *frame; |
04e51901 | 2057 | u32 trb_comp_code; |
926008c9 | 2058 | bool skip_td = false; |
04e51901 | 2059 | |
28ccd296 ME |
2060 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
2061 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); | |
04e51901 AX |
2062 | urb_priv = td->urb->hcpriv; |
2063 | idx = urb_priv->td_cnt; | |
926008c9 | 2064 | frame = &td->urb->iso_frame_desc[idx]; |
04e51901 | 2065 | |
926008c9 DT |
2066 | /* handle completion code */ |
2067 | switch (trb_comp_code) { | |
2068 | case COMP_SUCCESS: | |
1c11a172 | 2069 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) { |
1530bbc6 SS |
2070 | frame->status = 0; |
2071 | break; | |
2072 | } | |
2073 | if ((xhci->quirks & XHCI_TRUST_TX_LENGTH)) | |
2074 | trb_comp_code = COMP_SHORT_TX; | |
40a3b775 LB |
2075 | /* fallthrough */ |
2076 | case COMP_STOP_SHORT: | |
926008c9 DT |
2077 | case COMP_SHORT_TX: |
2078 | frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ? | |
2079 | -EREMOTEIO : 0; | |
2080 | break; | |
2081 | case COMP_BW_OVER: | |
2082 | frame->status = -ECOMM; | |
2083 | skip_td = true; | |
2084 | break; | |
2085 | case COMP_BUFF_OVER: | |
2086 | case COMP_BABBLE: | |
2087 | frame->status = -EOVERFLOW; | |
2088 | skip_td = true; | |
2089 | break; | |
f6ba6fe2 | 2090 | case COMP_DEV_ERR: |
926008c9 | 2091 | case COMP_STALL: |
d104d015 MN |
2092 | frame->status = -EPROTO; |
2093 | skip_td = true; | |
2094 | break; | |
9c745995 | 2095 | case COMP_TX_ERR: |
926008c9 | 2096 | frame->status = -EPROTO; |
d104d015 MN |
2097 | if (event_trb != td->last_trb) |
2098 | return 0; | |
926008c9 DT |
2099 | skip_td = true; |
2100 | break; | |
2101 | case COMP_STOP: | |
2102 | case COMP_STOP_INVAL: | |
2103 | break; | |
2104 | default: | |
2105 | frame->status = -1; | |
2106 | break; | |
04e51901 AX |
2107 | } |
2108 | ||
926008c9 DT |
2109 | if (trb_comp_code == COMP_SUCCESS || skip_td) { |
2110 | frame->actual_length = frame->length; | |
2111 | td->urb->actual_length += frame->length; | |
40a3b775 LB |
2112 | } else if (trb_comp_code == COMP_STOP_SHORT) { |
2113 | frame->actual_length = | |
2114 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); | |
2115 | td->urb->actual_length += frame->actual_length; | |
04e51901 AX |
2116 | } else { |
2117 | for (cur_trb = ep_ring->dequeue, | |
2118 | cur_seg = ep_ring->deq_seg; cur_trb != event_trb; | |
2119 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { | |
0ce57499 | 2120 | if (!trb_is_noop(cur_trb) && !trb_is_link(cur_trb)) |
28ccd296 | 2121 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
04e51901 | 2122 | } |
28ccd296 | 2123 | len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
1c11a172 | 2124 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
04e51901 AX |
2125 | |
2126 | if (trb_comp_code != COMP_STOP_INVAL) { | |
926008c9 | 2127 | frame->actual_length = len; |
04e51901 AX |
2128 | td->urb->actual_length += len; |
2129 | } | |
2130 | } | |
2131 | ||
04e51901 AX |
2132 | return finish_td(xhci, td, event_trb, event, ep, status, false); |
2133 | } | |
2134 | ||
926008c9 DT |
2135 | static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
2136 | struct xhci_transfer_event *event, | |
2137 | struct xhci_virt_ep *ep, int *status) | |
2138 | { | |
2139 | struct xhci_ring *ep_ring; | |
2140 | struct urb_priv *urb_priv; | |
2141 | struct usb_iso_packet_descriptor *frame; | |
2142 | int idx; | |
2143 | ||
f6975314 | 2144 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
926008c9 DT |
2145 | urb_priv = td->urb->hcpriv; |
2146 | idx = urb_priv->td_cnt; | |
2147 | frame = &td->urb->iso_frame_desc[idx]; | |
2148 | ||
b3df3f9c | 2149 | /* The transfer is partly done. */ |
926008c9 DT |
2150 | frame->status = -EXDEV; |
2151 | ||
2152 | /* calc actual length */ | |
2153 | frame->actual_length = 0; | |
2154 | ||
2155 | /* Update ring dequeue pointer */ | |
2156 | while (ep_ring->dequeue != td->last_trb) | |
3b72fca0 AX |
2157 | inc_deq(xhci, ep_ring); |
2158 | inc_deq(xhci, ep_ring); | |
926008c9 DT |
2159 | |
2160 | return finish_td(xhci, td, NULL, event, ep, status, true); | |
2161 | } | |
2162 | ||
22405ed2 AX |
2163 | /* |
2164 | * Process bulk and interrupt tds, update urb status and actual_length. | |
2165 | */ | |
2166 | static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
2167 | union xhci_trb *event_trb, struct xhci_transfer_event *event, | |
2168 | struct xhci_virt_ep *ep, int *status) | |
2169 | { | |
2170 | struct xhci_ring *ep_ring; | |
2171 | union xhci_trb *cur_trb; | |
2172 | struct xhci_segment *cur_seg; | |
2173 | u32 trb_comp_code; | |
2174 | ||
28ccd296 ME |
2175 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
2176 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); | |
22405ed2 AX |
2177 | |
2178 | switch (trb_comp_code) { | |
2179 | case COMP_SUCCESS: | |
2180 | /* Double check that the HW transferred everything. */ | |
1530bbc6 | 2181 | if (event_trb != td->last_trb || |
1c11a172 | 2182 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
22405ed2 AX |
2183 | xhci_warn(xhci, "WARN Successful completion " |
2184 | "on short TX\n"); | |
2185 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2186 | *status = -EREMOTEIO; | |
2187 | else | |
2188 | *status = 0; | |
1530bbc6 SS |
2189 | if ((xhci->quirks & XHCI_TRUST_TX_LENGTH)) |
2190 | trb_comp_code = COMP_SHORT_TX; | |
22405ed2 | 2191 | } else { |
22405ed2 AX |
2192 | *status = 0; |
2193 | } | |
2194 | break; | |
40a3b775 | 2195 | case COMP_STOP_SHORT: |
22405ed2 AX |
2196 | case COMP_SHORT_TX: |
2197 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2198 | *status = -EREMOTEIO; | |
2199 | else | |
2200 | *status = 0; | |
2201 | break; | |
2202 | default: | |
2203 | /* Others already handled above */ | |
2204 | break; | |
2205 | } | |
f444ff27 SS |
2206 | if (trb_comp_code == COMP_SHORT_TX) |
2207 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, " | |
2208 | "%d bytes untransferred\n", | |
2209 | td->urb->ep->desc.bEndpointAddress, | |
2210 | td->urb->transfer_buffer_length, | |
1c11a172 | 2211 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); |
40a3b775 LB |
2212 | /* Stopped - short packet completion */ |
2213 | if (trb_comp_code == COMP_STOP_SHORT) { | |
2214 | td->urb->actual_length = | |
2215 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); | |
2216 | ||
2217 | if (td->urb->transfer_buffer_length < | |
2218 | td->urb->actual_length) { | |
2219 | xhci_warn(xhci, "HC gave bad length of %d bytes txed\n", | |
2220 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); | |
2221 | td->urb->actual_length = 0; | |
2222 | /* status will be set by usb core for canceled urbs */ | |
2223 | } | |
22405ed2 | 2224 | /* Fast path - was this the last TRB in the TD for this URB? */ |
40a3b775 | 2225 | } else if (event_trb == td->last_trb) { |
1c11a172 | 2226 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) { |
22405ed2 AX |
2227 | td->urb->actual_length = |
2228 | td->urb->transfer_buffer_length - | |
1c11a172 | 2229 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
22405ed2 AX |
2230 | if (td->urb->transfer_buffer_length < |
2231 | td->urb->actual_length) { | |
2232 | xhci_warn(xhci, "HC gave bad length " | |
2233 | "of %d bytes left\n", | |
1c11a172 | 2234 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len))); |
22405ed2 AX |
2235 | td->urb->actual_length = 0; |
2236 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2237 | *status = -EREMOTEIO; | |
2238 | else | |
2239 | *status = 0; | |
2240 | } | |
2241 | /* Don't overwrite a previously set error code */ | |
2242 | if (*status == -EINPROGRESS) { | |
2243 | if (td->urb->transfer_flags & URB_SHORT_NOT_OK) | |
2244 | *status = -EREMOTEIO; | |
2245 | else | |
2246 | *status = 0; | |
2247 | } | |
2248 | } else { | |
2249 | td->urb->actual_length = | |
2250 | td->urb->transfer_buffer_length; | |
2251 | /* Ignore a short packet completion if the | |
2252 | * untransferred length was zero. | |
2253 | */ | |
2254 | if (*status == -EREMOTEIO) | |
2255 | *status = 0; | |
2256 | } | |
2257 | } else { | |
2258 | /* Slow path - walk the list, starting from the dequeue | |
2259 | * pointer, to get the actual length transferred. | |
2260 | */ | |
2261 | td->urb->actual_length = 0; | |
2262 | for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg; | |
2263 | cur_trb != event_trb; | |
2264 | next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) { | |
0ce57499 | 2265 | if (!trb_is_noop(cur_trb) && !trb_is_link(cur_trb)) |
22405ed2 | 2266 | td->urb->actual_length += |
28ccd296 | 2267 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])); |
22405ed2 AX |
2268 | } |
2269 | /* If the ring didn't stop on a Link or No-op TRB, add | |
2270 | * in the actual bytes transferred from the Normal TRB | |
2271 | */ | |
2272 | if (trb_comp_code != COMP_STOP_INVAL) | |
2273 | td->urb->actual_length += | |
28ccd296 | 2274 | TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) - |
1c11a172 | 2275 | EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
22405ed2 AX |
2276 | } |
2277 | ||
2278 | return finish_td(xhci, td, event_trb, event, ep, status, false); | |
2279 | } | |
2280 | ||
d0e96f5a SS |
2281 | /* |
2282 | * If this function returns an error condition, it means it got a Transfer | |
2283 | * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address. | |
2284 | * At this point, the host controller is probably hosed and should be reset. | |
2285 | */ | |
2286 | static int handle_tx_event(struct xhci_hcd *xhci, | |
2287 | struct xhci_transfer_event *event) | |
ed384bd3 FB |
2288 | __releases(&xhci->lock) |
2289 | __acquires(&xhci->lock) | |
d0e96f5a SS |
2290 | { |
2291 | struct xhci_virt_device *xdev; | |
63a0d9ab | 2292 | struct xhci_virt_ep *ep; |
d0e96f5a | 2293 | struct xhci_ring *ep_ring; |
82d1009f | 2294 | unsigned int slot_id; |
d0e96f5a | 2295 | int ep_index; |
326b4810 | 2296 | struct xhci_td *td = NULL; |
d0e96f5a SS |
2297 | dma_addr_t event_dma; |
2298 | struct xhci_segment *event_seg; | |
2299 | union xhci_trb *event_trb; | |
326b4810 | 2300 | struct urb *urb = NULL; |
d0e96f5a | 2301 | int status = -EINPROGRESS; |
8e51adcc | 2302 | struct urb_priv *urb_priv; |
d115b048 | 2303 | struct xhci_ep_ctx *ep_ctx; |
c2d7b49f | 2304 | struct list_head *tmp; |
66d1eebc | 2305 | u32 trb_comp_code; |
4422da61 | 2306 | int ret = 0; |
c2d7b49f | 2307 | int td_num = 0; |
3b4739b8 | 2308 | bool handling_skipped_tds = false; |
d0e96f5a | 2309 | |
28ccd296 | 2310 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
82d1009f | 2311 | xdev = xhci->devs[slot_id]; |
d0e96f5a SS |
2312 | if (!xdev) { |
2313 | xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n"); | |
9258c0b2 | 2314 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
e910b440 SS |
2315 | (unsigned long long) xhci_trb_virt_to_dma( |
2316 | xhci->event_ring->deq_seg, | |
9258c0b2 SS |
2317 | xhci->event_ring->dequeue), |
2318 | lower_32_bits(le64_to_cpu(event->buffer)), | |
2319 | upper_32_bits(le64_to_cpu(event->buffer)), | |
2320 | le32_to_cpu(event->transfer_len), | |
2321 | le32_to_cpu(event->flags)); | |
2322 | xhci_dbg(xhci, "Event ring:\n"); | |
2323 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); | |
d0e96f5a SS |
2324 | return -ENODEV; |
2325 | } | |
2326 | ||
2327 | /* Endpoint ID is 1 based, our index is zero based */ | |
28ccd296 | 2328 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
63a0d9ab | 2329 | ep = &xdev->eps[ep_index]; |
28ccd296 | 2330 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
d115b048 | 2331 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
986a92d4 | 2332 | if (!ep_ring || |
28ccd296 ME |
2333 | (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == |
2334 | EP_STATE_DISABLED) { | |
e9df17eb SS |
2335 | xhci_err(xhci, "ERROR Transfer event for disabled endpoint " |
2336 | "or incorrect stream ring\n"); | |
9258c0b2 | 2337 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
e910b440 SS |
2338 | (unsigned long long) xhci_trb_virt_to_dma( |
2339 | xhci->event_ring->deq_seg, | |
9258c0b2 SS |
2340 | xhci->event_ring->dequeue), |
2341 | lower_32_bits(le64_to_cpu(event->buffer)), | |
2342 | upper_32_bits(le64_to_cpu(event->buffer)), | |
2343 | le32_to_cpu(event->transfer_len), | |
2344 | le32_to_cpu(event->flags)); | |
2345 | xhci_dbg(xhci, "Event ring:\n"); | |
2346 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); | |
d0e96f5a SS |
2347 | return -ENODEV; |
2348 | } | |
2349 | ||
c2d7b49f AX |
2350 | /* Count current td numbers if ep->skip is set */ |
2351 | if (ep->skip) { | |
2352 | list_for_each(tmp, &ep_ring->td_list) | |
2353 | td_num++; | |
2354 | } | |
2355 | ||
28ccd296 ME |
2356 | event_dma = le64_to_cpu(event->buffer); |
2357 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); | |
986a92d4 | 2358 | /* Look for common error cases */ |
66d1eebc | 2359 | switch (trb_comp_code) { |
b10de142 SS |
2360 | /* Skip codes that require special handling depending on |
2361 | * transfer type | |
2362 | */ | |
2363 | case COMP_SUCCESS: | |
1c11a172 | 2364 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) |
1530bbc6 SS |
2365 | break; |
2366 | if (xhci->quirks & XHCI_TRUST_TX_LENGTH) | |
2367 | trb_comp_code = COMP_SHORT_TX; | |
2368 | else | |
8202ce2e SS |
2369 | xhci_warn_ratelimited(xhci, |
2370 | "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n"); | |
b10de142 SS |
2371 | case COMP_SHORT_TX: |
2372 | break; | |
ae636747 SS |
2373 | case COMP_STOP: |
2374 | xhci_dbg(xhci, "Stopped on Transfer TRB\n"); | |
2375 | break; | |
2376 | case COMP_STOP_INVAL: | |
2377 | xhci_dbg(xhci, "Stopped on No-op or Link TRB\n"); | |
2378 | break; | |
40a3b775 LB |
2379 | case COMP_STOP_SHORT: |
2380 | xhci_dbg(xhci, "Stopped with short packet transfer detected\n"); | |
2381 | break; | |
b10de142 | 2382 | case COMP_STALL: |
2a9227a5 | 2383 | xhci_dbg(xhci, "Stalled endpoint\n"); |
63a0d9ab | 2384 | ep->ep_state |= EP_HALTED; |
b10de142 SS |
2385 | status = -EPIPE; |
2386 | break; | |
2387 | case COMP_TRB_ERR: | |
2388 | xhci_warn(xhci, "WARN: TRB error on endpoint\n"); | |
2389 | status = -EILSEQ; | |
2390 | break; | |
ec74e403 | 2391 | case COMP_SPLIT_ERR: |
b10de142 | 2392 | case COMP_TX_ERR: |
2a9227a5 | 2393 | xhci_dbg(xhci, "Transfer error on endpoint\n"); |
b10de142 SS |
2394 | status = -EPROTO; |
2395 | break; | |
4a73143c | 2396 | case COMP_BABBLE: |
2a9227a5 | 2397 | xhci_dbg(xhci, "Babble error on endpoint\n"); |
4a73143c SS |
2398 | status = -EOVERFLOW; |
2399 | break; | |
b10de142 SS |
2400 | case COMP_DB_ERR: |
2401 | xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n"); | |
2402 | status = -ENOSR; | |
2403 | break; | |
986a92d4 AX |
2404 | case COMP_BW_OVER: |
2405 | xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n"); | |
2406 | break; | |
2407 | case COMP_BUFF_OVER: | |
2408 | xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n"); | |
2409 | break; | |
2410 | case COMP_UNDERRUN: | |
2411 | /* | |
2412 | * When the Isoch ring is empty, the xHC will generate | |
2413 | * a Ring Overrun Event for IN Isoch endpoint or Ring | |
2414 | * Underrun Event for OUT Isoch endpoint. | |
2415 | */ | |
2416 | xhci_dbg(xhci, "underrun event on endpoint\n"); | |
2417 | if (!list_empty(&ep_ring->td_list)) | |
2418 | xhci_dbg(xhci, "Underrun Event for slot %d ep %d " | |
2419 | "still with TDs queued?\n", | |
28ccd296 ME |
2420 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
2421 | ep_index); | |
986a92d4 AX |
2422 | goto cleanup; |
2423 | case COMP_OVERRUN: | |
2424 | xhci_dbg(xhci, "overrun event on endpoint\n"); | |
2425 | if (!list_empty(&ep_ring->td_list)) | |
2426 | xhci_dbg(xhci, "Overrun Event for slot %d ep %d " | |
2427 | "still with TDs queued?\n", | |
28ccd296 ME |
2428 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
2429 | ep_index); | |
986a92d4 | 2430 | goto cleanup; |
f6ba6fe2 AH |
2431 | case COMP_DEV_ERR: |
2432 | xhci_warn(xhci, "WARN: detect an incompatible device"); | |
2433 | status = -EPROTO; | |
2434 | break; | |
d18240db AX |
2435 | case COMP_MISSED_INT: |
2436 | /* | |
2437 | * When encounter missed service error, one or more isoc tds | |
2438 | * may be missed by xHC. | |
2439 | * Set skip flag of the ep_ring; Complete the missed tds as | |
2440 | * short transfer when process the ep_ring next time. | |
2441 | */ | |
2442 | ep->skip = true; | |
2443 | xhci_dbg(xhci, "Miss service interval error, set skip flag\n"); | |
2444 | goto cleanup; | |
3b4739b8 MN |
2445 | case COMP_PING_ERR: |
2446 | ep->skip = true; | |
2447 | xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n"); | |
2448 | goto cleanup; | |
b10de142 | 2449 | default: |
b45b5069 | 2450 | if (xhci_is_vendor_info_code(xhci, trb_comp_code)) { |
5ad6a529 SS |
2451 | status = 0; |
2452 | break; | |
2453 | } | |
86cd740a MN |
2454 | xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n", |
2455 | trb_comp_code); | |
986a92d4 AX |
2456 | goto cleanup; |
2457 | } | |
2458 | ||
d18240db AX |
2459 | do { |
2460 | /* This TRB should be in the TD at the head of this ring's | |
2461 | * TD list. | |
2462 | */ | |
2463 | if (list_empty(&ep_ring->td_list)) { | |
a83d6755 SS |
2464 | /* |
2465 | * A stopped endpoint may generate an extra completion | |
2466 | * event if the device was suspended. Don't print | |
2467 | * warnings. | |
2468 | */ | |
2469 | if (!(trb_comp_code == COMP_STOP || | |
2470 | trb_comp_code == COMP_STOP_INVAL)) { | |
2471 | xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n", | |
2472 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), | |
2473 | ep_index); | |
2474 | xhci_dbg(xhci, "Event TRB with TRB type ID %u\n", | |
2475 | (le32_to_cpu(event->flags) & | |
2476 | TRB_TYPE_BITMASK)>>10); | |
2477 | xhci_print_trb_offsets(xhci, (union xhci_trb *) event); | |
2478 | } | |
d18240db AX |
2479 | if (ep->skip) { |
2480 | ep->skip = false; | |
2481 | xhci_dbg(xhci, "td_list is empty while skip " | |
2482 | "flag set. Clear skip flag.\n"); | |
2483 | } | |
2484 | ret = 0; | |
2485 | goto cleanup; | |
2486 | } | |
986a92d4 | 2487 | |
c2d7b49f AX |
2488 | /* We've skipped all the TDs on the ep ring when ep->skip set */ |
2489 | if (ep->skip && td_num == 0) { | |
2490 | ep->skip = false; | |
2491 | xhci_dbg(xhci, "All tds on the ep_ring skipped. " | |
2492 | "Clear skip flag.\n"); | |
2493 | ret = 0; | |
2494 | goto cleanup; | |
2495 | } | |
2496 | ||
d18240db | 2497 | td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list); |
c2d7b49f AX |
2498 | if (ep->skip) |
2499 | td_num--; | |
926008c9 | 2500 | |
d18240db | 2501 | /* Is this a TRB in the currently executing TD? */ |
cffb9be8 HG |
2502 | event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue, |
2503 | td->last_trb, event_dma, false); | |
e1cf486d AH |
2504 | |
2505 | /* | |
2506 | * Skip the Force Stopped Event. The event_trb(event_dma) of FSE | |
2507 | * is not in the current TD pointed by ep_ring->dequeue because | |
2508 | * that the hardware dequeue pointer still at the previous TRB | |
2509 | * of the current TD. The previous TRB maybe a Link TD or the | |
2510 | * last TRB of the previous TD. The command completion handle | |
2511 | * will take care the rest. | |
2512 | */ | |
9a548863 HG |
2513 | if (!event_seg && (trb_comp_code == COMP_STOP || |
2514 | trb_comp_code == COMP_STOP_INVAL)) { | |
e1cf486d AH |
2515 | ret = 0; |
2516 | goto cleanup; | |
2517 | } | |
2518 | ||
926008c9 DT |
2519 | if (!event_seg) { |
2520 | if (!ep->skip || | |
2521 | !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) { | |
ad808333 SS |
2522 | /* Some host controllers give a spurious |
2523 | * successful event after a short transfer. | |
2524 | * Ignore it. | |
2525 | */ | |
ddba5cd0 | 2526 | if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && |
ad808333 SS |
2527 | ep_ring->last_td_was_short) { |
2528 | ep_ring->last_td_was_short = false; | |
2529 | ret = 0; | |
2530 | goto cleanup; | |
2531 | } | |
926008c9 DT |
2532 | /* HC is busted, give up! */ |
2533 | xhci_err(xhci, | |
2534 | "ERROR Transfer event TRB DMA ptr not " | |
cffb9be8 HG |
2535 | "part of current TD ep_index %d " |
2536 | "comp_code %u\n", ep_index, | |
2537 | trb_comp_code); | |
2538 | trb_in_td(xhci, ep_ring->deq_seg, | |
2539 | ep_ring->dequeue, td->last_trb, | |
2540 | event_dma, true); | |
926008c9 DT |
2541 | return -ESHUTDOWN; |
2542 | } | |
2543 | ||
2544 | ret = skip_isoc_td(xhci, td, event, ep, &status); | |
2545 | goto cleanup; | |
2546 | } | |
ad808333 SS |
2547 | if (trb_comp_code == COMP_SHORT_TX) |
2548 | ep_ring->last_td_was_short = true; | |
2549 | else | |
2550 | ep_ring->last_td_was_short = false; | |
926008c9 DT |
2551 | |
2552 | if (ep->skip) { | |
d18240db AX |
2553 | xhci_dbg(xhci, "Found td. Clear skip flag.\n"); |
2554 | ep->skip = false; | |
2555 | } | |
678539cf | 2556 | |
926008c9 DT |
2557 | event_trb = &event_seg->trbs[(event_dma - event_seg->dma) / |
2558 | sizeof(*event_trb)]; | |
2559 | /* | |
2560 | * No-op TRB should not trigger interrupts. | |
2561 | * If event_trb is a no-op TRB, it means the | |
2562 | * corresponding TD has been cancelled. Just ignore | |
2563 | * the TD. | |
2564 | */ | |
0ce57499 MN |
2565 | if (trb_is_noop(event_trb)) { |
2566 | xhci_dbg(xhci, "event_trb is a no-op TRB. Skip it\n"); | |
926008c9 | 2567 | goto cleanup; |
d18240db | 2568 | } |
4422da61 | 2569 | |
d18240db AX |
2570 | /* Now update the urb's actual_length and give back to |
2571 | * the core | |
82d1009f | 2572 | */ |
d18240db AX |
2573 | if (usb_endpoint_xfer_control(&td->urb->ep->desc)) |
2574 | ret = process_ctrl_td(xhci, td, event_trb, event, ep, | |
2575 | &status); | |
04e51901 AX |
2576 | else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc)) |
2577 | ret = process_isoc_td(xhci, td, event_trb, event, ep, | |
2578 | &status); | |
d18240db AX |
2579 | else |
2580 | ret = process_bulk_intr_td(xhci, td, event_trb, event, | |
2581 | ep, &status); | |
2582 | ||
2583 | cleanup: | |
3b4739b8 MN |
2584 | |
2585 | ||
2586 | handling_skipped_tds = ep->skip && | |
2587 | trb_comp_code != COMP_MISSED_INT && | |
2588 | trb_comp_code != COMP_PING_ERR; | |
2589 | ||
d18240db | 2590 | /* |
3b4739b8 MN |
2591 | * Do not update event ring dequeue pointer if we're in a loop |
2592 | * processing missed tds. | |
d18240db | 2593 | */ |
3b4739b8 | 2594 | if (!handling_skipped_tds) |
3b72fca0 | 2595 | inc_deq(xhci, xhci->event_ring); |
d18240db AX |
2596 | |
2597 | if (ret) { | |
2598 | urb = td->urb; | |
8e51adcc | 2599 | urb_priv = urb->hcpriv; |
8e71a322 | 2600 | |
4daf9df5 | 2601 | xhci_urb_free_priv(urb_priv); |
d18240db | 2602 | |
214f76f7 | 2603 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
f444ff27 SS |
2604 | if ((urb->actual_length != urb->transfer_buffer_length && |
2605 | (urb->transfer_flags & | |
2606 | URB_SHORT_NOT_OK)) || | |
fd984d24 SS |
2607 | (status != 0 && |
2608 | !usb_endpoint_xfer_isoc(&urb->ep->desc))) | |
f444ff27 | 2609 | xhci_dbg(xhci, "Giveback URB %p, len = %d, " |
1949f9e2 | 2610 | "expected = %d, status = %d\n", |
f444ff27 SS |
2611 | urb, urb->actual_length, |
2612 | urb->transfer_buffer_length, | |
2613 | status); | |
d18240db | 2614 | spin_unlock(&xhci->lock); |
b3df3f9c SS |
2615 | /* EHCI, UHCI, and OHCI always unconditionally set the |
2616 | * urb->status of an isochronous endpoint to 0. | |
2617 | */ | |
2618 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) | |
2619 | status = 0; | |
214f76f7 | 2620 | usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status); |
d18240db AX |
2621 | spin_lock(&xhci->lock); |
2622 | } | |
2623 | ||
2624 | /* | |
2625 | * If ep->skip is set, it means there are missed tds on the | |
2626 | * endpoint ring need to take care of. | |
2627 | * Process them as short transfer until reach the td pointed by | |
2628 | * the event. | |
2629 | */ | |
3b4739b8 | 2630 | } while (handling_skipped_tds); |
d18240db | 2631 | |
d0e96f5a SS |
2632 | return 0; |
2633 | } | |
2634 | ||
0f2a7930 SS |
2635 | /* |
2636 | * This function handles all OS-owned events on the event ring. It may drop | |
2637 | * xhci->lock between event processing (e.g. to pass up port status changes). | |
9dee9a21 ME |
2638 | * Returns >0 for "possibly more events to process" (caller should call again), |
2639 | * otherwise 0 if done. In future, <0 returns should indicate error code. | |
0f2a7930 | 2640 | */ |
9dee9a21 | 2641 | static int xhci_handle_event(struct xhci_hcd *xhci) |
7f84eef0 SS |
2642 | { |
2643 | union xhci_trb *event; | |
0f2a7930 | 2644 | int update_ptrs = 1; |
d0e96f5a | 2645 | int ret; |
7f84eef0 SS |
2646 | |
2647 | if (!xhci->event_ring || !xhci->event_ring->dequeue) { | |
2648 | xhci->error_bitmask |= 1 << 1; | |
9dee9a21 | 2649 | return 0; |
7f84eef0 SS |
2650 | } |
2651 | ||
2652 | event = xhci->event_ring->dequeue; | |
2653 | /* Does the HC or OS own the TRB? */ | |
28ccd296 ME |
2654 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) != |
2655 | xhci->event_ring->cycle_state) { | |
7f84eef0 | 2656 | xhci->error_bitmask |= 1 << 2; |
9dee9a21 | 2657 | return 0; |
7f84eef0 SS |
2658 | } |
2659 | ||
92a3da41 ME |
2660 | /* |
2661 | * Barrier between reading the TRB_CYCLE (valid) flag above and any | |
2662 | * speculative reads of the event's flags/data below. | |
2663 | */ | |
2664 | rmb(); | |
0f2a7930 | 2665 | /* FIXME: Handle more event types. */ |
28ccd296 | 2666 | switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) { |
7f84eef0 SS |
2667 | case TRB_TYPE(TRB_COMPLETION): |
2668 | handle_cmd_completion(xhci, &event->event_cmd); | |
2669 | break; | |
0f2a7930 SS |
2670 | case TRB_TYPE(TRB_PORT_STATUS): |
2671 | handle_port_status(xhci, event); | |
2672 | update_ptrs = 0; | |
2673 | break; | |
d0e96f5a SS |
2674 | case TRB_TYPE(TRB_TRANSFER): |
2675 | ret = handle_tx_event(xhci, &event->trans_event); | |
2676 | if (ret < 0) | |
2677 | xhci->error_bitmask |= 1 << 9; | |
2678 | else | |
2679 | update_ptrs = 0; | |
2680 | break; | |
623bef9e SS |
2681 | case TRB_TYPE(TRB_DEV_NOTE): |
2682 | handle_device_notification(xhci, event); | |
2683 | break; | |
7f84eef0 | 2684 | default: |
28ccd296 ME |
2685 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >= |
2686 | TRB_TYPE(48)) | |
0238634d SS |
2687 | handle_vendor_event(xhci, event); |
2688 | else | |
2689 | xhci->error_bitmask |= 1 << 3; | |
7f84eef0 | 2690 | } |
6f5165cf SS |
2691 | /* Any of the above functions may drop and re-acquire the lock, so check |
2692 | * to make sure a watchdog timer didn't mark the host as non-responsive. | |
2693 | */ | |
2694 | if (xhci->xhc_state & XHCI_STATE_DYING) { | |
2695 | xhci_dbg(xhci, "xHCI host dying, returning from " | |
2696 | "event handler.\n"); | |
9dee9a21 | 2697 | return 0; |
6f5165cf | 2698 | } |
7f84eef0 | 2699 | |
c06d68b8 SS |
2700 | if (update_ptrs) |
2701 | /* Update SW event ring dequeue pointer */ | |
3b72fca0 | 2702 | inc_deq(xhci, xhci->event_ring); |
c06d68b8 | 2703 | |
9dee9a21 ME |
2704 | /* Are there more items on the event ring? Caller will call us again to |
2705 | * check. | |
2706 | */ | |
2707 | return 1; | |
7f84eef0 | 2708 | } |
9032cd52 SS |
2709 | |
2710 | /* | |
2711 | * xHCI spec says we can get an interrupt, and if the HC has an error condition, | |
2712 | * we might get bad data out of the event ring. Section 4.10.2.7 has a list of | |
2713 | * indicators of an event TRB error, but we check the status *first* to be safe. | |
2714 | */ | |
2715 | irqreturn_t xhci_irq(struct usb_hcd *hcd) | |
2716 | { | |
2717 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
c21599a3 | 2718 | u32 status; |
bda53145 | 2719 | u64 temp_64; |
c06d68b8 SS |
2720 | union xhci_trb *event_ring_deq; |
2721 | dma_addr_t deq; | |
9032cd52 SS |
2722 | |
2723 | spin_lock(&xhci->lock); | |
9032cd52 | 2724 | /* Check if the xHC generated the interrupt, or the irq is shared */ |
b0ba9720 | 2725 | status = readl(&xhci->op_regs->status); |
c21599a3 | 2726 | if (status == 0xffffffff) |
9032cd52 SS |
2727 | goto hw_died; |
2728 | ||
c21599a3 | 2729 | if (!(status & STS_EINT)) { |
9032cd52 | 2730 | spin_unlock(&xhci->lock); |
9032cd52 SS |
2731 | return IRQ_NONE; |
2732 | } | |
27e0dd4d | 2733 | if (status & STS_FATAL) { |
9032cd52 SS |
2734 | xhci_warn(xhci, "WARNING: Host System Error\n"); |
2735 | xhci_halt(xhci); | |
2736 | hw_died: | |
9032cd52 | 2737 | spin_unlock(&xhci->lock); |
948fa135 | 2738 | return IRQ_HANDLED; |
9032cd52 SS |
2739 | } |
2740 | ||
bda53145 SS |
2741 | /* |
2742 | * Clear the op reg interrupt status first, | |
2743 | * so we can receive interrupts from other MSI-X interrupters. | |
2744 | * Write 1 to clear the interrupt status. | |
2745 | */ | |
27e0dd4d | 2746 | status |= STS_EINT; |
204b7793 | 2747 | writel(status, &xhci->op_regs->status); |
bda53145 SS |
2748 | /* FIXME when MSI-X is supported and there are multiple vectors */ |
2749 | /* Clear the MSI-X event interrupt status */ | |
2750 | ||
cd70469d | 2751 | if (hcd->irq) { |
c21599a3 SS |
2752 | u32 irq_pending; |
2753 | /* Acknowledge the PCI interrupt */ | |
b0ba9720 | 2754 | irq_pending = readl(&xhci->ir_set->irq_pending); |
4e833c0b | 2755 | irq_pending |= IMAN_IP; |
204b7793 | 2756 | writel(irq_pending, &xhci->ir_set->irq_pending); |
c21599a3 | 2757 | } |
bda53145 | 2758 | |
27a41a83 GKB |
2759 | if (xhci->xhc_state & XHCI_STATE_DYING || |
2760 | xhci->xhc_state & XHCI_STATE_HALTED) { | |
bda53145 SS |
2761 | xhci_dbg(xhci, "xHCI dying, ignoring interrupt. " |
2762 | "Shouldn't IRQs be disabled?\n"); | |
c06d68b8 SS |
2763 | /* Clear the event handler busy flag (RW1C); |
2764 | * the event ring should be empty. | |
bda53145 | 2765 | */ |
f7b2e403 | 2766 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
477632df SS |
2767 | xhci_write_64(xhci, temp_64 | ERST_EHB, |
2768 | &xhci->ir_set->erst_dequeue); | |
c06d68b8 SS |
2769 | spin_unlock(&xhci->lock); |
2770 | ||
2771 | return IRQ_HANDLED; | |
2772 | } | |
2773 | ||
2774 | event_ring_deq = xhci->event_ring->dequeue; | |
2775 | /* FIXME this should be a delayed service routine | |
2776 | * that clears the EHB. | |
2777 | */ | |
9dee9a21 | 2778 | while (xhci_handle_event(xhci) > 0) {} |
bda53145 | 2779 | |
f7b2e403 | 2780 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
c06d68b8 SS |
2781 | /* If necessary, update the HW's version of the event ring deq ptr. */ |
2782 | if (event_ring_deq != xhci->event_ring->dequeue) { | |
2783 | deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, | |
2784 | xhci->event_ring->dequeue); | |
2785 | if (deq == 0) | |
2786 | xhci_warn(xhci, "WARN something wrong with SW event " | |
2787 | "ring dequeue ptr.\n"); | |
2788 | /* Update HC event ring dequeue pointer */ | |
2789 | temp_64 &= ERST_PTR_MASK; | |
2790 | temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK); | |
2791 | } | |
2792 | ||
2793 | /* Clear the event handler busy flag (RW1C); event ring is empty. */ | |
2794 | temp_64 |= ERST_EHB; | |
477632df | 2795 | xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue); |
c06d68b8 | 2796 | |
9032cd52 SS |
2797 | spin_unlock(&xhci->lock); |
2798 | ||
2799 | return IRQ_HANDLED; | |
2800 | } | |
2801 | ||
851ec164 | 2802 | irqreturn_t xhci_msi_irq(int irq, void *hcd) |
9032cd52 | 2803 | { |
968b822c | 2804 | return xhci_irq(hcd); |
9032cd52 | 2805 | } |
7f84eef0 | 2806 | |
d0e96f5a SS |
2807 | /**** Endpoint Ring Operations ****/ |
2808 | ||
7f84eef0 SS |
2809 | /* |
2810 | * Generic function for queueing a TRB on a ring. | |
2811 | * The caller must have checked to make sure there's room on the ring. | |
6cc30d85 SS |
2812 | * |
2813 | * @more_trbs_coming: Will you enqueue more TRBs before calling | |
2814 | * prepare_transfer()? | |
7f84eef0 SS |
2815 | */ |
2816 | static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, | |
3b72fca0 | 2817 | bool more_trbs_coming, |
7f84eef0 SS |
2818 | u32 field1, u32 field2, u32 field3, u32 field4) |
2819 | { | |
2820 | struct xhci_generic_trb *trb; | |
2821 | ||
2822 | trb = &ring->enqueue->generic; | |
28ccd296 ME |
2823 | trb->field[0] = cpu_to_le32(field1); |
2824 | trb->field[1] = cpu_to_le32(field2); | |
2825 | trb->field[2] = cpu_to_le32(field3); | |
2826 | trb->field[3] = cpu_to_le32(field4); | |
3b72fca0 | 2827 | inc_enq(xhci, ring, more_trbs_coming); |
7f84eef0 SS |
2828 | } |
2829 | ||
d0e96f5a SS |
2830 | /* |
2831 | * Does various checks on the endpoint ring, and makes it ready to queue num_trbs. | |
2832 | * FIXME allocate segments if the ring is full. | |
2833 | */ | |
2834 | static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, | |
3b72fca0 | 2835 | u32 ep_state, unsigned int num_trbs, gfp_t mem_flags) |
d0e96f5a | 2836 | { |
8dfec614 AX |
2837 | unsigned int num_trbs_needed; |
2838 | ||
d0e96f5a | 2839 | /* Make sure the endpoint has been added to xHC schedule */ |
d0e96f5a SS |
2840 | switch (ep_state) { |
2841 | case EP_STATE_DISABLED: | |
2842 | /* | |
2843 | * USB core changed config/interfaces without notifying us, | |
2844 | * or hardware is reporting the wrong state. | |
2845 | */ | |
2846 | xhci_warn(xhci, "WARN urb submitted to disabled ep\n"); | |
2847 | return -ENOENT; | |
d0e96f5a | 2848 | case EP_STATE_ERROR: |
c92bcfa7 | 2849 | xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n"); |
d0e96f5a SS |
2850 | /* FIXME event handling code for error needs to clear it */ |
2851 | /* XXX not sure if this should be -ENOENT or not */ | |
2852 | return -EINVAL; | |
c92bcfa7 SS |
2853 | case EP_STATE_HALTED: |
2854 | xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n"); | |
d0e96f5a SS |
2855 | case EP_STATE_STOPPED: |
2856 | case EP_STATE_RUNNING: | |
2857 | break; | |
2858 | default: | |
2859 | xhci_err(xhci, "ERROR unknown endpoint state for ep\n"); | |
2860 | /* | |
2861 | * FIXME issue Configure Endpoint command to try to get the HC | |
2862 | * back into a known state. | |
2863 | */ | |
2864 | return -EINVAL; | |
2865 | } | |
8dfec614 AX |
2866 | |
2867 | while (1) { | |
3d4b81ed SS |
2868 | if (room_on_ring(xhci, ep_ring, num_trbs)) |
2869 | break; | |
8dfec614 AX |
2870 | |
2871 | if (ep_ring == xhci->cmd_ring) { | |
2872 | xhci_err(xhci, "Do not support expand command ring\n"); | |
2873 | return -ENOMEM; | |
2874 | } | |
2875 | ||
68ffb011 XR |
2876 | xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion, |
2877 | "ERROR no room on ep ring, try ring expansion"); | |
8dfec614 AX |
2878 | num_trbs_needed = num_trbs - ep_ring->num_trbs_free; |
2879 | if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed, | |
2880 | mem_flags)) { | |
2881 | xhci_err(xhci, "Ring expansion failed\n"); | |
2882 | return -ENOMEM; | |
2883 | } | |
261fa12b | 2884 | } |
6c12db90 | 2885 | |
d0c77d84 MN |
2886 | while (trb_is_link(ep_ring->enqueue)) { |
2887 | /* If we're not dealing with 0.95 hardware or isoc rings | |
2888 | * on AMD 0.96 host, clear the chain bit. | |
2889 | */ | |
2890 | if (!xhci_link_trb_quirk(xhci) && | |
2891 | !(ep_ring->type == TYPE_ISOC && | |
2892 | (xhci->quirks & XHCI_AMD_0x96_HOST))) | |
2893 | ep_ring->enqueue->link.control &= | |
2894 | cpu_to_le32(~TRB_CHAIN); | |
2895 | else | |
2896 | ep_ring->enqueue->link.control |= | |
2897 | cpu_to_le32(TRB_CHAIN); | |
6c12db90 | 2898 | |
d0c77d84 MN |
2899 | wmb(); |
2900 | ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE); | |
6c12db90 | 2901 | |
d0c77d84 MN |
2902 | /* Toggle the cycle bit after the last ring segment. */ |
2903 | if (link_trb_toggles_cycle(ep_ring->enqueue)) | |
2904 | ep_ring->cycle_state ^= 1; | |
6c12db90 | 2905 | |
d0c77d84 MN |
2906 | ep_ring->enq_seg = ep_ring->enq_seg->next; |
2907 | ep_ring->enqueue = ep_ring->enq_seg->trbs; | |
6c12db90 | 2908 | } |
d0e96f5a SS |
2909 | return 0; |
2910 | } | |
2911 | ||
23e3be11 | 2912 | static int prepare_transfer(struct xhci_hcd *xhci, |
d0e96f5a SS |
2913 | struct xhci_virt_device *xdev, |
2914 | unsigned int ep_index, | |
e9df17eb | 2915 | unsigned int stream_id, |
d0e96f5a SS |
2916 | unsigned int num_trbs, |
2917 | struct urb *urb, | |
8e51adcc | 2918 | unsigned int td_index, |
d0e96f5a SS |
2919 | gfp_t mem_flags) |
2920 | { | |
2921 | int ret; | |
8e51adcc AX |
2922 | struct urb_priv *urb_priv; |
2923 | struct xhci_td *td; | |
e9df17eb | 2924 | struct xhci_ring *ep_ring; |
d115b048 | 2925 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
e9df17eb SS |
2926 | |
2927 | ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id); | |
2928 | if (!ep_ring) { | |
2929 | xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n", | |
2930 | stream_id); | |
2931 | return -EINVAL; | |
2932 | } | |
2933 | ||
2934 | ret = prepare_ring(xhci, ep_ring, | |
28ccd296 | 2935 | le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
3b72fca0 | 2936 | num_trbs, mem_flags); |
d0e96f5a SS |
2937 | if (ret) |
2938 | return ret; | |
d0e96f5a | 2939 | |
8e51adcc AX |
2940 | urb_priv = urb->hcpriv; |
2941 | td = urb_priv->td[td_index]; | |
2942 | ||
2943 | INIT_LIST_HEAD(&td->td_list); | |
2944 | INIT_LIST_HEAD(&td->cancelled_td_list); | |
2945 | ||
2946 | if (td_index == 0) { | |
214f76f7 | 2947 | ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb); |
d13565c1 | 2948 | if (unlikely(ret)) |
8e51adcc | 2949 | return ret; |
d0e96f5a SS |
2950 | } |
2951 | ||
8e51adcc | 2952 | td->urb = urb; |
d0e96f5a | 2953 | /* Add this TD to the tail of the endpoint ring's TD list */ |
8e51adcc AX |
2954 | list_add_tail(&td->td_list, &ep_ring->td_list); |
2955 | td->start_seg = ep_ring->enq_seg; | |
2956 | td->first_trb = ep_ring->enqueue; | |
2957 | ||
2958 | urb_priv->td[td_index] = td; | |
d0e96f5a SS |
2959 | |
2960 | return 0; | |
2961 | } | |
2962 | ||
d2510342 AI |
2963 | static unsigned int count_trbs(u64 addr, u64 len) |
2964 | { | |
2965 | unsigned int num_trbs; | |
2966 | ||
2967 | num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)), | |
2968 | TRB_MAX_BUFF_SIZE); | |
2969 | if (num_trbs == 0) | |
2970 | num_trbs++; | |
2971 | ||
2972 | return num_trbs; | |
2973 | } | |
2974 | ||
2975 | static inline unsigned int count_trbs_needed(struct urb *urb) | |
2976 | { | |
2977 | return count_trbs(urb->transfer_dma, urb->transfer_buffer_length); | |
2978 | } | |
2979 | ||
2980 | static unsigned int count_sg_trbs_needed(struct urb *urb) | |
8a96c052 | 2981 | { |
8a96c052 | 2982 | struct scatterlist *sg; |
d2510342 | 2983 | unsigned int i, len, full_len, num_trbs = 0; |
8a96c052 | 2984 | |
d2510342 | 2985 | full_len = urb->transfer_buffer_length; |
8a96c052 | 2986 | |
d2510342 AI |
2987 | for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) { |
2988 | len = sg_dma_len(sg); | |
2989 | num_trbs += count_trbs(sg_dma_address(sg), len); | |
2990 | len = min_t(unsigned int, len, full_len); | |
2991 | full_len -= len; | |
2992 | if (full_len == 0) | |
8a96c052 SS |
2993 | break; |
2994 | } | |
d2510342 | 2995 | |
8a96c052 SS |
2996 | return num_trbs; |
2997 | } | |
2998 | ||
d2510342 AI |
2999 | static unsigned int count_isoc_trbs_needed(struct urb *urb, int i) |
3000 | { | |
3001 | u64 addr, len; | |
3002 | ||
3003 | addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset); | |
3004 | len = urb->iso_frame_desc[i].length; | |
3005 | ||
3006 | return count_trbs(addr, len); | |
3007 | } | |
3008 | ||
3009 | static void check_trb_math(struct urb *urb, int running_total) | |
8a96c052 | 3010 | { |
d2510342 | 3011 | if (unlikely(running_total != urb->transfer_buffer_length)) |
a2490187 | 3012 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, " |
8a96c052 SS |
3013 | "queued %#x (%d), asked for %#x (%d)\n", |
3014 | __func__, | |
3015 | urb->ep->desc.bEndpointAddress, | |
3016 | running_total, running_total, | |
3017 | urb->transfer_buffer_length, | |
3018 | urb->transfer_buffer_length); | |
3019 | } | |
3020 | ||
23e3be11 | 3021 | static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id, |
e9df17eb | 3022 | unsigned int ep_index, unsigned int stream_id, int start_cycle, |
e1eab2e0 | 3023 | struct xhci_generic_trb *start_trb) |
8a96c052 | 3024 | { |
8a96c052 SS |
3025 | /* |
3026 | * Pass all the TRBs to the hardware at once and make sure this write | |
3027 | * isn't reordered. | |
3028 | */ | |
3029 | wmb(); | |
50f7b52a | 3030 | if (start_cycle) |
28ccd296 | 3031 | start_trb->field[3] |= cpu_to_le32(start_cycle); |
50f7b52a | 3032 | else |
28ccd296 | 3033 | start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE); |
be88fe4f | 3034 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id); |
8a96c052 SS |
3035 | } |
3036 | ||
78140156 AI |
3037 | static void check_interval(struct xhci_hcd *xhci, struct urb *urb, |
3038 | struct xhci_ep_ctx *ep_ctx) | |
624defa1 | 3039 | { |
624defa1 SS |
3040 | int xhci_interval; |
3041 | int ep_interval; | |
3042 | ||
28ccd296 | 3043 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
624defa1 | 3044 | ep_interval = urb->interval; |
78140156 | 3045 | |
624defa1 SS |
3046 | /* Convert to microframes */ |
3047 | if (urb->dev->speed == USB_SPEED_LOW || | |
3048 | urb->dev->speed == USB_SPEED_FULL) | |
3049 | ep_interval *= 8; | |
78140156 | 3050 | |
624defa1 SS |
3051 | /* FIXME change this to a warning and a suggestion to use the new API |
3052 | * to set the polling interval (once the API is added). | |
3053 | */ | |
3054 | if (xhci_interval != ep_interval) { | |
0730d52a DK |
3055 | dev_dbg_ratelimited(&urb->dev->dev, |
3056 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", | |
3057 | ep_interval, ep_interval == 1 ? "" : "s", | |
3058 | xhci_interval, xhci_interval == 1 ? "" : "s"); | |
624defa1 SS |
3059 | urb->interval = xhci_interval; |
3060 | /* Convert back to frames for LS/FS devices */ | |
3061 | if (urb->dev->speed == USB_SPEED_LOW || | |
3062 | urb->dev->speed == USB_SPEED_FULL) | |
3063 | urb->interval /= 8; | |
3064 | } | |
78140156 AI |
3065 | } |
3066 | ||
3067 | /* | |
3068 | * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt | |
3069 | * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD | |
3070 | * (comprised of sg list entries) can take several service intervals to | |
3071 | * transmit. | |
3072 | */ | |
3073 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, | |
3074 | struct urb *urb, int slot_id, unsigned int ep_index) | |
3075 | { | |
3076 | struct xhci_ep_ctx *ep_ctx; | |
3077 | ||
3078 | ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index); | |
3079 | check_interval(xhci, urb, ep_ctx); | |
3080 | ||
3fc8206d | 3081 | return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index); |
624defa1 SS |
3082 | } |
3083 | ||
4da6e6f2 | 3084 | /* |
4525c0a1 SS |
3085 | * For xHCI 1.0 host controllers, TD size is the number of max packet sized |
3086 | * packets remaining in the TD (*not* including this TRB). | |
4da6e6f2 SS |
3087 | * |
3088 | * Total TD packet count = total_packet_count = | |
4525c0a1 | 3089 | * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize) |
4da6e6f2 SS |
3090 | * |
3091 | * Packets transferred up to and including this TRB = packets_transferred = | |
3092 | * rounddown(total bytes transferred including this TRB / wMaxPacketSize) | |
3093 | * | |
3094 | * TD size = total_packet_count - packets_transferred | |
3095 | * | |
c840d6ce MN |
3096 | * For xHCI 0.96 and older, TD size field should be the remaining bytes |
3097 | * including this TRB, right shifted by 10 | |
3098 | * | |
3099 | * For all hosts it must fit in bits 21:17, so it can't be bigger than 31. | |
3100 | * This is taken care of in the TRB_TD_SIZE() macro | |
3101 | * | |
4525c0a1 | 3102 | * The last TRB in a TD must have the TD size set to zero. |
4da6e6f2 | 3103 | */ |
c840d6ce MN |
3104 | static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred, |
3105 | int trb_buff_len, unsigned int td_total_len, | |
124c3937 | 3106 | struct urb *urb, bool more_trbs_coming) |
4da6e6f2 | 3107 | { |
c840d6ce MN |
3108 | u32 maxp, total_packet_count; |
3109 | ||
0cbd4b34 CY |
3110 | /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */ |
3111 | if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST)) | |
c840d6ce MN |
3112 | return ((td_total_len - transferred) >> 10); |
3113 | ||
48df4a6f | 3114 | /* One TRB with a zero-length data packet. */ |
124c3937 | 3115 | if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) || |
c840d6ce | 3116 | trb_buff_len == td_total_len) |
48df4a6f SS |
3117 | return 0; |
3118 | ||
0cbd4b34 CY |
3119 | /* for MTK xHCI, TD size doesn't include this TRB */ |
3120 | if (xhci->quirks & XHCI_MTK_HOST) | |
3121 | trb_buff_len = 0; | |
3122 | ||
3123 | maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); | |
3124 | total_packet_count = DIV_ROUND_UP(td_total_len, maxp); | |
3125 | ||
c840d6ce MN |
3126 | /* Queueing functions don't count the current TRB into transferred */ |
3127 | return (total_packet_count - ((transferred + trb_buff_len) / maxp)); | |
4da6e6f2 SS |
3128 | } |
3129 | ||
f9c589e1 | 3130 | |
474ed23a | 3131 | static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len, |
f9c589e1 | 3132 | u32 *trb_buff_len, struct xhci_segment *seg) |
474ed23a | 3133 | { |
f9c589e1 | 3134 | struct device *dev = xhci_to_hcd(xhci)->self.controller; |
474ed23a MN |
3135 | unsigned int unalign; |
3136 | unsigned int max_pkt; | |
f9c589e1 | 3137 | u32 new_buff_len; |
474ed23a MN |
3138 | |
3139 | max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); | |
3140 | unalign = (enqd_len + *trb_buff_len) % max_pkt; | |
3141 | ||
3142 | /* we got lucky, last normal TRB data on segment is packet aligned */ | |
3143 | if (unalign == 0) | |
3144 | return 0; | |
3145 | ||
f9c589e1 MN |
3146 | xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n", |
3147 | unalign, *trb_buff_len); | |
3148 | ||
474ed23a MN |
3149 | /* is the last nornal TRB alignable by splitting it */ |
3150 | if (*trb_buff_len > unalign) { | |
3151 | *trb_buff_len -= unalign; | |
f9c589e1 | 3152 | xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len); |
474ed23a MN |
3153 | return 0; |
3154 | } | |
f9c589e1 MN |
3155 | |
3156 | /* | |
3157 | * We want enqd_len + trb_buff_len to sum up to a number aligned to | |
3158 | * number which is divisible by the endpoint's wMaxPacketSize. IOW: | |
3159 | * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0. | |
3160 | */ | |
3161 | new_buff_len = max_pkt - (enqd_len % max_pkt); | |
3162 | ||
3163 | if (new_buff_len > (urb->transfer_buffer_length - enqd_len)) | |
3164 | new_buff_len = (urb->transfer_buffer_length - enqd_len); | |
3165 | ||
3166 | /* create a max max_pkt sized bounce buffer pointed to by last trb */ | |
3167 | if (usb_urb_dir_out(urb)) { | |
3168 | sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs, | |
3169 | seg->bounce_buf, new_buff_len, enqd_len); | |
3170 | seg->bounce_dma = dma_map_single(dev, seg->bounce_buf, | |
3171 | max_pkt, DMA_TO_DEVICE); | |
3172 | } else { | |
3173 | seg->bounce_dma = dma_map_single(dev, seg->bounce_buf, | |
3174 | max_pkt, DMA_FROM_DEVICE); | |
3175 | } | |
3176 | ||
3177 | if (dma_mapping_error(dev, seg->bounce_dma)) { | |
3178 | /* try without aligning. Some host controllers survive */ | |
3179 | xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n"); | |
3180 | return 0; | |
3181 | } | |
3182 | *trb_buff_len = new_buff_len; | |
3183 | seg->bounce_len = new_buff_len; | |
3184 | seg->bounce_offs = enqd_len; | |
3185 | ||
3186 | xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len); | |
3187 | ||
474ed23a MN |
3188 | return 1; |
3189 | } | |
3190 | ||
d2510342 AI |
3191 | /* This is very similar to what ehci-q.c qtd_fill() does */ |
3192 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, | |
8a96c052 SS |
3193 | struct urb *urb, int slot_id, unsigned int ep_index) |
3194 | { | |
5a5a0b1a | 3195 | struct xhci_ring *ring; |
8e51adcc | 3196 | struct urb_priv *urb_priv; |
8a96c052 | 3197 | struct xhci_td *td; |
d2510342 AI |
3198 | struct xhci_generic_trb *start_trb; |
3199 | struct scatterlist *sg = NULL; | |
5a83f04a MN |
3200 | bool more_trbs_coming = true; |
3201 | bool need_zero_pkt = false; | |
86065c27 MN |
3202 | bool first_trb = true; |
3203 | unsigned int num_trbs; | |
d2510342 | 3204 | unsigned int start_cycle, num_sgs = 0; |
86065c27 | 3205 | unsigned int enqd_len, block_len, trb_buff_len, full_len; |
f9c589e1 | 3206 | int sent_len, ret; |
d2510342 | 3207 | u32 field, length_field, remainder; |
f9c589e1 | 3208 | u64 addr, send_addr; |
8a96c052 | 3209 | |
5a5a0b1a MN |
3210 | ring = xhci_urb_to_transfer_ring(xhci, urb); |
3211 | if (!ring) | |
e9df17eb SS |
3212 | return -EINVAL; |
3213 | ||
86065c27 | 3214 | full_len = urb->transfer_buffer_length; |
d2510342 AI |
3215 | /* If we have scatter/gather list, we use it. */ |
3216 | if (urb->num_sgs) { | |
3217 | num_sgs = urb->num_mapped_sgs; | |
3218 | sg = urb->sg; | |
86065c27 MN |
3219 | addr = (u64) sg_dma_address(sg); |
3220 | block_len = sg_dma_len(sg); | |
d2510342 | 3221 | num_trbs = count_sg_trbs_needed(urb); |
86065c27 | 3222 | } else { |
d2510342 | 3223 | num_trbs = count_trbs_needed(urb); |
86065c27 MN |
3224 | addr = (u64) urb->transfer_dma; |
3225 | block_len = full_len; | |
3226 | } | |
4758dcd1 | 3227 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
e9df17eb | 3228 | ep_index, urb->stream_id, |
3b72fca0 | 3229 | num_trbs, urb, 0, mem_flags); |
d2510342 | 3230 | if (unlikely(ret < 0)) |
4758dcd1 | 3231 | return ret; |
8e51adcc AX |
3232 | |
3233 | urb_priv = urb->hcpriv; | |
4758dcd1 RA |
3234 | |
3235 | /* Deal with URB_ZERO_PACKET - need one more td/trb */ | |
5a83f04a MN |
3236 | if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1) |
3237 | need_zero_pkt = true; | |
4758dcd1 | 3238 | |
8e51adcc AX |
3239 | td = urb_priv->td[0]; |
3240 | ||
8a96c052 SS |
3241 | /* |
3242 | * Don't give the first TRB to the hardware (by toggling the cycle bit) | |
3243 | * until we've finished creating all the other TRBs. The ring's cycle | |
3244 | * state may change as we enqueue the other TRBs, so save it too. | |
3245 | */ | |
5a5a0b1a MN |
3246 | start_trb = &ring->enqueue->generic; |
3247 | start_cycle = ring->cycle_state; | |
f9c589e1 | 3248 | send_addr = addr; |
8a96c052 | 3249 | |
d2510342 | 3250 | /* Queue the TRBs, even if they are zero-length */ |
0d2daade AB |
3251 | for (enqd_len = 0; first_trb || enqd_len < full_len; |
3252 | enqd_len += trb_buff_len) { | |
d2510342 | 3253 | field = TRB_TYPE(TRB_NORMAL); |
af8b9e63 | 3254 | |
86065c27 MN |
3255 | /* TRB buffer should not cross 64KB boundaries */ |
3256 | trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr); | |
3257 | trb_buff_len = min_t(unsigned int, trb_buff_len, block_len); | |
8a96c052 | 3258 | |
86065c27 MN |
3259 | if (enqd_len + trb_buff_len > full_len) |
3260 | trb_buff_len = full_len - enqd_len; | |
b10de142 SS |
3261 | |
3262 | /* Don't change the cycle bit of the first TRB until later */ | |
86065c27 MN |
3263 | if (first_trb) { |
3264 | first_trb = false; | |
50f7b52a | 3265 | if (start_cycle == 0) |
d2510342 | 3266 | field |= TRB_CYCLE; |
50f7b52a | 3267 | } else |
5a5a0b1a | 3268 | field |= ring->cycle_state; |
b10de142 SS |
3269 | |
3270 | /* Chain all the TRBs together; clear the chain bit in the last | |
3271 | * TRB to indicate it's the last TRB in the chain. | |
3272 | */ | |
86065c27 | 3273 | if (enqd_len + trb_buff_len < full_len) { |
b10de142 | 3274 | field |= TRB_CHAIN; |
2d98ef40 | 3275 | if (trb_is_link(ring->enqueue + 1)) { |
474ed23a | 3276 | if (xhci_align_td(xhci, urb, enqd_len, |
f9c589e1 MN |
3277 | &trb_buff_len, |
3278 | ring->enq_seg)) { | |
3279 | send_addr = ring->enq_seg->bounce_dma; | |
3280 | /* assuming TD won't span 2 segs */ | |
3281 | td->bounce_seg = ring->enq_seg; | |
3282 | } | |
474ed23a | 3283 | } |
f9c589e1 MN |
3284 | } |
3285 | if (enqd_len + trb_buff_len >= full_len) { | |
3286 | field &= ~TRB_CHAIN; | |
4758dcd1 | 3287 | field |= TRB_IOC; |
124c3937 | 3288 | more_trbs_coming = false; |
5a83f04a | 3289 | td->last_trb = ring->enqueue; |
b10de142 | 3290 | } |
af8b9e63 SS |
3291 | |
3292 | /* Only set interrupt on short packet for IN endpoints */ | |
3293 | if (usb_urb_dir_in(urb)) | |
3294 | field |= TRB_ISP; | |
3295 | ||
4da6e6f2 | 3296 | /* Set the TRB length, TD size, and interrupter fields. */ |
86065c27 MN |
3297 | remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len, |
3298 | full_len, urb, more_trbs_coming); | |
3299 | ||
f9dc68fe | 3300 | length_field = TRB_LEN(trb_buff_len) | |
c840d6ce | 3301 | TRB_TD_SIZE(remainder) | |
f9dc68fe | 3302 | TRB_INTR_TARGET(0); |
4da6e6f2 | 3303 | |
124c3937 | 3304 | queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt, |
f9c589e1 MN |
3305 | lower_32_bits(send_addr), |
3306 | upper_32_bits(send_addr), | |
f9dc68fe | 3307 | length_field, |
d2510342 | 3308 | field); |
b10de142 | 3309 | |
b10de142 | 3310 | addr += trb_buff_len; |
f9c589e1 | 3311 | sent_len = trb_buff_len; |
d2510342 | 3312 | |
f9c589e1 | 3313 | while (sg && sent_len >= block_len) { |
86065c27 MN |
3314 | /* New sg entry */ |
3315 | --num_sgs; | |
f9c589e1 | 3316 | sent_len -= block_len; |
86065c27 | 3317 | if (num_sgs != 0) { |
d2510342 | 3318 | sg = sg_next(sg); |
86065c27 MN |
3319 | block_len = sg_dma_len(sg); |
3320 | addr = (u64) sg_dma_address(sg); | |
f9c589e1 | 3321 | addr += sent_len; |
d2510342 AI |
3322 | } |
3323 | } | |
f9c589e1 MN |
3324 | block_len -= sent_len; |
3325 | send_addr = addr; | |
d2510342 | 3326 | } |
b10de142 | 3327 | |
5a83f04a MN |
3328 | if (need_zero_pkt) { |
3329 | ret = prepare_transfer(xhci, xhci->devs[slot_id], | |
3330 | ep_index, urb->stream_id, | |
3331 | 1, urb, 1, mem_flags); | |
3332 | urb_priv->td[1]->last_trb = ring->enqueue; | |
3333 | field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC; | |
3334 | queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field); | |
3335 | } | |
3336 | ||
86065c27 | 3337 | check_trb_math(urb, enqd_len); |
e9df17eb | 3338 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
e1eab2e0 | 3339 | start_cycle, start_trb); |
b10de142 SS |
3340 | return 0; |
3341 | } | |
3342 | ||
d0e96f5a | 3343 | /* Caller must have locked xhci->lock */ |
23e3be11 | 3344 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
d0e96f5a SS |
3345 | struct urb *urb, int slot_id, unsigned int ep_index) |
3346 | { | |
3347 | struct xhci_ring *ep_ring; | |
3348 | int num_trbs; | |
3349 | int ret; | |
3350 | struct usb_ctrlrequest *setup; | |
3351 | struct xhci_generic_trb *start_trb; | |
3352 | int start_cycle; | |
c840d6ce | 3353 | u32 field, length_field, remainder; |
8e51adcc | 3354 | struct urb_priv *urb_priv; |
d0e96f5a SS |
3355 | struct xhci_td *td; |
3356 | ||
e9df17eb SS |
3357 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
3358 | if (!ep_ring) | |
3359 | return -EINVAL; | |
d0e96f5a SS |
3360 | |
3361 | /* | |
3362 | * Need to copy setup packet into setup TRB, so we can't use the setup | |
3363 | * DMA address. | |
3364 | */ | |
3365 | if (!urb->setup_packet) | |
3366 | return -EINVAL; | |
3367 | ||
d0e96f5a SS |
3368 | /* 1 TRB for setup, 1 for status */ |
3369 | num_trbs = 2; | |
3370 | /* | |
3371 | * Don't need to check if we need additional event data and normal TRBs, | |
3372 | * since data in control transfers will never get bigger than 16MB | |
3373 | * XXX: can we get a buffer that crosses 64KB boundaries? | |
3374 | */ | |
3375 | if (urb->transfer_buffer_length > 0) | |
3376 | num_trbs++; | |
e9df17eb SS |
3377 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
3378 | ep_index, urb->stream_id, | |
3b72fca0 | 3379 | num_trbs, urb, 0, mem_flags); |
d0e96f5a SS |
3380 | if (ret < 0) |
3381 | return ret; | |
3382 | ||
8e51adcc AX |
3383 | urb_priv = urb->hcpriv; |
3384 | td = urb_priv->td[0]; | |
3385 | ||
d0e96f5a SS |
3386 | /* |
3387 | * Don't give the first TRB to the hardware (by toggling the cycle bit) | |
3388 | * until we've finished creating all the other TRBs. The ring's cycle | |
3389 | * state may change as we enqueue the other TRBs, so save it too. | |
3390 | */ | |
3391 | start_trb = &ep_ring->enqueue->generic; | |
3392 | start_cycle = ep_ring->cycle_state; | |
3393 | ||
3394 | /* Queue setup TRB - see section 6.4.1.2.1 */ | |
3395 | /* FIXME better way to translate setup_packet into two u32 fields? */ | |
3396 | setup = (struct usb_ctrlrequest *) urb->setup_packet; | |
50f7b52a AX |
3397 | field = 0; |
3398 | field |= TRB_IDT | TRB_TYPE(TRB_SETUP); | |
3399 | if (start_cycle == 0) | |
3400 | field |= 0x1; | |
b83cdc8f | 3401 | |
dca77945 | 3402 | /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */ |
0cbd4b34 | 3403 | if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) { |
b83cdc8f AX |
3404 | if (urb->transfer_buffer_length > 0) { |
3405 | if (setup->bRequestType & USB_DIR_IN) | |
3406 | field |= TRB_TX_TYPE(TRB_DATA_IN); | |
3407 | else | |
3408 | field |= TRB_TX_TYPE(TRB_DATA_OUT); | |
3409 | } | |
3410 | } | |
3411 | ||
3b72fca0 | 3412 | queue_trb(xhci, ep_ring, true, |
28ccd296 ME |
3413 | setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16, |
3414 | le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16, | |
3415 | TRB_LEN(8) | TRB_INTR_TARGET(0), | |
3416 | /* Immediate data in pointer */ | |
3417 | field); | |
d0e96f5a SS |
3418 | |
3419 | /* If there's data, queue data TRBs */ | |
af8b9e63 SS |
3420 | /* Only set interrupt on short packet for IN endpoints */ |
3421 | if (usb_urb_dir_in(urb)) | |
3422 | field = TRB_ISP | TRB_TYPE(TRB_DATA); | |
3423 | else | |
3424 | field = TRB_TYPE(TRB_DATA); | |
3425 | ||
c840d6ce MN |
3426 | remainder = xhci_td_remainder(xhci, 0, |
3427 | urb->transfer_buffer_length, | |
3428 | urb->transfer_buffer_length, | |
3429 | urb, 1); | |
3430 | ||
f9dc68fe | 3431 | length_field = TRB_LEN(urb->transfer_buffer_length) | |
c840d6ce | 3432 | TRB_TD_SIZE(remainder) | |
f9dc68fe | 3433 | TRB_INTR_TARGET(0); |
c840d6ce | 3434 | |
d0e96f5a SS |
3435 | if (urb->transfer_buffer_length > 0) { |
3436 | if (setup->bRequestType & USB_DIR_IN) | |
3437 | field |= TRB_DIR_IN; | |
3b72fca0 | 3438 | queue_trb(xhci, ep_ring, true, |
d0e96f5a SS |
3439 | lower_32_bits(urb->transfer_dma), |
3440 | upper_32_bits(urb->transfer_dma), | |
f9dc68fe | 3441 | length_field, |
af8b9e63 | 3442 | field | ep_ring->cycle_state); |
d0e96f5a SS |
3443 | } |
3444 | ||
3445 | /* Save the DMA address of the last TRB in the TD */ | |
3446 | td->last_trb = ep_ring->enqueue; | |
3447 | ||
3448 | /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */ | |
3449 | /* If the device sent data, the status stage is an OUT transfer */ | |
3450 | if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN) | |
3451 | field = 0; | |
3452 | else | |
3453 | field = TRB_DIR_IN; | |
3b72fca0 | 3454 | queue_trb(xhci, ep_ring, false, |
d0e96f5a SS |
3455 | 0, |
3456 | 0, | |
3457 | TRB_INTR_TARGET(0), | |
3458 | /* Event on completion */ | |
3459 | field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state); | |
3460 | ||
e9df17eb | 3461 | giveback_first_trb(xhci, slot_id, ep_index, 0, |
e1eab2e0 | 3462 | start_cycle, start_trb); |
d0e96f5a SS |
3463 | return 0; |
3464 | } | |
3465 | ||
5cd43e33 SS |
3466 | /* |
3467 | * The transfer burst count field of the isochronous TRB defines the number of | |
3468 | * bursts that are required to move all packets in this TD. Only SuperSpeed | |
3469 | * devices can burst up to bMaxBurst number of packets per service interval. | |
3470 | * This field is zero based, meaning a value of zero in the field means one | |
3471 | * burst. Basically, for everything but SuperSpeed devices, this field will be | |
3472 | * zero. Only xHCI 1.0 host controllers support this field. | |
3473 | */ | |
3474 | static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci, | |
5cd43e33 SS |
3475 | struct urb *urb, unsigned int total_packet_count) |
3476 | { | |
3477 | unsigned int max_burst; | |
3478 | ||
09c352ed | 3479 | if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER) |
5cd43e33 SS |
3480 | return 0; |
3481 | ||
3482 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; | |
3213b151 | 3483 | return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1; |
5cd43e33 SS |
3484 | } |
3485 | ||
b61d378f SS |
3486 | /* |
3487 | * Returns the number of packets in the last "burst" of packets. This field is | |
3488 | * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so | |
3489 | * the last burst packet count is equal to the total number of packets in the | |
3490 | * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst | |
3491 | * must contain (bMaxBurst + 1) number of packets, but the last burst can | |
3492 | * contain 1 to (bMaxBurst + 1) packets. | |
3493 | */ | |
3494 | static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci, | |
b61d378f SS |
3495 | struct urb *urb, unsigned int total_packet_count) |
3496 | { | |
3497 | unsigned int max_burst; | |
3498 | unsigned int residue; | |
3499 | ||
3500 | if (xhci->hci_version < 0x100) | |
3501 | return 0; | |
3502 | ||
09c352ed | 3503 | if (urb->dev->speed >= USB_SPEED_SUPER) { |
b61d378f SS |
3504 | /* bMaxBurst is zero based: 0 means 1 packet per burst */ |
3505 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; | |
3506 | residue = total_packet_count % (max_burst + 1); | |
3507 | /* If residue is zero, the last burst contains (max_burst + 1) | |
3508 | * number of packets, but the TLBPC field is zero-based. | |
3509 | */ | |
3510 | if (residue == 0) | |
3511 | return max_burst; | |
3512 | return residue - 1; | |
b61d378f | 3513 | } |
09c352ed MN |
3514 | if (total_packet_count == 0) |
3515 | return 0; | |
3516 | return total_packet_count - 1; | |
b61d378f SS |
3517 | } |
3518 | ||
79b8094f LB |
3519 | /* |
3520 | * Calculates Frame ID field of the isochronous TRB identifies the | |
3521 | * target frame that the Interval associated with this Isochronous | |
3522 | * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec. | |
3523 | * | |
3524 | * Returns actual frame id on success, negative value on error. | |
3525 | */ | |
3526 | static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci, | |
3527 | struct urb *urb, int index) | |
3528 | { | |
3529 | int start_frame, ist, ret = 0; | |
3530 | int start_frame_id, end_frame_id, current_frame_id; | |
3531 | ||
3532 | if (urb->dev->speed == USB_SPEED_LOW || | |
3533 | urb->dev->speed == USB_SPEED_FULL) | |
3534 | start_frame = urb->start_frame + index * urb->interval; | |
3535 | else | |
3536 | start_frame = (urb->start_frame + index * urb->interval) >> 3; | |
3537 | ||
3538 | /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2): | |
3539 | * | |
3540 | * If bit [3] of IST is cleared to '0', software can add a TRB no | |
3541 | * later than IST[2:0] Microframes before that TRB is scheduled to | |
3542 | * be executed. | |
3543 | * If bit [3] of IST is set to '1', software can add a TRB no later | |
3544 | * than IST[2:0] Frames before that TRB is scheduled to be executed. | |
3545 | */ | |
3546 | ist = HCS_IST(xhci->hcs_params2) & 0x7; | |
3547 | if (HCS_IST(xhci->hcs_params2) & (1 << 3)) | |
3548 | ist <<= 3; | |
3549 | ||
3550 | /* Software shall not schedule an Isoch TD with a Frame ID value that | |
3551 | * is less than the Start Frame ID or greater than the End Frame ID, | |
3552 | * where: | |
3553 | * | |
3554 | * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048 | |
3555 | * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048 | |
3556 | * | |
3557 | * Both the End Frame ID and Start Frame ID values are calculated | |
3558 | * in microframes. When software determines the valid Frame ID value; | |
3559 | * The End Frame ID value should be rounded down to the nearest Frame | |
3560 | * boundary, and the Start Frame ID value should be rounded up to the | |
3561 | * nearest Frame boundary. | |
3562 | */ | |
3563 | current_frame_id = readl(&xhci->run_regs->microframe_index); | |
3564 | start_frame_id = roundup(current_frame_id + ist + 1, 8); | |
3565 | end_frame_id = rounddown(current_frame_id + 895 * 8, 8); | |
3566 | ||
3567 | start_frame &= 0x7ff; | |
3568 | start_frame_id = (start_frame_id >> 3) & 0x7ff; | |
3569 | end_frame_id = (end_frame_id >> 3) & 0x7ff; | |
3570 | ||
3571 | xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n", | |
3572 | __func__, index, readl(&xhci->run_regs->microframe_index), | |
3573 | start_frame_id, end_frame_id, start_frame); | |
3574 | ||
3575 | if (start_frame_id < end_frame_id) { | |
3576 | if (start_frame > end_frame_id || | |
3577 | start_frame < start_frame_id) | |
3578 | ret = -EINVAL; | |
3579 | } else if (start_frame_id > end_frame_id) { | |
3580 | if ((start_frame > end_frame_id && | |
3581 | start_frame < start_frame_id)) | |
3582 | ret = -EINVAL; | |
3583 | } else { | |
3584 | ret = -EINVAL; | |
3585 | } | |
3586 | ||
3587 | if (index == 0) { | |
3588 | if (ret == -EINVAL || start_frame == start_frame_id) { | |
3589 | start_frame = start_frame_id + 1; | |
3590 | if (urb->dev->speed == USB_SPEED_LOW || | |
3591 | urb->dev->speed == USB_SPEED_FULL) | |
3592 | urb->start_frame = start_frame; | |
3593 | else | |
3594 | urb->start_frame = start_frame << 3; | |
3595 | ret = 0; | |
3596 | } | |
3597 | } | |
3598 | ||
3599 | if (ret) { | |
3600 | xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n", | |
3601 | start_frame, current_frame_id, index, | |
3602 | start_frame_id, end_frame_id); | |
3603 | xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n"); | |
3604 | return ret; | |
3605 | } | |
3606 | ||
3607 | return start_frame; | |
3608 | } | |
3609 | ||
04e51901 AX |
3610 | /* This is for isoc transfer */ |
3611 | static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags, | |
3612 | struct urb *urb, int slot_id, unsigned int ep_index) | |
3613 | { | |
3614 | struct xhci_ring *ep_ring; | |
3615 | struct urb_priv *urb_priv; | |
3616 | struct xhci_td *td; | |
3617 | int num_tds, trbs_per_td; | |
3618 | struct xhci_generic_trb *start_trb; | |
3619 | bool first_trb; | |
3620 | int start_cycle; | |
3621 | u32 field, length_field; | |
3622 | int running_total, trb_buff_len, td_len, td_remain_len, ret; | |
3623 | u64 start_addr, addr; | |
3624 | int i, j; | |
47cbf692 | 3625 | bool more_trbs_coming; |
79b8094f | 3626 | struct xhci_virt_ep *xep; |
09c352ed | 3627 | int frame_id; |
04e51901 | 3628 | |
79b8094f | 3629 | xep = &xhci->devs[slot_id]->eps[ep_index]; |
04e51901 AX |
3630 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; |
3631 | ||
3632 | num_tds = urb->number_of_packets; | |
3633 | if (num_tds < 1) { | |
3634 | xhci_dbg(xhci, "Isoc URB with zero packets?\n"); | |
3635 | return -EINVAL; | |
3636 | } | |
04e51901 AX |
3637 | start_addr = (u64) urb->transfer_dma; |
3638 | start_trb = &ep_ring->enqueue->generic; | |
3639 | start_cycle = ep_ring->cycle_state; | |
3640 | ||
522989a2 | 3641 | urb_priv = urb->hcpriv; |
09c352ed | 3642 | /* Queue the TRBs for each TD, even if they are zero-length */ |
04e51901 | 3643 | for (i = 0; i < num_tds; i++) { |
09c352ed MN |
3644 | unsigned int total_pkt_count, max_pkt; |
3645 | unsigned int burst_count, last_burst_pkt_count; | |
3646 | u32 sia_frame_id; | |
04e51901 | 3647 | |
4da6e6f2 | 3648 | first_trb = true; |
04e51901 AX |
3649 | running_total = 0; |
3650 | addr = start_addr + urb->iso_frame_desc[i].offset; | |
3651 | td_len = urb->iso_frame_desc[i].length; | |
3652 | td_remain_len = td_len; | |
09c352ed MN |
3653 | max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); |
3654 | total_pkt_count = DIV_ROUND_UP(td_len, max_pkt); | |
3655 | ||
48df4a6f | 3656 | /* A zero-length transfer still involves at least one packet. */ |
09c352ed MN |
3657 | if (total_pkt_count == 0) |
3658 | total_pkt_count++; | |
3659 | burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count); | |
3660 | last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci, | |
3661 | urb, total_pkt_count); | |
04e51901 | 3662 | |
d2510342 | 3663 | trbs_per_td = count_isoc_trbs_needed(urb, i); |
04e51901 AX |
3664 | |
3665 | ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, | |
3b72fca0 | 3666 | urb->stream_id, trbs_per_td, urb, i, mem_flags); |
522989a2 SS |
3667 | if (ret < 0) { |
3668 | if (i == 0) | |
3669 | return ret; | |
3670 | goto cleanup; | |
3671 | } | |
04e51901 | 3672 | td = urb_priv->td[i]; |
09c352ed MN |
3673 | |
3674 | /* use SIA as default, if frame id is used overwrite it */ | |
3675 | sia_frame_id = TRB_SIA; | |
3676 | if (!(urb->transfer_flags & URB_ISO_ASAP) && | |
3677 | HCC_CFC(xhci->hcc_params)) { | |
3678 | frame_id = xhci_get_isoc_frame_id(xhci, urb, i); | |
3679 | if (frame_id >= 0) | |
3680 | sia_frame_id = TRB_FRAME_ID(frame_id); | |
3681 | } | |
3682 | /* | |
3683 | * Set isoc specific data for the first TRB in a TD. | |
3684 | * Prevent HW from getting the TRBs by keeping the cycle state | |
3685 | * inverted in the first TDs isoc TRB. | |
3686 | */ | |
2f6d3b65 | 3687 | field = TRB_TYPE(TRB_ISOC) | |
09c352ed MN |
3688 | TRB_TLBPC(last_burst_pkt_count) | |
3689 | sia_frame_id | | |
3690 | (i ? ep_ring->cycle_state : !start_cycle); | |
3691 | ||
2f6d3b65 MN |
3692 | /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */ |
3693 | if (!xep->use_extended_tbc) | |
3694 | field |= TRB_TBC(burst_count); | |
3695 | ||
09c352ed | 3696 | /* fill the rest of the TRB fields, and remaining normal TRBs */ |
04e51901 AX |
3697 | for (j = 0; j < trbs_per_td; j++) { |
3698 | u32 remainder = 0; | |
09c352ed MN |
3699 | |
3700 | /* only first TRB is isoc, overwrite otherwise */ | |
3701 | if (!first_trb) | |
3702 | field = TRB_TYPE(TRB_NORMAL) | | |
3703 | ep_ring->cycle_state; | |
04e51901 | 3704 | |
af8b9e63 SS |
3705 | /* Only set interrupt on short packet for IN EPs */ |
3706 | if (usb_urb_dir_in(urb)) | |
3707 | field |= TRB_ISP; | |
3708 | ||
09c352ed | 3709 | /* Set the chain bit for all except the last TRB */ |
04e51901 | 3710 | if (j < trbs_per_td - 1) { |
47cbf692 | 3711 | more_trbs_coming = true; |
09c352ed | 3712 | field |= TRB_CHAIN; |
04e51901 | 3713 | } else { |
09c352ed | 3714 | more_trbs_coming = false; |
04e51901 AX |
3715 | td->last_trb = ep_ring->enqueue; |
3716 | field |= TRB_IOC; | |
09c352ed MN |
3717 | /* set BEI, except for the last TD */ |
3718 | if (xhci->hci_version >= 0x100 && | |
3719 | !(xhci->quirks & XHCI_AVOID_BEI) && | |
3720 | i < num_tds - 1) | |
3721 | field |= TRB_BEI; | |
04e51901 | 3722 | } |
04e51901 | 3723 | /* Calculate TRB length */ |
d2510342 | 3724 | trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr); |
04e51901 AX |
3725 | if (trb_buff_len > td_remain_len) |
3726 | trb_buff_len = td_remain_len; | |
3727 | ||
4da6e6f2 | 3728 | /* Set the TRB length, TD size, & interrupter fields. */ |
c840d6ce MN |
3729 | remainder = xhci_td_remainder(xhci, running_total, |
3730 | trb_buff_len, td_len, | |
124c3937 | 3731 | urb, more_trbs_coming); |
c840d6ce | 3732 | |
04e51901 | 3733 | length_field = TRB_LEN(trb_buff_len) | |
04e51901 | 3734 | TRB_INTR_TARGET(0); |
4da6e6f2 | 3735 | |
2f6d3b65 MN |
3736 | /* xhci 1.1 with ETE uses TD Size field for TBC */ |
3737 | if (first_trb && xep->use_extended_tbc) | |
3738 | length_field |= TRB_TD_SIZE_TBC(burst_count); | |
3739 | else | |
3740 | length_field |= TRB_TD_SIZE(remainder); | |
3741 | first_trb = false; | |
3742 | ||
3b72fca0 | 3743 | queue_trb(xhci, ep_ring, more_trbs_coming, |
04e51901 AX |
3744 | lower_32_bits(addr), |
3745 | upper_32_bits(addr), | |
3746 | length_field, | |
af8b9e63 | 3747 | field); |
04e51901 AX |
3748 | running_total += trb_buff_len; |
3749 | ||
3750 | addr += trb_buff_len; | |
3751 | td_remain_len -= trb_buff_len; | |
3752 | } | |
3753 | ||
3754 | /* Check TD length */ | |
3755 | if (running_total != td_len) { | |
3756 | xhci_err(xhci, "ISOC TD length unmatch\n"); | |
cf840551 AX |
3757 | ret = -EINVAL; |
3758 | goto cleanup; | |
04e51901 AX |
3759 | } |
3760 | } | |
3761 | ||
79b8094f LB |
3762 | /* store the next frame id */ |
3763 | if (HCC_CFC(xhci->hcc_params)) | |
3764 | xep->next_frame_id = urb->start_frame + num_tds * urb->interval; | |
3765 | ||
c41136b0 AX |
3766 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
3767 | if (xhci->quirks & XHCI_AMD_PLL_FIX) | |
3768 | usb_amd_quirk_pll_disable(); | |
3769 | } | |
3770 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++; | |
3771 | ||
e1eab2e0 AX |
3772 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
3773 | start_cycle, start_trb); | |
04e51901 | 3774 | return 0; |
522989a2 SS |
3775 | cleanup: |
3776 | /* Clean up a partially enqueued isoc transfer. */ | |
3777 | ||
3778 | for (i--; i >= 0; i--) | |
585df1d9 | 3779 | list_del_init(&urb_priv->td[i]->td_list); |
522989a2 SS |
3780 | |
3781 | /* Use the first TD as a temporary variable to turn the TDs we've queued | |
3782 | * into No-ops with a software-owned cycle bit. That way the hardware | |
3783 | * won't accidentally start executing bogus TDs when we partially | |
3784 | * overwrite them. td->first_trb and td->start_seg are already set. | |
3785 | */ | |
3786 | urb_priv->td[0]->last_trb = ep_ring->enqueue; | |
3787 | /* Every TRB except the first & last will have its cycle bit flipped. */ | |
3788 | td_to_noop(xhci, ep_ring, urb_priv->td[0], true); | |
3789 | ||
3790 | /* Reset the ring enqueue back to the first TRB and its cycle bit. */ | |
3791 | ep_ring->enqueue = urb_priv->td[0]->first_trb; | |
3792 | ep_ring->enq_seg = urb_priv->td[0]->start_seg; | |
3793 | ep_ring->cycle_state = start_cycle; | |
b008df60 | 3794 | ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp; |
522989a2 SS |
3795 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
3796 | return ret; | |
04e51901 AX |
3797 | } |
3798 | ||
3799 | /* | |
3800 | * Check transfer ring to guarantee there is enough room for the urb. | |
3801 | * Update ISO URB start_frame and interval. | |
79b8094f LB |
3802 | * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to |
3803 | * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or | |
3804 | * Contiguous Frame ID is not supported by HC. | |
04e51901 AX |
3805 | */ |
3806 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, | |
3807 | struct urb *urb, int slot_id, unsigned int ep_index) | |
3808 | { | |
3809 | struct xhci_virt_device *xdev; | |
3810 | struct xhci_ring *ep_ring; | |
3811 | struct xhci_ep_ctx *ep_ctx; | |
3812 | int start_frame; | |
04e51901 AX |
3813 | int num_tds, num_trbs, i; |
3814 | int ret; | |
79b8094f LB |
3815 | struct xhci_virt_ep *xep; |
3816 | int ist; | |
04e51901 AX |
3817 | |
3818 | xdev = xhci->devs[slot_id]; | |
79b8094f | 3819 | xep = &xhci->devs[slot_id]->eps[ep_index]; |
04e51901 AX |
3820 | ep_ring = xdev->eps[ep_index].ring; |
3821 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); | |
3822 | ||
3823 | num_trbs = 0; | |
3824 | num_tds = urb->number_of_packets; | |
3825 | for (i = 0; i < num_tds; i++) | |
d2510342 | 3826 | num_trbs += count_isoc_trbs_needed(urb, i); |
04e51901 AX |
3827 | |
3828 | /* Check the ring to guarantee there is enough room for the whole urb. | |
3829 | * Do not insert any td of the urb to the ring if the check failed. | |
3830 | */ | |
28ccd296 | 3831 | ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
3b72fca0 | 3832 | num_trbs, mem_flags); |
04e51901 AX |
3833 | if (ret) |
3834 | return ret; | |
3835 | ||
79b8094f LB |
3836 | /* |
3837 | * Check interval value. This should be done before we start to | |
3838 | * calculate the start frame value. | |
3839 | */ | |
78140156 | 3840 | check_interval(xhci, urb, ep_ctx); |
79b8094f LB |
3841 | |
3842 | /* Calculate the start frame and put it in urb->start_frame. */ | |
42df7215 LB |
3843 | if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) { |
3844 | if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == | |
3845 | EP_STATE_RUNNING) { | |
3846 | urb->start_frame = xep->next_frame_id; | |
3847 | goto skip_start_over; | |
3848 | } | |
79b8094f LB |
3849 | } |
3850 | ||
3851 | start_frame = readl(&xhci->run_regs->microframe_index); | |
3852 | start_frame &= 0x3fff; | |
3853 | /* | |
3854 | * Round up to the next frame and consider the time before trb really | |
3855 | * gets scheduled by hardare. | |
3856 | */ | |
3857 | ist = HCS_IST(xhci->hcs_params2) & 0x7; | |
3858 | if (HCS_IST(xhci->hcs_params2) & (1 << 3)) | |
3859 | ist <<= 3; | |
3860 | start_frame += ist + XHCI_CFC_DELAY; | |
3861 | start_frame = roundup(start_frame, 8); | |
3862 | ||
3863 | /* | |
3864 | * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT | |
3865 | * is greate than 8 microframes. | |
3866 | */ | |
3867 | if (urb->dev->speed == USB_SPEED_LOW || | |
3868 | urb->dev->speed == USB_SPEED_FULL) { | |
3869 | start_frame = roundup(start_frame, urb->interval << 3); | |
3870 | urb->start_frame = start_frame >> 3; | |
3871 | } else { | |
3872 | start_frame = roundup(start_frame, urb->interval); | |
3873 | urb->start_frame = start_frame; | |
3874 | } | |
3875 | ||
3876 | skip_start_over: | |
b008df60 AX |
3877 | ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free; |
3878 | ||
3fc8206d | 3879 | return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index); |
04e51901 AX |
3880 | } |
3881 | ||
d0e96f5a SS |
3882 | /**** Command Ring Operations ****/ |
3883 | ||
913a8a34 SS |
3884 | /* Generic function for queueing a command TRB on the command ring. |
3885 | * Check to make sure there's room on the command ring for one command TRB. | |
3886 | * Also check that there's room reserved for commands that must not fail. | |
3887 | * If this is a command that must not fail, meaning command_must_succeed = TRUE, | |
3888 | * then only check for the number of reserved spots. | |
3889 | * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB | |
3890 | * because the command event handler may want to resubmit a failed command. | |
3891 | */ | |
ddba5cd0 MN |
3892 | static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3893 | u32 field1, u32 field2, | |
3894 | u32 field3, u32 field4, bool command_must_succeed) | |
7f84eef0 | 3895 | { |
913a8a34 | 3896 | int reserved_trbs = xhci->cmd_ring_reserved_trbs; |
d1dc908a | 3897 | int ret; |
ad6b1d91 | 3898 | |
98d74f9c MN |
3899 | if ((xhci->xhc_state & XHCI_STATE_DYING) || |
3900 | (xhci->xhc_state & XHCI_STATE_HALTED)) { | |
ad6b1d91 | 3901 | xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n"); |
c9aa1a2d | 3902 | return -ESHUTDOWN; |
ad6b1d91 | 3903 | } |
d1dc908a | 3904 | |
913a8a34 SS |
3905 | if (!command_must_succeed) |
3906 | reserved_trbs++; | |
3907 | ||
d1dc908a | 3908 | ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING, |
3b72fca0 | 3909 | reserved_trbs, GFP_ATOMIC); |
d1dc908a SS |
3910 | if (ret < 0) { |
3911 | xhci_err(xhci, "ERR: No room for command on command ring\n"); | |
913a8a34 SS |
3912 | if (command_must_succeed) |
3913 | xhci_err(xhci, "ERR: Reserved TRB counting for " | |
3914 | "unfailable commands failed.\n"); | |
d1dc908a | 3915 | return ret; |
7f84eef0 | 3916 | } |
c9aa1a2d MN |
3917 | |
3918 | cmd->command_trb = xhci->cmd_ring->enqueue; | |
3919 | list_add_tail(&cmd->cmd_list, &xhci->cmd_list); | |
ddba5cd0 | 3920 | |
c311e391 MN |
3921 | /* if there are no other commands queued we start the timeout timer */ |
3922 | if (xhci->cmd_list.next == &cmd->cmd_list && | |
3923 | !timer_pending(&xhci->cmd_timer)) { | |
3924 | xhci->current_cmd = cmd; | |
3925 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); | |
3926 | } | |
3927 | ||
3b72fca0 AX |
3928 | queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3, |
3929 | field4 | xhci->cmd_ring->cycle_state); | |
7f84eef0 SS |
3930 | return 0; |
3931 | } | |
3932 | ||
3ffbba95 | 3933 | /* Queue a slot enable or disable request on the command ring */ |
ddba5cd0 MN |
3934 | int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3935 | u32 trb_type, u32 slot_id) | |
3ffbba95 | 3936 | { |
ddba5cd0 | 3937 | return queue_command(xhci, cmd, 0, 0, 0, |
913a8a34 | 3938 | TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false); |
3ffbba95 SS |
3939 | } |
3940 | ||
3941 | /* Queue an address device command TRB */ | |
ddba5cd0 MN |
3942 | int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3943 | dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup) | |
3ffbba95 | 3944 | { |
ddba5cd0 | 3945 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
8e595a5d | 3946 | upper_32_bits(in_ctx_ptr), 0, |
48fc7dbd DW |
3947 | TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id) |
3948 | | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false); | |
2a8f82c4 SS |
3949 | } |
3950 | ||
ddba5cd0 | 3951 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
0238634d SS |
3952 | u32 field1, u32 field2, u32 field3, u32 field4) |
3953 | { | |
ddba5cd0 | 3954 | return queue_command(xhci, cmd, field1, field2, field3, field4, false); |
0238634d SS |
3955 | } |
3956 | ||
2a8f82c4 | 3957 | /* Queue a reset device command TRB */ |
ddba5cd0 MN |
3958 | int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3959 | u32 slot_id) | |
2a8f82c4 | 3960 | { |
ddba5cd0 | 3961 | return queue_command(xhci, cmd, 0, 0, 0, |
2a8f82c4 | 3962 | TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id), |
913a8a34 | 3963 | false); |
3ffbba95 | 3964 | } |
f94e0186 SS |
3965 | |
3966 | /* Queue a configure endpoint command TRB */ | |
ddba5cd0 MN |
3967 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, |
3968 | struct xhci_command *cmd, dma_addr_t in_ctx_ptr, | |
913a8a34 | 3969 | u32 slot_id, bool command_must_succeed) |
f94e0186 | 3970 | { |
ddba5cd0 | 3971 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
8e595a5d | 3972 | upper_32_bits(in_ctx_ptr), 0, |
913a8a34 SS |
3973 | TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id), |
3974 | command_must_succeed); | |
f94e0186 | 3975 | } |
ae636747 | 3976 | |
f2217e8e | 3977 | /* Queue an evaluate context command TRB */ |
ddba5cd0 MN |
3978 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3979 | dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed) | |
f2217e8e | 3980 | { |
ddba5cd0 | 3981 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
f2217e8e | 3982 | upper_32_bits(in_ctx_ptr), 0, |
913a8a34 | 3983 | TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id), |
4b266541 | 3984 | command_must_succeed); |
f2217e8e SS |
3985 | } |
3986 | ||
be88fe4f AX |
3987 | /* |
3988 | * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop | |
3989 | * activity on an endpoint that is about to be suspended. | |
3990 | */ | |
ddba5cd0 MN |
3991 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3992 | int slot_id, unsigned int ep_index, int suspend) | |
ae636747 SS |
3993 | { |
3994 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
3995 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
3996 | u32 type = TRB_TYPE(TRB_STOP_RING); | |
be88fe4f | 3997 | u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend); |
ae636747 | 3998 | |
ddba5cd0 | 3999 | return queue_command(xhci, cmd, 0, 0, 0, |
be88fe4f | 4000 | trb_slot_id | trb_ep_index | type | trb_suspend, false); |
ae636747 SS |
4001 | } |
4002 | ||
d3a43e66 HG |
4003 | /* Set Transfer Ring Dequeue Pointer command */ |
4004 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, | |
4005 | unsigned int slot_id, unsigned int ep_index, | |
4006 | unsigned int stream_id, | |
4007 | struct xhci_dequeue_state *deq_state) | |
ae636747 SS |
4008 | { |
4009 | dma_addr_t addr; | |
4010 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
4011 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
e9df17eb | 4012 | u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id); |
95241dbd | 4013 | u32 trb_sct = 0; |
ae636747 | 4014 | u32 type = TRB_TYPE(TRB_SET_DEQ); |
bf161e85 | 4015 | struct xhci_virt_ep *ep; |
1e3452e3 HG |
4016 | struct xhci_command *cmd; |
4017 | int ret; | |
ae636747 | 4018 | |
d3a43e66 HG |
4019 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
4020 | "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u", | |
4021 | deq_state->new_deq_seg, | |
4022 | (unsigned long long)deq_state->new_deq_seg->dma, | |
4023 | deq_state->new_deq_ptr, | |
4024 | (unsigned long long)xhci_trb_virt_to_dma( | |
4025 | deq_state->new_deq_seg, deq_state->new_deq_ptr), | |
4026 | deq_state->new_cycle_state); | |
4027 | ||
4028 | addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg, | |
4029 | deq_state->new_deq_ptr); | |
c92bcfa7 | 4030 | if (addr == 0) { |
ae636747 | 4031 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
700e2052 | 4032 | xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n", |
d3a43e66 HG |
4033 | deq_state->new_deq_seg, deq_state->new_deq_ptr); |
4034 | return; | |
c92bcfa7 | 4035 | } |
bf161e85 SS |
4036 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
4037 | if ((ep->ep_state & SET_DEQ_PENDING)) { | |
4038 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); | |
4039 | xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n"); | |
d3a43e66 | 4040 | return; |
bf161e85 | 4041 | } |
1e3452e3 HG |
4042 | |
4043 | /* This function gets called from contexts where it cannot sleep */ | |
4044 | cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); | |
4045 | if (!cmd) { | |
4046 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n"); | |
d3a43e66 | 4047 | return; |
1e3452e3 HG |
4048 | } |
4049 | ||
d3a43e66 HG |
4050 | ep->queued_deq_seg = deq_state->new_deq_seg; |
4051 | ep->queued_deq_ptr = deq_state->new_deq_ptr; | |
95241dbd HG |
4052 | if (stream_id) |
4053 | trb_sct = SCT_FOR_TRB(SCT_PRI_TR); | |
1e3452e3 | 4054 | ret = queue_command(xhci, cmd, |
d3a43e66 HG |
4055 | lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state, |
4056 | upper_32_bits(addr), trb_stream_id, | |
4057 | trb_slot_id | trb_ep_index | type, false); | |
1e3452e3 HG |
4058 | if (ret < 0) { |
4059 | xhci_free_command(xhci, cmd); | |
d3a43e66 | 4060 | return; |
1e3452e3 HG |
4061 | } |
4062 | ||
d3a43e66 HG |
4063 | /* Stop the TD queueing code from ringing the doorbell until |
4064 | * this command completes. The HC won't set the dequeue pointer | |
4065 | * if the ring is running, and ringing the doorbell starts the | |
4066 | * ring running. | |
4067 | */ | |
4068 | ep->ep_state |= SET_DEQ_PENDING; | |
ae636747 | 4069 | } |
a1587d97 | 4070 | |
ddba5cd0 MN |
4071 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd, |
4072 | int slot_id, unsigned int ep_index) | |
a1587d97 SS |
4073 | { |
4074 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
4075 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
4076 | u32 type = TRB_TYPE(TRB_RESET_EP); | |
4077 | ||
ddba5cd0 MN |
4078 | return queue_command(xhci, cmd, 0, 0, 0, |
4079 | trb_slot_id | trb_ep_index | type, false); | |
a1587d97 | 4080 | } |