]>
Commit | Line | Data |
---|---|---|
ccf06998 | 1 | /* |
b36ece83 | 2 | * Freescale SPI controller driver. |
ccf06998 KG |
3 | * |
4 | * Maintainer: Kumar Gala | |
5 | * | |
6 | * Copyright (C) 2006 Polycom, Inc. | |
b36ece83 | 7 | * Copyright 2010 Freescale Semiconductor, Inc. |
ccf06998 | 8 | * |
4c1fba44 AV |
9 | * CPM SPI and QE buffer descriptors mode support: |
10 | * Copyright (c) 2009 MontaVista Software, Inc. | |
11 | * Author: Anton Vorontsov <[email protected]> | |
12 | * | |
447b0c7b AL |
13 | * GRLIB support: |
14 | * Copyright (c) 2012 Aeroflex Gaisler AB. | |
15 | * Author: Andreas Larsson <[email protected]> | |
16 | * | |
ccf06998 KG |
17 | * This program is free software; you can redistribute it and/or modify it |
18 | * under the terms of the GNU General Public License as published by the | |
19 | * Free Software Foundation; either version 2 of the License, or (at your | |
20 | * option) any later version. | |
21 | */ | |
ccf06998 | 22 | #include <linux/delay.h> |
4c1fba44 | 23 | #include <linux/dma-mapping.h> |
a3108360 XL |
24 | #include <linux/fsl_devices.h> |
25 | #include <linux/gpio.h> | |
26 | #include <linux/interrupt.h> | |
27 | #include <linux/irq.h> | |
28 | #include <linux/kernel.h> | |
4c1fba44 | 29 | #include <linux/mm.h> |
a3108360 | 30 | #include <linux/module.h> |
4c1fba44 | 31 | #include <linux/mutex.h> |
35b4b3c0 | 32 | #include <linux/of.h> |
e8beacbb AL |
33 | #include <linux/of_address.h> |
34 | #include <linux/of_irq.h> | |
35b4b3c0 | 35 | #include <linux/of_gpio.h> |
a3108360 XL |
36 | #include <linux/of_platform.h> |
37 | #include <linux/platform_device.h> | |
38 | #include <linux/spi/spi.h> | |
39 | #include <linux/spi/spi_bitbang.h> | |
40 | #include <linux/types.h> | |
ccf06998 | 41 | |
ca632f55 | 42 | #include "spi-fsl-lib.h" |
e8beacbb AL |
43 | #include "spi-fsl-cpm.h" |
44 | #include "spi-fsl-spi.h" | |
ccf06998 | 45 | |
c3f3e771 | 46 | #define TYPE_FSL 0 |
447b0c7b | 47 | #define TYPE_GRLIB 1 |
c3f3e771 AL |
48 | |
49 | struct fsl_spi_match_data { | |
50 | int type; | |
51 | }; | |
52 | ||
53 | static struct fsl_spi_match_data of_fsl_spi_fsl_config = { | |
54 | .type = TYPE_FSL, | |
55 | }; | |
56 | ||
447b0c7b AL |
57 | static struct fsl_spi_match_data of_fsl_spi_grlib_config = { |
58 | .type = TYPE_GRLIB, | |
59 | }; | |
60 | ||
3aea901d | 61 | static const struct of_device_id of_fsl_spi_match[] = { |
c3f3e771 AL |
62 | { |
63 | .compatible = "fsl,spi", | |
64 | .data = &of_fsl_spi_fsl_config, | |
65 | }, | |
447b0c7b AL |
66 | { |
67 | .compatible = "aeroflexgaisler,spictrl", | |
68 | .data = &of_fsl_spi_grlib_config, | |
69 | }, | |
c3f3e771 AL |
70 | {} |
71 | }; | |
72 | MODULE_DEVICE_TABLE(of, of_fsl_spi_match); | |
73 | ||
74 | static int fsl_spi_get_type(struct device *dev) | |
75 | { | |
76 | const struct of_device_id *match; | |
77 | ||
78 | if (dev->of_node) { | |
79 | match = of_match_node(of_fsl_spi_match, dev->of_node); | |
80 | if (match && match->data) | |
81 | return ((struct fsl_spi_match_data *)match->data)->type; | |
82 | } | |
83 | return TYPE_FSL; | |
84 | } | |
85 | ||
b36ece83 | 86 | static void fsl_spi_change_mode(struct spi_device *spi) |
a35c1710 AV |
87 | { |
88 | struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master); | |
89 | struct spi_mpc8xxx_cs *cs = spi->controller_state; | |
b36ece83 MH |
90 | struct fsl_spi_reg *reg_base = mspi->reg_base; |
91 | __be32 __iomem *mode = ®_base->mode; | |
a35c1710 AV |
92 | unsigned long flags; |
93 | ||
94 | if (cs->hw_mode == mpc8xxx_spi_read_reg(mode)) | |
95 | return; | |
96 | ||
97 | /* Turn off IRQs locally to minimize time that SPI is disabled. */ | |
98 | local_irq_save(flags); | |
99 | ||
100 | /* Turn off SPI unit prior changing mode */ | |
101 | mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE); | |
a35c1710 | 102 | |
4c1fba44 AV |
103 | /* When in CPM mode, we need to reinit tx and rx. */ |
104 | if (mspi->flags & SPI_CPM_MODE) { | |
e8beacbb | 105 | fsl_spi_cpm_reinit_txrx(mspi); |
4c1fba44 | 106 | } |
f9218c2a | 107 | mpc8xxx_spi_write_reg(mode, cs->hw_mode); |
a35c1710 AV |
108 | local_irq_restore(flags); |
109 | } | |
110 | ||
b36ece83 | 111 | static void fsl_spi_chipselect(struct spi_device *spi, int value) |
ccf06998 | 112 | { |
575c5807 | 113 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master); |
5039a869 | 114 | struct fsl_spi_platform_data *pdata; |
364fdbc0 | 115 | bool pol = spi->mode & SPI_CS_HIGH; |
575c5807 | 116 | struct spi_mpc8xxx_cs *cs = spi->controller_state; |
ccf06998 | 117 | |
5039a869 KE |
118 | pdata = spi->dev.parent->parent->platform_data; |
119 | ||
ccf06998 | 120 | if (value == BITBANG_CS_INACTIVE) { |
364fdbc0 AV |
121 | if (pdata->cs_control) |
122 | pdata->cs_control(spi, !pol); | |
ccf06998 KG |
123 | } |
124 | ||
125 | if (value == BITBANG_CS_ACTIVE) { | |
575c5807 AV |
126 | mpc8xxx_spi->rx_shift = cs->rx_shift; |
127 | mpc8xxx_spi->tx_shift = cs->tx_shift; | |
128 | mpc8xxx_spi->get_rx = cs->get_rx; | |
129 | mpc8xxx_spi->get_tx = cs->get_tx; | |
c9bfcb31 | 130 | |
b36ece83 | 131 | fsl_spi_change_mode(spi); |
a35c1710 | 132 | |
364fdbc0 AV |
133 | if (pdata->cs_control) |
134 | pdata->cs_control(spi, pol); | |
ccf06998 KG |
135 | } |
136 | } | |
137 | ||
b48c4e3c AL |
138 | static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift, |
139 | int bits_per_word, int msb_first) | |
140 | { | |
141 | *rx_shift = 0; | |
142 | *tx_shift = 0; | |
143 | if (msb_first) { | |
144 | if (bits_per_word <= 8) { | |
145 | *rx_shift = 16; | |
146 | *tx_shift = 24; | |
147 | } else if (bits_per_word <= 16) { | |
148 | *rx_shift = 16; | |
149 | *tx_shift = 16; | |
150 | } | |
151 | } else { | |
152 | if (bits_per_word <= 8) | |
153 | *rx_shift = 8; | |
154 | } | |
155 | } | |
156 | ||
447b0c7b AL |
157 | static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift, |
158 | int bits_per_word, int msb_first) | |
159 | { | |
160 | *rx_shift = 0; | |
161 | *tx_shift = 0; | |
162 | if (bits_per_word <= 16) { | |
163 | if (msb_first) { | |
164 | *rx_shift = 16; /* LSB in bit 16 */ | |
165 | *tx_shift = 32 - bits_per_word; /* MSB in bit 31 */ | |
166 | } else { | |
167 | *rx_shift = 16 - bits_per_word; /* MSB in bit 15 */ | |
168 | } | |
169 | } | |
170 | } | |
171 | ||
b36ece83 MH |
172 | static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs, |
173 | struct spi_device *spi, | |
174 | struct mpc8xxx_spi *mpc8xxx_spi, | |
175 | int bits_per_word) | |
ccf06998 | 176 | { |
c9bfcb31 JT |
177 | cs->rx_shift = 0; |
178 | cs->tx_shift = 0; | |
ccf06998 | 179 | if (bits_per_word <= 8) { |
575c5807 AV |
180 | cs->get_rx = mpc8xxx_spi_rx_buf_u8; |
181 | cs->get_tx = mpc8xxx_spi_tx_buf_u8; | |
ccf06998 | 182 | } else if (bits_per_word <= 16) { |
575c5807 AV |
183 | cs->get_rx = mpc8xxx_spi_rx_buf_u16; |
184 | cs->get_tx = mpc8xxx_spi_tx_buf_u16; | |
ccf06998 | 185 | } else if (bits_per_word <= 32) { |
575c5807 AV |
186 | cs->get_rx = mpc8xxx_spi_rx_buf_u32; |
187 | cs->get_tx = mpc8xxx_spi_tx_buf_u32; | |
ccf06998 KG |
188 | } else |
189 | return -EINVAL; | |
190 | ||
b48c4e3c AL |
191 | if (mpc8xxx_spi->set_shifts) |
192 | mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift, | |
193 | bits_per_word, | |
194 | !(spi->mode & SPI_LSB_FIRST)); | |
195 | ||
575c5807 AV |
196 | mpc8xxx_spi->rx_shift = cs->rx_shift; |
197 | mpc8xxx_spi->tx_shift = cs->tx_shift; | |
198 | mpc8xxx_spi->get_rx = cs->get_rx; | |
199 | mpc8xxx_spi->get_tx = cs->get_tx; | |
ccf06998 | 200 | |
0398fb70 JT |
201 | return bits_per_word; |
202 | } | |
203 | ||
b36ece83 MH |
204 | static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs, |
205 | struct spi_device *spi, | |
206 | int bits_per_word) | |
0398fb70 JT |
207 | { |
208 | /* QE uses Little Endian for words > 8 | |
209 | * so transform all words > 8 into 8 bits | |
210 | * Unfortnatly that doesn't work for LSB so | |
211 | * reject these for now */ | |
212 | /* Note: 32 bits word, LSB works iff | |
213 | * tfcr/rfcr is set to CPMFCR_GBL */ | |
214 | if (spi->mode & SPI_LSB_FIRST && | |
215 | bits_per_word > 8) | |
216 | return -EINVAL; | |
217 | if (bits_per_word > 8) | |
218 | return 8; /* pretend its 8 bits */ | |
219 | return bits_per_word; | |
220 | } | |
221 | ||
b36ece83 MH |
222 | static int fsl_spi_setup_transfer(struct spi_device *spi, |
223 | struct spi_transfer *t) | |
0398fb70 JT |
224 | { |
225 | struct mpc8xxx_spi *mpc8xxx_spi; | |
b36ece83 | 226 | int bits_per_word = 0; |
0398fb70 | 227 | u8 pm; |
b36ece83 | 228 | u32 hz = 0; |
0398fb70 JT |
229 | struct spi_mpc8xxx_cs *cs = spi->controller_state; |
230 | ||
231 | mpc8xxx_spi = spi_master_get_devdata(spi->master); | |
232 | ||
233 | if (t) { | |
234 | bits_per_word = t->bits_per_word; | |
235 | hz = t->speed_hz; | |
0398fb70 JT |
236 | } |
237 | ||
238 | /* spi_transfer level calls that work per-word */ | |
239 | if (!bits_per_word) | |
240 | bits_per_word = spi->bits_per_word; | |
241 | ||
0398fb70 JT |
242 | if (!hz) |
243 | hz = spi->max_speed_hz; | |
244 | ||
245 | if (!(mpc8xxx_spi->flags & SPI_CPM_MODE)) | |
246 | bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi, | |
247 | mpc8xxx_spi, | |
248 | bits_per_word); | |
249 | else if (mpc8xxx_spi->flags & SPI_QE) | |
250 | bits_per_word = mspi_apply_qe_mode_quirks(cs, spi, | |
251 | bits_per_word); | |
252 | ||
253 | if (bits_per_word < 0) | |
254 | return bits_per_word; | |
255 | ||
ccf06998 KG |
256 | if (bits_per_word == 32) |
257 | bits_per_word = 0; | |
258 | else | |
259 | bits_per_word = bits_per_word - 1; | |
260 | ||
32421daa | 261 | /* mask out bits we are going to set */ |
c9bfcb31 JT |
262 | cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16 |
263 | | SPMODE_PM(0xF)); | |
264 | ||
265 | cs->hw_mode |= SPMODE_LEN(bits_per_word); | |
266 | ||
575c5807 | 267 | if ((mpc8xxx_spi->spibrg / hz) > 64) { |
53604dbe | 268 | cs->hw_mode |= SPMODE_DIV16; |
4f4517c4 | 269 | pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1; |
31ae7794 ME |
270 | WARN_ONCE(pm > 16, |
271 | "%s: Requested speed is too low: %d Hz. Will use %d Hz instead.\n", | |
272 | dev_name(&spi->dev), hz, mpc8xxx_spi->spibrg / 1024); | |
fd8a11e1 | 273 | if (pm > 16) |
53604dbe | 274 | pm = 16; |
b36ece83 | 275 | } else { |
4f4517c4 | 276 | pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1; |
b36ece83 | 277 | } |
a61f5345 CG |
278 | if (pm) |
279 | pm--; | |
280 | ||
281 | cs->hw_mode |= SPMODE_PM(pm); | |
a35c1710 | 282 | |
b36ece83 | 283 | fsl_spi_change_mode(spi); |
c9bfcb31 JT |
284 | return 0; |
285 | } | |
ccf06998 | 286 | |
b36ece83 | 287 | static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi, |
4c1fba44 AV |
288 | struct spi_transfer *t, unsigned int len) |
289 | { | |
290 | u32 word; | |
b36ece83 | 291 | struct fsl_spi_reg *reg_base = mspi->reg_base; |
4c1fba44 AV |
292 | |
293 | mspi->count = len; | |
294 | ||
295 | /* enable rx ints */ | |
b36ece83 | 296 | mpc8xxx_spi_write_reg(®_base->mask, SPIM_NE); |
4c1fba44 AV |
297 | |
298 | /* transmit word */ | |
299 | word = mspi->get_tx(mspi); | |
b36ece83 | 300 | mpc8xxx_spi_write_reg(®_base->transmit, word); |
4c1fba44 AV |
301 | |
302 | return 0; | |
303 | } | |
304 | ||
b36ece83 | 305 | static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t, |
4c1fba44 AV |
306 | bool is_dma_mapped) |
307 | { | |
308 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master); | |
b36ece83 | 309 | struct fsl_spi_reg *reg_base; |
4c1fba44 AV |
310 | unsigned int len = t->len; |
311 | u8 bits_per_word; | |
312 | int ret; | |
c9bfcb31 | 313 | |
b36ece83 | 314 | reg_base = mpc8xxx_spi->reg_base; |
c9bfcb31 JT |
315 | bits_per_word = spi->bits_per_word; |
316 | if (t->bits_per_word) | |
317 | bits_per_word = t->bits_per_word; | |
4c1fba44 | 318 | |
aa77d96b PK |
319 | if (bits_per_word > 8) { |
320 | /* invalid length? */ | |
321 | if (len & 1) | |
322 | return -EINVAL; | |
c9bfcb31 | 323 | len /= 2; |
aa77d96b PK |
324 | } |
325 | if (bits_per_word > 16) { | |
326 | /* invalid length? */ | |
327 | if (len & 1) | |
328 | return -EINVAL; | |
c9bfcb31 | 329 | len /= 2; |
aa77d96b | 330 | } |
aa77d96b | 331 | |
4c1fba44 AV |
332 | mpc8xxx_spi->tx = t->tx_buf; |
333 | mpc8xxx_spi->rx = t->rx_buf; | |
c9bfcb31 | 334 | |
16735d02 | 335 | reinit_completion(&mpc8xxx_spi->done); |
c9bfcb31 | 336 | |
4c1fba44 | 337 | if (mpc8xxx_spi->flags & SPI_CPM_MODE) |
b36ece83 | 338 | ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped); |
4c1fba44 | 339 | else |
b36ece83 | 340 | ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len); |
4c1fba44 AV |
341 | if (ret) |
342 | return ret; | |
c9bfcb31 | 343 | |
575c5807 | 344 | wait_for_completion(&mpc8xxx_spi->done); |
c9bfcb31 JT |
345 | |
346 | /* disable rx ints */ | |
b36ece83 | 347 | mpc8xxx_spi_write_reg(®_base->mask, 0); |
c9bfcb31 | 348 | |
4c1fba44 | 349 | if (mpc8xxx_spi->flags & SPI_CPM_MODE) |
b36ece83 | 350 | fsl_spi_cpm_bufs_complete(mpc8xxx_spi); |
4c1fba44 | 351 | |
575c5807 | 352 | return mpc8xxx_spi->count; |
c9bfcb31 JT |
353 | } |
354 | ||
c592becb HK |
355 | static int fsl_spi_do_one_msg(struct spi_master *master, |
356 | struct spi_message *m) | |
c9bfcb31 | 357 | { |
b9b9af11 | 358 | struct spi_device *spi = m->spi; |
4302a596 | 359 | struct spi_transfer *t, *first; |
b9b9af11 AV |
360 | unsigned int cs_change; |
361 | const int nsecs = 50; | |
362 | int status; | |
363 | ||
4302a596 SR |
364 | /* Don't allow changes if CS is active */ |
365 | first = list_first_entry(&m->transfers, struct spi_transfer, | |
366 | transfer_list); | |
b9b9af11 | 367 | list_for_each_entry(t, &m->transfers, transfer_list) { |
4302a596 SR |
368 | if ((first->bits_per_word != t->bits_per_word) || |
369 | (first->speed_hz != t->speed_hz)) { | |
4302a596 SR |
370 | dev_err(&spi->dev, |
371 | "bits_per_word/speed_hz should be same for the same SPI transfer\n"); | |
75c41088 | 372 | return -EINVAL; |
4302a596 SR |
373 | } |
374 | } | |
b9b9af11 | 375 | |
4302a596 SR |
376 | cs_change = 1; |
377 | status = -EINVAL; | |
378 | list_for_each_entry(t, &m->transfers, transfer_list) { | |
379 | if (t->bits_per_word || t->speed_hz) { | |
b9b9af11 | 380 | if (cs_change) |
b36ece83 | 381 | status = fsl_spi_setup_transfer(spi, t); |
b9b9af11 | 382 | if (status < 0) |
c9bfcb31 | 383 | break; |
b9b9af11 | 384 | } |
c9bfcb31 | 385 | |
b9b9af11 | 386 | if (cs_change) { |
b36ece83 | 387 | fsl_spi_chipselect(spi, BITBANG_CS_ACTIVE); |
b9b9af11 AV |
388 | ndelay(nsecs); |
389 | } | |
390 | cs_change = t->cs_change; | |
391 | if (t->len) | |
b36ece83 | 392 | status = fsl_spi_bufs(spi, t, m->is_dma_mapped); |
b9b9af11 AV |
393 | if (status) { |
394 | status = -EMSGSIZE; | |
395 | break; | |
c9bfcb31 | 396 | } |
b9b9af11 | 397 | m->actual_length += t->len; |
c9bfcb31 | 398 | |
b9b9af11 AV |
399 | if (t->delay_usecs) |
400 | udelay(t->delay_usecs); | |
c9bfcb31 | 401 | |
b9b9af11 | 402 | if (cs_change) { |
c9bfcb31 | 403 | ndelay(nsecs); |
b36ece83 | 404 | fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE); |
b9b9af11 | 405 | ndelay(nsecs); |
c9bfcb31 | 406 | } |
b9b9af11 AV |
407 | } |
408 | ||
409 | m->status = status; | |
c592becb | 410 | spi_finalize_current_message(master); |
b9b9af11 AV |
411 | |
412 | if (status || !cs_change) { | |
413 | ndelay(nsecs); | |
b36ece83 | 414 | fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE); |
b9b9af11 AV |
415 | } |
416 | ||
b36ece83 | 417 | fsl_spi_setup_transfer(spi, NULL); |
c592becb | 418 | return 0; |
ccf06998 KG |
419 | } |
420 | ||
b36ece83 | 421 | static int fsl_spi_setup(struct spi_device *spi) |
ccf06998 | 422 | { |
575c5807 | 423 | struct mpc8xxx_spi *mpc8xxx_spi; |
b36ece83 | 424 | struct fsl_spi_reg *reg_base; |
ccf06998 | 425 | int retval; |
c9bfcb31 | 426 | u32 hw_mode; |
d9f26748 | 427 | struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi); |
ccf06998 KG |
428 | |
429 | if (!spi->max_speed_hz) | |
430 | return -EINVAL; | |
431 | ||
c9bfcb31 | 432 | if (!cs) { |
d9f26748 | 433 | cs = kzalloc(sizeof(*cs), GFP_KERNEL); |
c9bfcb31 JT |
434 | if (!cs) |
435 | return -ENOMEM; | |
d9f26748 | 436 | spi_set_ctldata(spi, cs); |
c9bfcb31 | 437 | } |
575c5807 | 438 | mpc8xxx_spi = spi_master_get_devdata(spi->master); |
ccf06998 | 439 | |
b36ece83 MH |
440 | reg_base = mpc8xxx_spi->reg_base; |
441 | ||
88393161 | 442 | hw_mode = cs->hw_mode; /* Save original settings */ |
b36ece83 | 443 | cs->hw_mode = mpc8xxx_spi_read_reg(®_base->mode); |
c9bfcb31 JT |
444 | /* mask out bits we are going to set */ |
445 | cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH | |
446 | | SPMODE_REV | SPMODE_LOOP); | |
447 | ||
448 | if (spi->mode & SPI_CPHA) | |
449 | cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK; | |
450 | if (spi->mode & SPI_CPOL) | |
451 | cs->hw_mode |= SPMODE_CI_INACTIVEHIGH; | |
452 | if (!(spi->mode & SPI_LSB_FIRST)) | |
453 | cs->hw_mode |= SPMODE_REV; | |
454 | if (spi->mode & SPI_LOOP) | |
455 | cs->hw_mode |= SPMODE_LOOP; | |
456 | ||
b36ece83 | 457 | retval = fsl_spi_setup_transfer(spi, NULL); |
c9bfcb31 JT |
458 | if (retval < 0) { |
459 | cs->hw_mode = hw_mode; /* Restore settings */ | |
ccf06998 | 460 | return retval; |
c9bfcb31 | 461 | } |
f482cd0f | 462 | |
76a7498f AL |
463 | if (mpc8xxx_spi->type == TYPE_GRLIB) { |
464 | if (gpio_is_valid(spi->cs_gpio)) { | |
465 | int desel; | |
466 | ||
467 | retval = gpio_request(spi->cs_gpio, | |
468 | dev_name(&spi->dev)); | |
469 | if (retval) | |
470 | return retval; | |
471 | ||
472 | desel = !(spi->mode & SPI_CS_HIGH); | |
473 | retval = gpio_direction_output(spi->cs_gpio, desel); | |
474 | if (retval) { | |
475 | gpio_free(spi->cs_gpio); | |
476 | return retval; | |
477 | } | |
478 | } else if (spi->cs_gpio != -ENOENT) { | |
479 | if (spi->cs_gpio < 0) | |
480 | return spi->cs_gpio; | |
481 | return -EINVAL; | |
482 | } | |
483 | /* When spi->cs_gpio == -ENOENT, a hole in the phandle list | |
484 | * indicates to use native chipselect if present, or allow for | |
485 | * an always selected chip | |
486 | */ | |
487 | } | |
488 | ||
f482cd0f AL |
489 | /* Initialize chipselect - might be active for SPI_CS_HIGH mode */ |
490 | fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE); | |
491 | ||
ccf06998 KG |
492 | return 0; |
493 | } | |
494 | ||
76a7498f AL |
495 | static void fsl_spi_cleanup(struct spi_device *spi) |
496 | { | |
497 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master); | |
d9f26748 | 498 | struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi); |
76a7498f AL |
499 | |
500 | if (mpc8xxx_spi->type == TYPE_GRLIB && gpio_is_valid(spi->cs_gpio)) | |
501 | gpio_free(spi->cs_gpio); | |
d9f26748 AL |
502 | |
503 | kfree(cs); | |
504 | spi_set_ctldata(spi, NULL); | |
76a7498f AL |
505 | } |
506 | ||
b36ece83 | 507 | static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events) |
4c1fba44 | 508 | { |
b36ece83 MH |
509 | struct fsl_spi_reg *reg_base = mspi->reg_base; |
510 | ||
4c1fba44 AV |
511 | /* We need handle RX first */ |
512 | if (events & SPIE_NE) { | |
b36ece83 | 513 | u32 rx_data = mpc8xxx_spi_read_reg(®_base->receive); |
4c1fba44 AV |
514 | |
515 | if (mspi->rx) | |
516 | mspi->get_rx(rx_data, mspi); | |
ccf06998 KG |
517 | } |
518 | ||
4c1fba44 | 519 | if ((events & SPIE_NF) == 0) |
ccf06998 | 520 | /* spin until TX is done */ |
4c1fba44 | 521 | while (((events = |
b36ece83 | 522 | mpc8xxx_spi_read_reg(®_base->event)) & |
ccf06998 | 523 | SPIE_NF) == 0) |
9effb959 | 524 | cpu_relax(); |
ccf06998 | 525 | |
4c1fba44 | 526 | /* Clear the events */ |
b36ece83 | 527 | mpc8xxx_spi_write_reg(®_base->event, events); |
4c1fba44 AV |
528 | |
529 | mspi->count -= 1; | |
530 | if (mspi->count) { | |
531 | u32 word = mspi->get_tx(mspi); | |
532 | ||
b36ece83 | 533 | mpc8xxx_spi_write_reg(®_base->transmit, word); |
ccf06998 | 534 | } else { |
4c1fba44 | 535 | complete(&mspi->done); |
ccf06998 | 536 | } |
4c1fba44 | 537 | } |
ccf06998 | 538 | |
b36ece83 | 539 | static irqreturn_t fsl_spi_irq(s32 irq, void *context_data) |
4c1fba44 AV |
540 | { |
541 | struct mpc8xxx_spi *mspi = context_data; | |
542 | irqreturn_t ret = IRQ_NONE; | |
543 | u32 events; | |
b36ece83 | 544 | struct fsl_spi_reg *reg_base = mspi->reg_base; |
4c1fba44 AV |
545 | |
546 | /* Get interrupt events(tx/rx) */ | |
b36ece83 | 547 | events = mpc8xxx_spi_read_reg(®_base->event); |
4c1fba44 AV |
548 | if (events) |
549 | ret = IRQ_HANDLED; | |
550 | ||
551 | dev_dbg(mspi->dev, "%s: events %x\n", __func__, events); | |
552 | ||
553 | if (mspi->flags & SPI_CPM_MODE) | |
b36ece83 | 554 | fsl_spi_cpm_irq(mspi, events); |
4c1fba44 | 555 | else |
b36ece83 | 556 | fsl_spi_cpu_irq(mspi, events); |
ccf06998 KG |
557 | |
558 | return ret; | |
559 | } | |
4c1fba44 | 560 | |
447b0c7b AL |
561 | static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on) |
562 | { | |
563 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master); | |
564 | struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base; | |
565 | u32 slvsel; | |
566 | u16 cs = spi->chip_select; | |
567 | ||
76a7498f AL |
568 | if (gpio_is_valid(spi->cs_gpio)) { |
569 | gpio_set_value(spi->cs_gpio, on); | |
570 | } else if (cs < mpc8xxx_spi->native_chipselects) { | |
571 | slvsel = mpc8xxx_spi_read_reg(®_base->slvsel); | |
572 | slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs)); | |
573 | mpc8xxx_spi_write_reg(®_base->slvsel, slvsel); | |
574 | } | |
447b0c7b AL |
575 | } |
576 | ||
577 | static void fsl_spi_grlib_probe(struct device *dev) | |
578 | { | |
8074cf06 | 579 | struct fsl_spi_platform_data *pdata = dev_get_platdata(dev); |
447b0c7b AL |
580 | struct spi_master *master = dev_get_drvdata(dev); |
581 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master); | |
582 | struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base; | |
583 | int mbits; | |
584 | u32 capabilities; | |
585 | ||
586 | capabilities = mpc8xxx_spi_read_reg(®_base->cap); | |
587 | ||
588 | mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts; | |
589 | mbits = SPCAP_MAXWLEN(capabilities); | |
590 | if (mbits) | |
591 | mpc8xxx_spi->max_bits_per_word = mbits + 1; | |
592 | ||
76a7498f | 593 | mpc8xxx_spi->native_chipselects = 0; |
447b0c7b | 594 | if (SPCAP_SSEN(capabilities)) { |
76a7498f | 595 | mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities); |
447b0c7b AL |
596 | mpc8xxx_spi_write_reg(®_base->slvsel, 0xffffffff); |
597 | } | |
76a7498f | 598 | master->num_chipselect = mpc8xxx_spi->native_chipselects; |
447b0c7b AL |
599 | pdata->cs_control = fsl_spi_grlib_cs_control; |
600 | } | |
601 | ||
fd4a319b | 602 | static struct spi_master * fsl_spi_probe(struct device *dev, |
b36ece83 | 603 | struct resource *mem, unsigned int irq) |
ccf06998 | 604 | { |
8074cf06 | 605 | struct fsl_spi_platform_data *pdata = dev_get_platdata(dev); |
ccf06998 | 606 | struct spi_master *master; |
575c5807 | 607 | struct mpc8xxx_spi *mpc8xxx_spi; |
b36ece83 | 608 | struct fsl_spi_reg *reg_base; |
ccf06998 KG |
609 | u32 regval; |
610 | int ret = 0; | |
611 | ||
575c5807 | 612 | master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi)); |
ccf06998 KG |
613 | if (master == NULL) { |
614 | ret = -ENOMEM; | |
615 | goto err; | |
616 | } | |
617 | ||
35b4b3c0 | 618 | dev_set_drvdata(dev, master); |
ccf06998 | 619 | |
c592becb | 620 | mpc8xxx_spi_probe(dev, mem, irq); |
e7db06b5 | 621 | |
b36ece83 | 622 | master->setup = fsl_spi_setup; |
76a7498f | 623 | master->cleanup = fsl_spi_cleanup; |
c592becb | 624 | master->transfer_one_message = fsl_spi_do_one_msg; |
575c5807 AV |
625 | |
626 | mpc8xxx_spi = spi_master_get_devdata(master); | |
8922a366 | 627 | mpc8xxx_spi->max_bits_per_word = 32; |
c3f3e771 | 628 | mpc8xxx_spi->type = fsl_spi_get_type(dev); |
575c5807 | 629 | |
b36ece83 | 630 | ret = fsl_spi_cpm_init(mpc8xxx_spi); |
4c1fba44 AV |
631 | if (ret) |
632 | goto err_cpm_init; | |
633 | ||
4178b6b1 | 634 | mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem); |
37c5db79 AL |
635 | if (IS_ERR(mpc8xxx_spi->reg_base)) { |
636 | ret = PTR_ERR(mpc8xxx_spi->reg_base); | |
4178b6b1 | 637 | goto err_probe; |
447b0c7b AL |
638 | } |
639 | ||
640 | if (mpc8xxx_spi->type == TYPE_GRLIB) | |
641 | fsl_spi_grlib_probe(dev); | |
642 | ||
f734394d AL |
643 | master->bits_per_word_mask = |
644 | (SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32)) & | |
645 | SPI_BPW_RANGE_MASK(1, mpc8xxx_spi->max_bits_per_word); | |
646 | ||
b48c4e3c AL |
647 | if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) |
648 | mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts; | |
649 | ||
650 | if (mpc8xxx_spi->set_shifts) | |
651 | /* 8 bits per word and MSB first */ | |
652 | mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift, | |
653 | &mpc8xxx_spi->tx_shift, 8, 1); | |
f29ba280 | 654 | |
ccf06998 | 655 | /* Register for SPI Interrupt */ |
4178b6b1 HK |
656 | ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_spi_irq, |
657 | 0, "fsl_spi", mpc8xxx_spi); | |
ccf06998 KG |
658 | |
659 | if (ret != 0) | |
4178b6b1 | 660 | goto err_probe; |
ccf06998 | 661 | |
b36ece83 | 662 | reg_base = mpc8xxx_spi->reg_base; |
ccf06998 KG |
663 | |
664 | /* SPI controller initializations */ | |
b36ece83 MH |
665 | mpc8xxx_spi_write_reg(®_base->mode, 0); |
666 | mpc8xxx_spi_write_reg(®_base->mask, 0); | |
667 | mpc8xxx_spi_write_reg(®_base->command, 0); | |
668 | mpc8xxx_spi_write_reg(®_base->event, 0xffffffff); | |
ccf06998 KG |
669 | |
670 | /* Enable SPI interface */ | |
671 | regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE; | |
8922a366 AL |
672 | if (mpc8xxx_spi->max_bits_per_word < 8) { |
673 | regval &= ~SPMODE_LEN(0xF); | |
674 | regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1); | |
675 | } | |
87ec0e98 | 676 | if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) |
f29ba280 JT |
677 | regval |= SPMODE_OP; |
678 | ||
b36ece83 | 679 | mpc8xxx_spi_write_reg(®_base->mode, regval); |
c9bfcb31 | 680 | |
4178b6b1 | 681 | ret = devm_spi_register_master(dev, master); |
c9bfcb31 | 682 | if (ret < 0) |
4178b6b1 | 683 | goto err_probe; |
ccf06998 | 684 | |
b36ece83 | 685 | dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base, |
87ec0e98 | 686 | mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags)); |
ccf06998 | 687 | |
35b4b3c0 | 688 | return master; |
ccf06998 | 689 | |
4178b6b1 | 690 | err_probe: |
b36ece83 | 691 | fsl_spi_cpm_free(mpc8xxx_spi); |
4c1fba44 | 692 | err_cpm_init: |
ccf06998 | 693 | spi_master_put(master); |
ccf06998 | 694 | err: |
35b4b3c0 | 695 | return ERR_PTR(ret); |
ccf06998 KG |
696 | } |
697 | ||
b36ece83 | 698 | static void fsl_spi_cs_control(struct spi_device *spi, bool on) |
35b4b3c0 | 699 | { |
067aa481 | 700 | struct device *dev = spi->dev.parent->parent; |
8074cf06 JH |
701 | struct fsl_spi_platform_data *pdata = dev_get_platdata(dev); |
702 | struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata); | |
35b4b3c0 AV |
703 | u16 cs = spi->chip_select; |
704 | int gpio = pinfo->gpios[cs]; | |
705 | bool alow = pinfo->alow_flags[cs]; | |
706 | ||
707 | gpio_set_value(gpio, on ^ alow); | |
708 | } | |
709 | ||
b36ece83 | 710 | static int of_fsl_spi_get_chipselects(struct device *dev) |
35b4b3c0 | 711 | { |
61c7a080 | 712 | struct device_node *np = dev->of_node; |
8074cf06 | 713 | struct fsl_spi_platform_data *pdata = dev_get_platdata(dev); |
575c5807 | 714 | struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata); |
e80beb27 | 715 | int ngpios; |
35b4b3c0 AV |
716 | int i = 0; |
717 | int ret; | |
718 | ||
719 | ngpios = of_gpio_count(np); | |
e80beb27 | 720 | if (ngpios <= 0) { |
35b4b3c0 AV |
721 | /* |
722 | * SPI w/o chip-select line. One SPI device is still permitted | |
723 | * though. | |
724 | */ | |
725 | pdata->max_chipselect = 1; | |
726 | return 0; | |
727 | } | |
728 | ||
d9bc4a85 ME |
729 | pinfo->gpios = kmalloc_array(ngpios, sizeof(*pinfo->gpios), |
730 | GFP_KERNEL); | |
35b4b3c0 AV |
731 | if (!pinfo->gpios) |
732 | return -ENOMEM; | |
02141546 | 733 | memset(pinfo->gpios, -1, ngpios * sizeof(*pinfo->gpios)); |
35b4b3c0 | 734 | |
5223db0b | 735 | pinfo->alow_flags = kcalloc(ngpios, sizeof(*pinfo->alow_flags), |
35b4b3c0 AV |
736 | GFP_KERNEL); |
737 | if (!pinfo->alow_flags) { | |
738 | ret = -ENOMEM; | |
739 | goto err_alloc_flags; | |
740 | } | |
741 | ||
742 | for (; i < ngpios; i++) { | |
743 | int gpio; | |
744 | enum of_gpio_flags flags; | |
745 | ||
746 | gpio = of_get_gpio_flags(np, i, &flags); | |
747 | if (!gpio_is_valid(gpio)) { | |
748 | dev_err(dev, "invalid gpio #%d: %d\n", i, gpio); | |
783058fd | 749 | ret = gpio; |
35b4b3c0 AV |
750 | goto err_loop; |
751 | } | |
752 | ||
753 | ret = gpio_request(gpio, dev_name(dev)); | |
754 | if (ret) { | |
755 | dev_err(dev, "can't request gpio #%d: %d\n", i, ret); | |
756 | goto err_loop; | |
757 | } | |
758 | ||
759 | pinfo->gpios[i] = gpio; | |
760 | pinfo->alow_flags[i] = flags & OF_GPIO_ACTIVE_LOW; | |
761 | ||
762 | ret = gpio_direction_output(pinfo->gpios[i], | |
763 | pinfo->alow_flags[i]); | |
764 | if (ret) { | |
31ae7794 ME |
765 | dev_err(dev, |
766 | "can't set output direction for gpio #%d: %d\n", | |
767 | i, ret); | |
35b4b3c0 AV |
768 | goto err_loop; |
769 | } | |
770 | } | |
771 | ||
772 | pdata->max_chipselect = ngpios; | |
b36ece83 | 773 | pdata->cs_control = fsl_spi_cs_control; |
35b4b3c0 AV |
774 | |
775 | return 0; | |
776 | ||
777 | err_loop: | |
778 | while (i >= 0) { | |
779 | if (gpio_is_valid(pinfo->gpios[i])) | |
780 | gpio_free(pinfo->gpios[i]); | |
781 | i--; | |
782 | } | |
783 | ||
784 | kfree(pinfo->alow_flags); | |
785 | pinfo->alow_flags = NULL; | |
786 | err_alloc_flags: | |
787 | kfree(pinfo->gpios); | |
788 | pinfo->gpios = NULL; | |
789 | return ret; | |
790 | } | |
791 | ||
b36ece83 | 792 | static int of_fsl_spi_free_chipselects(struct device *dev) |
35b4b3c0 | 793 | { |
8074cf06 | 794 | struct fsl_spi_platform_data *pdata = dev_get_platdata(dev); |
575c5807 | 795 | struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata); |
35b4b3c0 AV |
796 | int i; |
797 | ||
798 | if (!pinfo->gpios) | |
799 | return 0; | |
800 | ||
801 | for (i = 0; i < pdata->max_chipselect; i++) { | |
802 | if (gpio_is_valid(pinfo->gpios[i])) | |
803 | gpio_free(pinfo->gpios[i]); | |
804 | } | |
805 | ||
806 | kfree(pinfo->gpios); | |
807 | kfree(pinfo->alow_flags); | |
808 | return 0; | |
809 | } | |
810 | ||
fd4a319b | 811 | static int of_fsl_spi_probe(struct platform_device *ofdev) |
35b4b3c0 AV |
812 | { |
813 | struct device *dev = &ofdev->dev; | |
61c7a080 | 814 | struct device_node *np = ofdev->dev.of_node; |
35b4b3c0 AV |
815 | struct spi_master *master; |
816 | struct resource mem; | |
500a32ab | 817 | int irq = 0, type; |
35b4b3c0 AV |
818 | int ret = -ENOMEM; |
819 | ||
18d306d1 | 820 | ret = of_mpc8xxx_spi_probe(ofdev); |
b36ece83 MH |
821 | if (ret) |
822 | return ret; | |
35b4b3c0 | 823 | |
447b0c7b AL |
824 | type = fsl_spi_get_type(&ofdev->dev); |
825 | if (type == TYPE_FSL) { | |
826 | ret = of_fsl_spi_get_chipselects(dev); | |
827 | if (ret) | |
828 | goto err; | |
829 | } | |
35b4b3c0 AV |
830 | |
831 | ret = of_address_to_resource(np, 0, &mem); | |
832 | if (ret) | |
833 | goto err; | |
834 | ||
e8beacbb AL |
835 | irq = irq_of_parse_and_map(np, 0); |
836 | if (!irq) { | |
35b4b3c0 AV |
837 | ret = -EINVAL; |
838 | goto err; | |
839 | } | |
840 | ||
e8beacbb | 841 | master = fsl_spi_probe(dev, &mem, irq); |
35b4b3c0 AV |
842 | if (IS_ERR(master)) { |
843 | ret = PTR_ERR(master); | |
844 | goto err; | |
845 | } | |
846 | ||
35b4b3c0 AV |
847 | return 0; |
848 | ||
849 | err: | |
500a32ab | 850 | irq_dispose_mapping(irq); |
447b0c7b AL |
851 | if (type == TYPE_FSL) |
852 | of_fsl_spi_free_chipselects(dev); | |
35b4b3c0 AV |
853 | return ret; |
854 | } | |
855 | ||
fd4a319b | 856 | static int of_fsl_spi_remove(struct platform_device *ofdev) |
35b4b3c0 | 857 | { |
24b5a82c | 858 | struct spi_master *master = platform_get_drvdata(ofdev); |
447b0c7b | 859 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master); |
35b4b3c0 | 860 | |
3c5395b6 | 861 | fsl_spi_cpm_free(mpc8xxx_spi); |
447b0c7b AL |
862 | if (mpc8xxx_spi->type == TYPE_FSL) |
863 | of_fsl_spi_free_chipselects(&ofdev->dev); | |
35b4b3c0 AV |
864 | return 0; |
865 | } | |
866 | ||
18d306d1 | 867 | static struct platform_driver of_fsl_spi_driver = { |
4018294b | 868 | .driver = { |
b36ece83 | 869 | .name = "fsl_spi", |
b36ece83 | 870 | .of_match_table = of_fsl_spi_match, |
4018294b | 871 | }, |
b36ece83 | 872 | .probe = of_fsl_spi_probe, |
fd4a319b | 873 | .remove = of_fsl_spi_remove, |
35b4b3c0 AV |
874 | }; |
875 | ||
876 | #ifdef CONFIG_MPC832x_RDB | |
877 | /* | |
b36ece83 | 878 | * XXX XXX XXX |
35b4b3c0 AV |
879 | * This is "legacy" platform driver, was used by the MPC8323E-RDB boards |
880 | * only. The driver should go away soon, since newer MPC8323E-RDB's device | |
881 | * tree can work with OpenFirmware driver. But for now we support old trees | |
882 | * as well. | |
883 | */ | |
fd4a319b | 884 | static int plat_mpc8xxx_spi_probe(struct platform_device *pdev) |
35b4b3c0 AV |
885 | { |
886 | struct resource *mem; | |
e9a172f0 | 887 | int irq; |
35b4b3c0 AV |
888 | struct spi_master *master; |
889 | ||
8074cf06 | 890 | if (!dev_get_platdata(&pdev->dev)) |
35b4b3c0 AV |
891 | return -EINVAL; |
892 | ||
893 | mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
894 | if (!mem) | |
895 | return -EINVAL; | |
896 | ||
897 | irq = platform_get_irq(pdev, 0); | |
e9a172f0 | 898 | if (irq <= 0) |
35b4b3c0 AV |
899 | return -EINVAL; |
900 | ||
b36ece83 | 901 | master = fsl_spi_probe(&pdev->dev, mem, irq); |
8c6ffba0 | 902 | return PTR_ERR_OR_ZERO(master); |
35b4b3c0 AV |
903 | } |
904 | ||
fd4a319b | 905 | static int plat_mpc8xxx_spi_remove(struct platform_device *pdev) |
35b4b3c0 | 906 | { |
3c5395b6 HK |
907 | struct spi_master *master = platform_get_drvdata(pdev); |
908 | struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master); | |
909 | ||
910 | fsl_spi_cpm_free(mpc8xxx_spi); | |
911 | ||
912 | return 0; | |
35b4b3c0 AV |
913 | } |
914 | ||
575c5807 AV |
915 | MODULE_ALIAS("platform:mpc8xxx_spi"); |
916 | static struct platform_driver mpc8xxx_spi_driver = { | |
917 | .probe = plat_mpc8xxx_spi_probe, | |
fd4a319b | 918 | .remove = plat_mpc8xxx_spi_remove, |
ccf06998 | 919 | .driver = { |
575c5807 | 920 | .name = "mpc8xxx_spi", |
ccf06998 KG |
921 | }, |
922 | }; | |
923 | ||
35b4b3c0 AV |
924 | static bool legacy_driver_failed; |
925 | ||
926 | static void __init legacy_driver_register(void) | |
927 | { | |
575c5807 | 928 | legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver); |
35b4b3c0 AV |
929 | } |
930 | ||
931 | static void __exit legacy_driver_unregister(void) | |
932 | { | |
933 | if (legacy_driver_failed) | |
934 | return; | |
575c5807 | 935 | platform_driver_unregister(&mpc8xxx_spi_driver); |
35b4b3c0 AV |
936 | } |
937 | #else | |
938 | static void __init legacy_driver_register(void) {} | |
939 | static void __exit legacy_driver_unregister(void) {} | |
940 | #endif /* CONFIG_MPC832x_RDB */ | |
941 | ||
b36ece83 | 942 | static int __init fsl_spi_init(void) |
ccf06998 | 943 | { |
35b4b3c0 | 944 | legacy_driver_register(); |
18d306d1 | 945 | return platform_driver_register(&of_fsl_spi_driver); |
ccf06998 | 946 | } |
b36ece83 | 947 | module_init(fsl_spi_init); |
ccf06998 | 948 | |
b36ece83 | 949 | static void __exit fsl_spi_exit(void) |
ccf06998 | 950 | { |
18d306d1 | 951 | platform_driver_unregister(&of_fsl_spi_driver); |
35b4b3c0 | 952 | legacy_driver_unregister(); |
ccf06998 | 953 | } |
b36ece83 | 954 | module_exit(fsl_spi_exit); |
ccf06998 KG |
955 | |
956 | MODULE_AUTHOR("Kumar Gala"); | |
b36ece83 | 957 | MODULE_DESCRIPTION("Simple Freescale SPI Driver"); |
ccf06998 | 958 | MODULE_LICENSE("GPL"); |