]>
Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
59bca8cc BZ |
2 | * Copyright (C) 1998-2000 Andre Hedrick <[email protected]> |
3 | * Copyright (C) 1995-1998 Mark Lord | |
ad7c52d0 | 4 | * Copyright (C) 2007-2009 Bartlomiej Zolnierkiewicz |
58f189fc | 5 | * |
1da177e4 | 6 | * May be copied or modified under the terms of the GNU General Public License |
1da177e4 LT |
7 | */ |
8 | ||
1da177e4 LT |
9 | #include <linux/types.h> |
10 | #include <linux/kernel.h> | |
11 | #include <linux/pci.h> | |
12 | #include <linux/init.h> | |
1da177e4 LT |
13 | #include <linux/interrupt.h> |
14 | #include <linux/ide.h> | |
15 | #include <linux/dma-mapping.h> | |
16 | ||
17 | #include <asm/io.h> | |
1da177e4 | 18 | |
1da177e4 LT |
19 | /** |
20 | * ide_setup_pci_baseregs - place a PCI IDE controller native | |
21 | * @dev: PCI device of interface to switch native | |
22 | * @name: Name of interface | |
23 | * | |
24 | * We attempt to place the PCI interface into PCI native mode. If | |
25 | * we succeed the BARs are ok and the controller is in PCI mode. | |
846bb88a | 26 | * Returns 0 on success or an errno code. |
1da177e4 LT |
27 | * |
28 | * FIXME: if we program the interface and then fail to set the BARS | |
29 | * we don't switch it back to legacy mode. Do we actually care ?? | |
30 | */ | |
846bb88a PC |
31 | |
32 | static int ide_setup_pci_baseregs(struct pci_dev *dev, const char *name) | |
1da177e4 LT |
33 | { |
34 | u8 progif = 0; | |
35 | ||
36 | /* | |
37 | * Place both IDE interfaces into PCI "native" mode: | |
38 | */ | |
39 | if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) || | |
40 | (progif & 5) != 5) { | |
41 | if ((progif & 0xa) != 0xa) { | |
28cfd8af BZ |
42 | printk(KERN_INFO "%s %s: device not capable of full " |
43 | "native PCI mode\n", name, pci_name(dev)); | |
1da177e4 LT |
44 | return -EOPNOTSUPP; |
45 | } | |
28cfd8af BZ |
46 | printk(KERN_INFO "%s %s: placing both ports into native PCI " |
47 | "mode\n", name, pci_name(dev)); | |
1da177e4 LT |
48 | (void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5); |
49 | if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) || | |
50 | (progif & 5) != 5) { | |
28cfd8af BZ |
51 | printk(KERN_ERR "%s %s: rewrite of PROGIF failed, " |
52 | "wanted 0x%04x, got 0x%04x\n", | |
53 | name, pci_name(dev), progif | 5, progif); | |
1da177e4 LT |
54 | return -EOPNOTSUPP; |
55 | } | |
56 | } | |
57 | return 0; | |
58 | } | |
59 | ||
60 | #ifdef CONFIG_BLK_DEV_IDEDMA_PCI | |
28cfd8af | 61 | static int ide_pci_clear_simplex(unsigned long dma_base, const char *name) |
8ac2b42a BZ |
62 | { |
63 | u8 dma_stat = inb(dma_base + 2); | |
64 | ||
65 | outb(dma_stat & 0x60, dma_base + 2); | |
66 | dma_stat = inb(dma_base + 2); | |
28cfd8af BZ |
67 | |
68 | return (dma_stat & 0x80) ? 1 : 0; | |
8ac2b42a BZ |
69 | } |
70 | ||
1da177e4 | 71 | /** |
b123f56e | 72 | * ide_pci_dma_base - setup BMIBA |
039788e1 | 73 | * @hwif: IDE interface |
b123f56e | 74 | * @d: IDE port info |
1da177e4 | 75 | * |
c58e79dd | 76 | * Fetch the DMA Bus-Master-I/O-Base-Address (BMIBA) from PCI space. |
1da177e4 LT |
77 | */ |
78 | ||
b123f56e | 79 | unsigned long ide_pci_dma_base(ide_hwif_t *hwif, const struct ide_port_info *d) |
1da177e4 | 80 | { |
36501650 BZ |
81 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
82 | unsigned long dma_base = 0; | |
1da177e4 | 83 | |
13572144 | 84 | if (hwif->host_flags & IDE_HFLAG_MMIO) |
1da177e4 LT |
85 | return hwif->dma_base; |
86 | ||
87 | if (hwif->mate && hwif->mate->dma_base) { | |
88 | dma_base = hwif->mate->dma_base - (hwif->channel ? 0 : 8); | |
89 | } else { | |
9ffcf364 BZ |
90 | u8 baridx = (d->host_flags & IDE_HFLAG_CS5520) ? 2 : 4; |
91 | ||
92 | dma_base = pci_resource_start(dev, baridx); | |
93 | ||
aea5d375 | 94 | if (dma_base == 0) { |
28cfd8af BZ |
95 | printk(KERN_ERR "%s %s: DMA base is invalid\n", |
96 | d->name, pci_name(dev)); | |
aea5d375 BZ |
97 | return 0; |
98 | } | |
1da177e4 LT |
99 | } |
100 | ||
aea5d375 BZ |
101 | if (hwif->channel) |
102 | dma_base += 8; | |
103 | ||
ebb00fb5 BZ |
104 | return dma_base; |
105 | } | |
106 | EXPORT_SYMBOL_GPL(ide_pci_dma_base); | |
107 | ||
108 | int ide_pci_check_simplex(ide_hwif_t *hwif, const struct ide_port_info *d) | |
109 | { | |
28cfd8af | 110 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
ebb00fb5 BZ |
111 | u8 dma_stat; |
112 | ||
113 | if (d->host_flags & (IDE_HFLAG_MMIO | IDE_HFLAG_CS5520)) | |
8ac2b42a BZ |
114 | goto out; |
115 | ||
116 | if (d->host_flags & IDE_HFLAG_CLEAR_SIMPLEX) { | |
28cfd8af BZ |
117 | if (ide_pci_clear_simplex(hwif->dma_base, d->name)) |
118 | printk(KERN_INFO "%s %s: simplex device: DMA forced\n", | |
119 | d->name, pci_name(dev)); | |
8ac2b42a BZ |
120 | goto out; |
121 | } | |
122 | ||
123 | /* | |
124 | * If the device claims "simplex" DMA, this means that only one of | |
125 | * the two interfaces can be trusted with DMA at any point in time | |
126 | * (so we should enable DMA only on one of the two interfaces). | |
127 | * | |
128 | * FIXME: At this point we haven't probed the drives so we can't make | |
129 | * the appropriate decision. Really we should defer this problem until | |
130 | * we tune the drive then try to grab DMA ownership if we want to be | |
131 | * the DMA end. This has to be become dynamic to handle hot-plug. | |
132 | */ | |
592b5315 | 133 | dma_stat = hwif->dma_ops->dma_sff_read_status(hwif); |
8ac2b42a | 134 | if ((dma_stat & 0x80) && hwif->mate && hwif->mate->dma_base) { |
28cfd8af BZ |
135 | printk(KERN_INFO "%s %s: simplex device: DMA disabled\n", |
136 | d->name, pci_name(dev)); | |
ebb00fb5 | 137 | return -1; |
1da177e4 | 138 | } |
8ac2b42a | 139 | out: |
ebb00fb5 | 140 | return 0; |
1da177e4 | 141 | } |
ebb00fb5 | 142 | EXPORT_SYMBOL_GPL(ide_pci_check_simplex); |
d54452fb BZ |
143 | |
144 | /* | |
145 | * Set up BM-DMA capability (PnP BIOS should have done this) | |
146 | */ | |
b123f56e | 147 | int ide_pci_set_master(struct pci_dev *dev, const char *name) |
d54452fb BZ |
148 | { |
149 | u16 pcicmd; | |
150 | ||
151 | pci_read_config_word(dev, PCI_COMMAND, &pcicmd); | |
152 | ||
153 | if ((pcicmd & PCI_COMMAND_MASTER) == 0) { | |
154 | pci_set_master(dev); | |
155 | ||
156 | if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd) || | |
157 | (pcicmd & PCI_COMMAND_MASTER) == 0) { | |
28cfd8af BZ |
158 | printk(KERN_ERR "%s %s: error updating PCICMD\n", |
159 | name, pci_name(dev)); | |
d54452fb BZ |
160 | return -EIO; |
161 | } | |
162 | } | |
163 | ||
164 | return 0; | |
165 | } | |
b123f56e | 166 | EXPORT_SYMBOL_GPL(ide_pci_set_master); |
1da177e4 LT |
167 | #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */ |
168 | ||
85620436 | 169 | void ide_setup_pci_noise(struct pci_dev *dev, const struct ide_port_info *d) |
1da177e4 | 170 | { |
28cfd8af BZ |
171 | printk(KERN_INFO "%s %s: IDE controller (0x%04x:0x%04x rev 0x%02x)\n", |
172 | d->name, pci_name(dev), | |
173 | dev->vendor, dev->device, dev->revision); | |
1da177e4 | 174 | } |
1da177e4 LT |
175 | EXPORT_SYMBOL_GPL(ide_setup_pci_noise); |
176 | ||
177 | ||
178 | /** | |
179 | * ide_pci_enable - do PCI enables | |
180 | * @dev: PCI device | |
039788e1 | 181 | * @d: IDE port info |
1da177e4 LT |
182 | * |
183 | * Enable the IDE PCI device. We attempt to enable the device in full | |
09483916 BH |
184 | * but if that fails then we only need IO space. The PCI code should |
185 | * have setup the proper resources for us already for controllers in | |
186 | * legacy mode. | |
846bb88a | 187 | * |
1da177e4 LT |
188 | * Returns zero on success or an error code |
189 | */ | |
039788e1 | 190 | |
85620436 | 191 | static int ide_pci_enable(struct pci_dev *dev, const struct ide_port_info *d) |
1da177e4 | 192 | { |
0d1bad21 | 193 | int ret, bars; |
1da177e4 LT |
194 | |
195 | if (pci_enable_device(dev)) { | |
09483916 | 196 | ret = pci_enable_device_io(dev); |
1da177e4 | 197 | if (ret < 0) { |
28cfd8af BZ |
198 | printk(KERN_WARNING "%s %s: couldn't enable device\n", |
199 | d->name, pci_name(dev)); | |
1da177e4 LT |
200 | goto out; |
201 | } | |
28cfd8af BZ |
202 | printk(KERN_WARNING "%s %s: BIOS configuration fixed\n", |
203 | d->name, pci_name(dev)); | |
1da177e4 LT |
204 | } |
205 | ||
206 | /* | |
039788e1 BZ |
207 | * assume all devices can do 32-bit DMA for now, we can add |
208 | * a DMA mask field to the struct ide_port_info if we need it | |
209 | * (or let lower level driver set the DMA mask) | |
1da177e4 | 210 | */ |
284901a9 | 211 | ret = pci_set_dma_mask(dev, DMA_BIT_MASK(32)); |
1da177e4 | 212 | if (ret < 0) { |
28cfd8af BZ |
213 | printk(KERN_ERR "%s %s: can't set DMA mask\n", |
214 | d->name, pci_name(dev)); | |
1da177e4 LT |
215 | goto out; |
216 | } | |
217 | ||
0d1bad21 BZ |
218 | if (d->host_flags & IDE_HFLAG_SINGLE) |
219 | bars = (1 << 2) - 1; | |
220 | else | |
221 | bars = (1 << 4) - 1; | |
1da177e4 | 222 | |
0d1bad21 BZ |
223 | if ((d->host_flags & IDE_HFLAG_NO_DMA) == 0) { |
224 | if (d->host_flags & IDE_HFLAG_CS5520) | |
225 | bars |= (1 << 2); | |
226 | else | |
227 | bars |= (1 << 4); | |
228 | } | |
229 | ||
230 | ret = pci_request_selected_regions(dev, bars, d->name); | |
231 | if (ret < 0) | |
28cfd8af BZ |
232 | printk(KERN_ERR "%s %s: can't reserve resources\n", |
233 | d->name, pci_name(dev)); | |
1da177e4 LT |
234 | out: |
235 | return ret; | |
236 | } | |
237 | ||
238 | /** | |
239 | * ide_pci_configure - configure an unconfigured device | |
240 | * @dev: PCI device | |
039788e1 | 241 | * @d: IDE port info |
1da177e4 LT |
242 | * |
243 | * Enable and configure the PCI device we have been passed. | |
244 | * Returns zero on success or an error code. | |
245 | */ | |
039788e1 | 246 | |
85620436 | 247 | static int ide_pci_configure(struct pci_dev *dev, const struct ide_port_info *d) |
1da177e4 LT |
248 | { |
249 | u16 pcicmd = 0; | |
250 | /* | |
251 | * PnP BIOS was *supposed* to have setup this device, but we | |
252 | * can do it ourselves, so long as the BIOS has assigned an IRQ | |
253 | * (or possibly the device is using a "legacy header" for IRQs). | |
254 | * Maybe the user deliberately *disabled* the device, | |
255 | * but we'll eventually ignore it again if no drives respond. | |
256 | */ | |
846bb88a PC |
257 | if (ide_setup_pci_baseregs(dev, d->name) || |
258 | pci_write_config_word(dev, PCI_COMMAND, pcicmd | PCI_COMMAND_IO)) { | |
28cfd8af BZ |
259 | printk(KERN_INFO "%s %s: device disabled (BIOS)\n", |
260 | d->name, pci_name(dev)); | |
1da177e4 LT |
261 | return -ENODEV; |
262 | } | |
263 | if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd)) { | |
28cfd8af BZ |
264 | printk(KERN_ERR "%s %s: error accessing PCI regs\n", |
265 | d->name, pci_name(dev)); | |
1da177e4 LT |
266 | return -EIO; |
267 | } | |
268 | if (!(pcicmd & PCI_COMMAND_IO)) { | |
28cfd8af BZ |
269 | printk(KERN_ERR "%s %s: unable to enable IDE controller\n", |
270 | d->name, pci_name(dev)); | |
1da177e4 LT |
271 | return -ENXIO; |
272 | } | |
273 | return 0; | |
274 | } | |
275 | ||
276 | /** | |
277 | * ide_pci_check_iomem - check a register is I/O | |
039788e1 BZ |
278 | * @dev: PCI device |
279 | * @d: IDE port info | |
280 | * @bar: BAR number | |
1da177e4 | 281 | * |
1baccff8 SS |
282 | * Checks if a BAR is configured and points to MMIO space. If so, |
283 | * return an error code. Otherwise return 0 | |
1da177e4 | 284 | */ |
039788e1 | 285 | |
1baccff8 SS |
286 | static int ide_pci_check_iomem(struct pci_dev *dev, const struct ide_port_info *d, |
287 | int bar) | |
1da177e4 LT |
288 | { |
289 | ulong flags = pci_resource_flags(dev, bar); | |
846bb88a | 290 | |
1da177e4 LT |
291 | /* Unconfigured ? */ |
292 | if (!flags || pci_resource_len(dev, bar) == 0) | |
293 | return 0; | |
294 | ||
1baccff8 SS |
295 | /* I/O space */ |
296 | if (flags & IORESOURCE_IO) | |
1da177e4 | 297 | return 0; |
846bb88a | 298 | |
1da177e4 | 299 | /* Bad */ |
1da177e4 LT |
300 | return -EINVAL; |
301 | } | |
302 | ||
303 | /** | |
9f36d314 | 304 | * ide_hw_configure - configure a struct ide_hw instance |
1da177e4 | 305 | * @dev: PCI device holding interface |
039788e1 | 306 | * @d: IDE port info |
1ebf7493 | 307 | * @port: port number |
9f36d314 | 308 | * @hw: struct ide_hw instance corresponding to this port |
1da177e4 LT |
309 | * |
310 | * Perform the initial set up for the hardware interface structure. This | |
311 | * is done per interface port rather than per PCI device. There may be | |
312 | * more than one port per device. | |
313 | * | |
48c3c107 | 314 | * Returns zero on success or an error code. |
1da177e4 | 315 | */ |
039788e1 | 316 | |
48c3c107 | 317 | static int ide_hw_configure(struct pci_dev *dev, const struct ide_port_info *d, |
9f36d314 | 318 | unsigned int port, struct ide_hw *hw) |
1da177e4 LT |
319 | { |
320 | unsigned long ctl = 0, base = 0; | |
1da177e4 | 321 | |
a5d8c5c8 | 322 | if ((d->host_flags & IDE_HFLAG_ISA_PORTS) == 0) { |
1baccff8 SS |
323 | if (ide_pci_check_iomem(dev, d, 2 * port) || |
324 | ide_pci_check_iomem(dev, d, 2 * port + 1)) { | |
28cfd8af BZ |
325 | printk(KERN_ERR "%s %s: I/O baseregs (BIOS) are " |
326 | "reported as MEM for port %d!\n", | |
327 | d->name, pci_name(dev), port); | |
48c3c107 | 328 | return -EINVAL; |
1baccff8 | 329 | } |
846bb88a | 330 | |
1da177e4 LT |
331 | ctl = pci_resource_start(dev, 2*port+1); |
332 | base = pci_resource_start(dev, 2*port); | |
c1da678b | 333 | } else { |
1da177e4 LT |
334 | /* Use default values */ |
335 | ctl = port ? 0x374 : 0x3f4; | |
336 | base = port ? 0x170 : 0x1f0; | |
337 | } | |
bad7c825 | 338 | |
c1da678b | 339 | if (!base || !ctl) { |
28cfd8af BZ |
340 | printk(KERN_ERR "%s %s: bad PCI BARs for port %d, skipping\n", |
341 | d->name, pci_name(dev), port); | |
48c3c107 | 342 | return -EINVAL; |
c1da678b BZ |
343 | } |
344 | ||
c97c6aca | 345 | memset(hw, 0, sizeof(*hw)); |
c97c6aca | 346 | hw->dev = &dev->dev; |
c97c6aca BZ |
347 | ide_std_init_ports(hw, base, ctl | 2); |
348 | ||
48c3c107 | 349 | return 0; |
1da177e4 LT |
350 | } |
351 | ||
c413b9b9 | 352 | #ifdef CONFIG_BLK_DEV_IDEDMA_PCI |
1da177e4 LT |
353 | /** |
354 | * ide_hwif_setup_dma - configure DMA interface | |
039788e1 | 355 | * @hwif: IDE interface |
c413b9b9 | 356 | * @d: IDE port info |
1da177e4 LT |
357 | * |
358 | * Set up the DMA base for the interface. Enable the master bits as | |
359 | * necessary and attempt to bring the device DMA into a ready to use | |
360 | * state | |
361 | */ | |
039788e1 | 362 | |
b123f56e | 363 | int ide_hwif_setup_dma(ide_hwif_t *hwif, const struct ide_port_info *d) |
1da177e4 | 364 | { |
c413b9b9 | 365 | struct pci_dev *dev = to_pci_dev(hwif->dev); |
1da177e4 | 366 | |
47b68788 | 367 | if ((d->host_flags & IDE_HFLAG_NO_AUTODMA) == 0 || |
1da177e4 LT |
368 | ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && |
369 | (dev->class & 0x80))) { | |
b123f56e | 370 | unsigned long base = ide_pci_dma_base(hwif, d); |
d54452fb | 371 | |
ebb00fb5 BZ |
372 | if (base == 0) |
373 | return -1; | |
374 | ||
375 | hwif->dma_base = base; | |
376 | ||
592b5315 SS |
377 | if (hwif->dma_ops == NULL) |
378 | hwif->dma_ops = &sff_dma_ops; | |
379 | ||
ebb00fb5 BZ |
380 | if (ide_pci_check_simplex(hwif, d) < 0) |
381 | return -1; | |
382 | ||
383 | if (ide_pci_set_master(dev, d->name) < 0) | |
b123f56e | 384 | return -1; |
d54452fb | 385 | |
13572144 | 386 | if (hwif->host_flags & IDE_HFLAG_MMIO) |
63158d5c BZ |
387 | printk(KERN_INFO " %s: MMIO-DMA\n", hwif->name); |
388 | else | |
389 | printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n", | |
390 | hwif->name, base, base + 7); | |
391 | ||
392 | hwif->extra_base = base + (hwif->channel ? 8 : 16); | |
393 | ||
b123f56e BZ |
394 | if (ide_allocate_dma_engine(hwif)) |
395 | return -1; | |
b123f56e | 396 | } |
d54452fb | 397 | |
b123f56e | 398 | return 0; |
039788e1 | 399 | } |
c413b9b9 | 400 | #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */ |
1da177e4 LT |
401 | |
402 | /** | |
403 | * ide_setup_pci_controller - set up IDE PCI | |
404 | * @dev: PCI device | |
039788e1 | 405 | * @d: IDE port info |
1da177e4 | 406 | * @noisy: verbose flag |
1da177e4 LT |
407 | * |
408 | * Set up the PCI and controller side of the IDE interface. This brings | |
409 | * up the PCI side of the device, checks that the device is enabled | |
410 | * and enables it if need be | |
411 | */ | |
039788e1 | 412 | |
a95925a3 BZ |
413 | static int ide_setup_pci_controller(struct pci_dev *dev, |
414 | const struct ide_port_info *d, int noisy) | |
1da177e4 LT |
415 | { |
416 | int ret; | |
1da177e4 LT |
417 | u16 pcicmd; |
418 | ||
419 | if (noisy) | |
420 | ide_setup_pci_noise(dev, d); | |
421 | ||
422 | ret = ide_pci_enable(dev, d); | |
423 | if (ret < 0) | |
424 | goto out; | |
425 | ||
426 | ret = pci_read_config_word(dev, PCI_COMMAND, &pcicmd); | |
427 | if (ret < 0) { | |
28cfd8af BZ |
428 | printk(KERN_ERR "%s %s: error accessing PCI regs\n", |
429 | d->name, pci_name(dev)); | |
1da177e4 LT |
430 | goto out; |
431 | } | |
432 | if (!(pcicmd & PCI_COMMAND_IO)) { /* is device disabled? */ | |
433 | ret = ide_pci_configure(dev, d); | |
434 | if (ret < 0) | |
435 | goto out; | |
28cfd8af BZ |
436 | printk(KERN_INFO "%s %s: device enabled (Linux)\n", |
437 | d->name, pci_name(dev)); | |
1da177e4 LT |
438 | } |
439 | ||
1da177e4 LT |
440 | out: |
441 | return ret; | |
442 | } | |
443 | ||
444 | /** | |
445 | * ide_pci_setup_ports - configure ports/devices on PCI IDE | |
446 | * @dev: PCI device | |
039788e1 | 447 | * @d: IDE port info |
9f36d314 BZ |
448 | * @hw: struct ide_hw instances corresponding to this PCI IDE device |
449 | * @hws: struct ide_hw pointers table to update | |
1da177e4 LT |
450 | * |
451 | * Scan the interfaces attached to this device and do any | |
452 | * necessary per port setup. Attach the devices and ask the | |
453 | * generic DMA layer to do its work for us. | |
454 | * | |
455 | * Normally called automaticall from do_ide_pci_setup_device, | |
456 | * but is also used directly as a helper function by some controllers | |
457 | * where the chipset setup is not the default PCI IDE one. | |
458 | */ | |
8447d9d5 | 459 | |
c97c6aca | 460 | void ide_pci_setup_ports(struct pci_dev *dev, const struct ide_port_info *d, |
9f36d314 | 461 | struct ide_hw *hw, struct ide_hw **hws) |
1da177e4 | 462 | { |
a5d8c5c8 | 463 | int channels = (d->host_flags & IDE_HFLAG_SINGLE) ? 1 : 2, port; |
1da177e4 LT |
464 | u8 tmp; |
465 | ||
1da177e4 LT |
466 | /* |
467 | * Set up the IDE ports | |
468 | */ | |
cf6e854e | 469 | |
a5d8c5c8 | 470 | for (port = 0; port < channels; ++port) { |
c0ae5023 | 471 | const struct ide_pci_enablebit *e = &d->enablebits[port]; |
85620436 | 472 | |
1da177e4 | 473 | if (e->reg && (pci_read_config_byte(dev, e->reg, &tmp) || |
cf6e854e | 474 | (tmp & e->mask) != e->val)) { |
28cfd8af BZ |
475 | printk(KERN_INFO "%s %s: IDE port disabled\n", |
476 | d->name, pci_name(dev)); | |
1da177e4 | 477 | continue; /* port not enabled */ |
cf6e854e | 478 | } |
1da177e4 | 479 | |
86ccf37c | 480 | if (ide_hw_configure(dev, d, port, hw + port)) |
1da177e4 LT |
481 | continue; |
482 | ||
c97c6aca | 483 | *(hws + port) = hw + port; |
1ebf7493 | 484 | } |
1da177e4 | 485 | } |
1da177e4 LT |
486 | EXPORT_SYMBOL_GPL(ide_pci_setup_ports); |
487 | ||
488 | /* | |
489 | * ide_setup_pci_device() looks at the primary/secondary interfaces | |
490 | * on a PCI IDE device and, if they are enabled, prepares the IDE driver | |
491 | * for use with them. This generic code works for most PCI chipsets. | |
492 | * | |
493 | * One thing that is not standardized is the location of the | |
494 | * primary/secondary interface "enable/disable" bits. For chipsets that | |
039788e1 | 495 | * we "know" about, this information is in the struct ide_port_info; |
1da177e4 LT |
496 | * for all other chipsets, we just assume both interfaces are enabled. |
497 | */ | |
039788e1 | 498 | static int do_ide_setup_pci_device(struct pci_dev *dev, |
85620436 | 499 | const struct ide_port_info *d, |
51d87ed0 | 500 | u8 noisy) |
1da177e4 | 501 | { |
1da177e4 LT |
502 | int pciirq, ret; |
503 | ||
1da177e4 LT |
504 | /* |
505 | * Can we trust the reported IRQ? | |
506 | */ | |
507 | pciirq = dev->irq; | |
508 | ||
708e5f9e BZ |
509 | /* |
510 | * This allows offboard ide-pci cards the enable a BIOS, | |
511 | * verify interrupt settings of split-mirror pci-config | |
512 | * space, place chipset into init-mode, and/or preserve | |
513 | * an interrupt if the card is not native ide support. | |
514 | */ | |
a326b02b | 515 | ret = d->init_chipset ? d->init_chipset(dev) : 0; |
708e5f9e BZ |
516 | if (ret < 0) |
517 | goto out; | |
518 | ||
8c6de94c | 519 | if (ide_pci_is_in_compatibility_mode(dev)) { |
1da177e4 | 520 | if (noisy) |
28cfd8af BZ |
521 | printk(KERN_INFO "%s %s: not 100%% native mode: will " |
522 | "probe irqs later\n", d->name, pci_name(dev)); | |
2ed0ef54 | 523 | pciirq = 0; |
28cfd8af BZ |
524 | } else if (!pciirq && noisy) { |
525 | printk(KERN_WARNING "%s %s: bad irq (%d): will probe later\n", | |
526 | d->name, pci_name(dev), pciirq); | |
527 | } else if (noisy) { | |
528 | printk(KERN_INFO "%s %s: 100%% native mode on irq %d\n", | |
529 | d->name, pci_name(dev), pciirq); | |
1da177e4 LT |
530 | } |
531 | ||
51d87ed0 | 532 | ret = pciirq; |
1da177e4 LT |
533 | out: |
534 | return ret; | |
535 | } | |
536 | ||
6cdf6eb3 BZ |
537 | int ide_pci_init_two(struct pci_dev *dev1, struct pci_dev *dev2, |
538 | const struct ide_port_info *d, void *priv) | |
1da177e4 LT |
539 | { |
540 | struct pci_dev *pdev[] = { dev1, dev2 }; | |
6cdf6eb3 | 541 | struct ide_host *host; |
ad7c52d0 | 542 | int ret, i, n_ports = dev2 ? 4 : 2; |
9f36d314 | 543 | struct ide_hw hw[4], *hws[] = { NULL, NULL, NULL, NULL }; |
1da177e4 | 544 | |
ad7c52d0 | 545 | for (i = 0; i < n_ports / 2; i++) { |
a742d6cf BZ |
546 | ret = ide_setup_pci_controller(pdev[i], d, !i); |
547 | if (ret < 0) | |
548 | goto out; | |
549 | ||
86ccf37c | 550 | ide_pci_setup_ports(pdev[i], d, &hw[i*2], &hws[i*2]); |
6cdf6eb3 | 551 | } |
8c2eece5 | 552 | |
ad7c52d0 | 553 | host = ide_host_alloc(d, hws, n_ports); |
6cdf6eb3 BZ |
554 | if (host == NULL) { |
555 | ret = -ENOMEM; | |
556 | goto out; | |
557 | } | |
558 | ||
559 | host->dev[0] = &dev1->dev; | |
ad7c52d0 BZ |
560 | if (dev2) |
561 | host->dev[1] = &dev2->dev; | |
6cdf6eb3 BZ |
562 | |
563 | host->host_priv = priv; | |
255115fb BZ |
564 | host->irq_flags = IRQF_SHARED; |
565 | ||
ef0b0427 | 566 | pci_set_drvdata(pdev[0], host); |
ad7c52d0 BZ |
567 | if (dev2) |
568 | pci_set_drvdata(pdev[1], host); | |
6cdf6eb3 | 569 | |
ad7c52d0 | 570 | for (i = 0; i < n_ports / 2; i++) { |
51d87ed0 BZ |
571 | ret = do_ide_setup_pci_device(pdev[i], d, !i); |
572 | ||
1da177e4 LT |
573 | /* |
574 | * FIXME: Mom, mom, they stole me the helper function to undo | |
575 | * do_ide_setup_pci_device() on the first device! | |
576 | */ | |
577 | if (ret < 0) | |
578 | goto out; | |
51d87ed0 | 579 | |
8c2eece5 | 580 | /* fixup IRQ */ |
f65dedfd | 581 | if (ide_pci_is_in_compatibility_mode(pdev[i])) { |
5bae8bf4 BZ |
582 | hw[i*2].irq = pci_get_legacy_ide_irq(pdev[i], 0); |
583 | hw[i*2 + 1].irq = pci_get_legacy_ide_irq(pdev[i], 1); | |
f65dedfd BZ |
584 | } else |
585 | hw[i*2 + 1].irq = hw[i*2].irq = ret; | |
1da177e4 LT |
586 | } |
587 | ||
6cdf6eb3 BZ |
588 | ret = ide_host_register(host, d, hws); |
589 | if (ret) | |
590 | ide_host_free(host); | |
1da177e4 LT |
591 | out: |
592 | return ret; | |
593 | } | |
6cdf6eb3 | 594 | EXPORT_SYMBOL_GPL(ide_pci_init_two); |
ef0b0427 | 595 | |
ad7c52d0 BZ |
596 | int ide_pci_init_one(struct pci_dev *dev, const struct ide_port_info *d, |
597 | void *priv) | |
598 | { | |
599 | return ide_pci_init_two(dev, NULL, d, priv); | |
600 | } | |
601 | EXPORT_SYMBOL_GPL(ide_pci_init_one); | |
602 | ||
ef0b0427 BZ |
603 | void ide_pci_remove(struct pci_dev *dev) |
604 | { | |
605 | struct ide_host *host = pci_get_drvdata(dev); | |
606 | struct pci_dev *dev2 = host->dev[1] ? to_pci_dev(host->dev[1]) : NULL; | |
607 | int bars; | |
608 | ||
609 | if (host->host_flags & IDE_HFLAG_SINGLE) | |
610 | bars = (1 << 2) - 1; | |
611 | else | |
612 | bars = (1 << 4) - 1; | |
613 | ||
614 | if ((host->host_flags & IDE_HFLAG_NO_DMA) == 0) { | |
615 | if (host->host_flags & IDE_HFLAG_CS5520) | |
616 | bars |= (1 << 2); | |
617 | else | |
618 | bars |= (1 << 4); | |
619 | } | |
620 | ||
621 | ide_host_remove(host); | |
622 | ||
623 | if (dev2) | |
624 | pci_release_selected_regions(dev2, bars); | |
625 | pci_release_selected_regions(dev, bars); | |
626 | ||
627 | if (dev2) | |
628 | pci_disable_device(dev2); | |
629 | pci_disable_device(dev); | |
630 | } | |
631 | EXPORT_SYMBOL_GPL(ide_pci_remove); | |
feb22b7f BZ |
632 | |
633 | #ifdef CONFIG_PM | |
634 | int ide_pci_suspend(struct pci_dev *dev, pm_message_t state) | |
635 | { | |
636 | pci_save_state(dev); | |
637 | pci_disable_device(dev); | |
638 | pci_set_power_state(dev, pci_choose_state(dev, state)); | |
639 | ||
640 | return 0; | |
641 | } | |
642 | EXPORT_SYMBOL_GPL(ide_pci_suspend); | |
643 | ||
644 | int ide_pci_resume(struct pci_dev *dev) | |
645 | { | |
646 | struct ide_host *host = pci_get_drvdata(dev); | |
647 | int rc; | |
648 | ||
649 | pci_set_power_state(dev, PCI_D0); | |
650 | ||
651 | rc = pci_enable_device(dev); | |
652 | if (rc) | |
653 | return rc; | |
654 | ||
655 | pci_restore_state(dev); | |
656 | pci_set_master(dev); | |
657 | ||
658 | if (host->init_chipset) | |
659 | host->init_chipset(dev); | |
660 | ||
661 | return 0; | |
662 | } | |
663 | EXPORT_SYMBOL_GPL(ide_pci_resume); | |
664 | #endif |