]>
Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * probe.c - PCI detection and setup code | |
3 | */ | |
4 | ||
5 | #include <linux/kernel.h> | |
6 | #include <linux/delay.h> | |
7 | #include <linux/init.h> | |
8 | #include <linux/pci.h> | |
9 | #include <linux/slab.h> | |
10 | #include <linux/module.h> | |
11 | #include <linux/cpumask.h> | |
7d715a6c | 12 | #include <linux/pci-aspm.h> |
bc56b9e0 | 13 | #include "pci.h" |
1da177e4 LT |
14 | |
15 | #define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */ | |
16 | #define CARDBUS_RESERVE_BUSNR 3 | |
1da177e4 LT |
17 | |
18 | /* Ugh. Need to stop exporting this to modules. */ | |
19 | LIST_HEAD(pci_root_buses); | |
20 | EXPORT_SYMBOL(pci_root_buses); | |
21 | ||
70308923 GKH |
22 | |
23 | static int find_anything(struct device *dev, void *data) | |
24 | { | |
25 | return 1; | |
26 | } | |
1da177e4 | 27 | |
ed4aaadb ZY |
28 | /* |
29 | * Some device drivers need know if pci is initiated. | |
30 | * Basically, we think pci is not initiated when there | |
70308923 | 31 | * is no device to be found on the pci_bus_type. |
ed4aaadb ZY |
32 | */ |
33 | int no_pci_devices(void) | |
34 | { | |
70308923 GKH |
35 | struct device *dev; |
36 | int no_devices; | |
ed4aaadb | 37 | |
70308923 GKH |
38 | dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything); |
39 | no_devices = (dev == NULL); | |
40 | put_device(dev); | |
41 | return no_devices; | |
42 | } | |
ed4aaadb ZY |
43 | EXPORT_SYMBOL(no_pci_devices); |
44 | ||
1da177e4 LT |
45 | /* |
46 | * PCI Bus Class | |
47 | */ | |
fd7d1ced | 48 | static void release_pcibus_dev(struct device *dev) |
1da177e4 | 49 | { |
fd7d1ced | 50 | struct pci_bus *pci_bus = to_pci_bus(dev); |
1da177e4 LT |
51 | |
52 | if (pci_bus->bridge) | |
53 | put_device(pci_bus->bridge); | |
2fe2abf8 | 54 | pci_bus_remove_resources(pci_bus); |
98d9f30c | 55 | pci_release_bus_of_node(pci_bus); |
1da177e4 LT |
56 | kfree(pci_bus); |
57 | } | |
58 | ||
59 | static struct class pcibus_class = { | |
60 | .name = "pci_bus", | |
fd7d1ced | 61 | .dev_release = &release_pcibus_dev, |
b9d320fc | 62 | .dev_attrs = pcibus_dev_attrs, |
1da177e4 LT |
63 | }; |
64 | ||
65 | static int __init pcibus_class_init(void) | |
66 | { | |
67 | return class_register(&pcibus_class); | |
68 | } | |
69 | postcore_initcall(pcibus_class_init); | |
70 | ||
6ac665c6 | 71 | static u64 pci_size(u64 base, u64 maxbase, u64 mask) |
1da177e4 | 72 | { |
6ac665c6 | 73 | u64 size = mask & maxbase; /* Find the significant bits */ |
1da177e4 LT |
74 | if (!size) |
75 | return 0; | |
76 | ||
77 | /* Get the lowest of them to find the decode size, and | |
78 | from that the extent. */ | |
79 | size = (size & ~(size-1)) - 1; | |
80 | ||
81 | /* base == maxbase can be valid only if the BAR has | |
82 | already been programmed with all 1s. */ | |
83 | if (base == maxbase && ((base | size) & mask) != mask) | |
84 | return 0; | |
85 | ||
86 | return size; | |
87 | } | |
88 | ||
28c6821a | 89 | static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar) |
6ac665c6 | 90 | { |
8d6a6a47 | 91 | u32 mem_type; |
28c6821a | 92 | unsigned long flags; |
8d6a6a47 | 93 | |
6ac665c6 | 94 | if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) { |
28c6821a BH |
95 | flags = bar & ~PCI_BASE_ADDRESS_IO_MASK; |
96 | flags |= IORESOURCE_IO; | |
97 | return flags; | |
6ac665c6 | 98 | } |
07eddf3d | 99 | |
28c6821a BH |
100 | flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK; |
101 | flags |= IORESOURCE_MEM; | |
102 | if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH) | |
103 | flags |= IORESOURCE_PREFETCH; | |
07eddf3d | 104 | |
8d6a6a47 BH |
105 | mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK; |
106 | switch (mem_type) { | |
107 | case PCI_BASE_ADDRESS_MEM_TYPE_32: | |
108 | break; | |
109 | case PCI_BASE_ADDRESS_MEM_TYPE_1M: | |
110 | dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n"); | |
111 | break; | |
112 | case PCI_BASE_ADDRESS_MEM_TYPE_64: | |
28c6821a BH |
113 | flags |= IORESOURCE_MEM_64; |
114 | break; | |
8d6a6a47 BH |
115 | default: |
116 | dev_warn(&dev->dev, | |
117 | "mem unknown type %x treated as 32-bit BAR\n", | |
118 | mem_type); | |
119 | break; | |
120 | } | |
28c6821a | 121 | return flags; |
07eddf3d YL |
122 | } |
123 | ||
0b400c7e YZ |
124 | /** |
125 | * pci_read_base - read a PCI BAR | |
126 | * @dev: the PCI device | |
127 | * @type: type of the BAR | |
128 | * @res: resource buffer to be filled in | |
129 | * @pos: BAR position in the config space | |
130 | * | |
131 | * Returns 1 if the BAR is 64-bit, or 0 if 32-bit. | |
6ac665c6 | 132 | */ |
0b400c7e | 133 | int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type, |
6ac665c6 | 134 | struct resource *res, unsigned int pos) |
07eddf3d | 135 | { |
6ac665c6 | 136 | u32 l, sz, mask; |
253d2e54 | 137 | u16 orig_cmd; |
6ac665c6 | 138 | |
1ed67439 | 139 | mask = type ? PCI_ROM_ADDRESS_MASK : ~0; |
6ac665c6 | 140 | |
253d2e54 JP |
141 | if (!dev->mmio_always_on) { |
142 | pci_read_config_word(dev, PCI_COMMAND, &orig_cmd); | |
143 | pci_write_config_word(dev, PCI_COMMAND, | |
144 | orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO)); | |
145 | } | |
146 | ||
6ac665c6 MW |
147 | res->name = pci_name(dev); |
148 | ||
149 | pci_read_config_dword(dev, pos, &l); | |
1ed67439 | 150 | pci_write_config_dword(dev, pos, l | mask); |
6ac665c6 MW |
151 | pci_read_config_dword(dev, pos, &sz); |
152 | pci_write_config_dword(dev, pos, l); | |
153 | ||
253d2e54 JP |
154 | if (!dev->mmio_always_on) |
155 | pci_write_config_word(dev, PCI_COMMAND, orig_cmd); | |
156 | ||
6ac665c6 MW |
157 | /* |
158 | * All bits set in sz means the device isn't working properly. | |
45aa23b4 BH |
159 | * If the BAR isn't implemented, all bits must be 0. If it's a |
160 | * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit | |
161 | * 1 must be clear. | |
6ac665c6 | 162 | */ |
45aa23b4 | 163 | if (!sz || sz == 0xffffffff) |
6ac665c6 MW |
164 | goto fail; |
165 | ||
166 | /* | |
167 | * I don't know how l can have all bits set. Copied from old code. | |
168 | * Maybe it fixes a bug on some ancient platform. | |
169 | */ | |
170 | if (l == 0xffffffff) | |
171 | l = 0; | |
172 | ||
173 | if (type == pci_bar_unknown) { | |
28c6821a BH |
174 | res->flags = decode_bar(dev, l); |
175 | res->flags |= IORESOURCE_SIZEALIGN; | |
176 | if (res->flags & IORESOURCE_IO) { | |
6ac665c6 | 177 | l &= PCI_BASE_ADDRESS_IO_MASK; |
5aceca9d | 178 | mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT; |
6ac665c6 MW |
179 | } else { |
180 | l &= PCI_BASE_ADDRESS_MEM_MASK; | |
181 | mask = (u32)PCI_BASE_ADDRESS_MEM_MASK; | |
182 | } | |
183 | } else { | |
184 | res->flags |= (l & IORESOURCE_ROM_ENABLE); | |
185 | l &= PCI_ROM_ADDRESS_MASK; | |
186 | mask = (u32)PCI_ROM_ADDRESS_MASK; | |
187 | } | |
188 | ||
28c6821a | 189 | if (res->flags & IORESOURCE_MEM_64) { |
6ac665c6 MW |
190 | u64 l64 = l; |
191 | u64 sz64 = sz; | |
192 | u64 mask64 = mask | (u64)~0 << 32; | |
193 | ||
194 | pci_read_config_dword(dev, pos + 4, &l); | |
195 | pci_write_config_dword(dev, pos + 4, ~0); | |
196 | pci_read_config_dword(dev, pos + 4, &sz); | |
197 | pci_write_config_dword(dev, pos + 4, l); | |
198 | ||
199 | l64 |= ((u64)l << 32); | |
200 | sz64 |= ((u64)sz << 32); | |
201 | ||
202 | sz64 = pci_size(l64, sz64, mask64); | |
203 | ||
204 | if (!sz64) | |
205 | goto fail; | |
206 | ||
cc5499c3 | 207 | if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) { |
865df576 BH |
208 | dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", |
209 | pos); | |
6ac665c6 | 210 | goto fail; |
c7dabef8 BH |
211 | } |
212 | ||
c7dabef8 | 213 | if ((sizeof(resource_size_t) < 8) && l) { |
6ac665c6 MW |
214 | /* Address above 32-bit boundary; disable the BAR */ |
215 | pci_write_config_dword(dev, pos, 0); | |
216 | pci_write_config_dword(dev, pos + 4, 0); | |
217 | res->start = 0; | |
218 | res->end = sz64; | |
219 | } else { | |
220 | res->start = l64; | |
221 | res->end = l64 + sz64; | |
c7dabef8 | 222 | dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", |
a369c791 | 223 | pos, res); |
6ac665c6 MW |
224 | } |
225 | } else { | |
45aa23b4 | 226 | sz = pci_size(l, sz, mask); |
6ac665c6 | 227 | |
45aa23b4 | 228 | if (!sz) |
6ac665c6 MW |
229 | goto fail; |
230 | ||
231 | res->start = l; | |
45aa23b4 | 232 | res->end = l + sz; |
f393d9b1 | 233 | |
c7dabef8 | 234 | dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res); |
6ac665c6 MW |
235 | } |
236 | ||
237 | out: | |
28c6821a | 238 | return (res->flags & IORESOURCE_MEM_64) ? 1 : 0; |
6ac665c6 MW |
239 | fail: |
240 | res->flags = 0; | |
241 | goto out; | |
07eddf3d YL |
242 | } |
243 | ||
1da177e4 LT |
244 | static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom) |
245 | { | |
6ac665c6 | 246 | unsigned int pos, reg; |
07eddf3d | 247 | |
6ac665c6 MW |
248 | for (pos = 0; pos < howmany; pos++) { |
249 | struct resource *res = &dev->resource[pos]; | |
1da177e4 | 250 | reg = PCI_BASE_ADDRESS_0 + (pos << 2); |
6ac665c6 | 251 | pos += __pci_read_base(dev, pci_bar_unknown, res, reg); |
1da177e4 | 252 | } |
6ac665c6 | 253 | |
1da177e4 | 254 | if (rom) { |
6ac665c6 | 255 | struct resource *res = &dev->resource[PCI_ROM_RESOURCE]; |
1da177e4 | 256 | dev->rom_base_reg = rom; |
6ac665c6 MW |
257 | res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH | |
258 | IORESOURCE_READONLY | IORESOURCE_CACHEABLE | | |
259 | IORESOURCE_SIZEALIGN; | |
260 | __pci_read_base(dev, pci_bar_mem32, res, rom); | |
1da177e4 LT |
261 | } |
262 | } | |
263 | ||
fa27b2d1 | 264 | static void __devinit pci_read_bridge_io(struct pci_bus *child) |
1da177e4 LT |
265 | { |
266 | struct pci_dev *dev = child->self; | |
267 | u8 io_base_lo, io_limit_lo; | |
1da177e4 LT |
268 | unsigned long base, limit; |
269 | struct resource *res; | |
1da177e4 | 270 | |
1da177e4 LT |
271 | res = child->resource[0]; |
272 | pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo); | |
273 | pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo); | |
274 | base = (io_base_lo & PCI_IO_RANGE_MASK) << 8; | |
275 | limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8; | |
276 | ||
277 | if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) { | |
278 | u16 io_base_hi, io_limit_hi; | |
279 | pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi); | |
280 | pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi); | |
281 | base |= (io_base_hi << 16); | |
282 | limit |= (io_limit_hi << 16); | |
283 | } | |
284 | ||
cd81e1ea | 285 | if (base && base <= limit) { |
1da177e4 | 286 | res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO; |
9d265124 DY |
287 | if (!res->start) |
288 | res->start = base; | |
289 | if (!res->end) | |
290 | res->end = limit + 0xfff; | |
c7dabef8 | 291 | dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res); |
1da177e4 | 292 | } |
fa27b2d1 BH |
293 | } |
294 | ||
295 | static void __devinit pci_read_bridge_mmio(struct pci_bus *child) | |
296 | { | |
297 | struct pci_dev *dev = child->self; | |
298 | u16 mem_base_lo, mem_limit_lo; | |
299 | unsigned long base, limit; | |
300 | struct resource *res; | |
1da177e4 LT |
301 | |
302 | res = child->resource[1]; | |
303 | pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo); | |
304 | pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo); | |
305 | base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16; | |
306 | limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16; | |
cd81e1ea | 307 | if (base && base <= limit) { |
1da177e4 LT |
308 | res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM; |
309 | res->start = base; | |
310 | res->end = limit + 0xfffff; | |
c7dabef8 | 311 | dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res); |
1da177e4 | 312 | } |
fa27b2d1 BH |
313 | } |
314 | ||
315 | static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child) | |
316 | { | |
317 | struct pci_dev *dev = child->self; | |
318 | u16 mem_base_lo, mem_limit_lo; | |
319 | unsigned long base, limit; | |
320 | struct resource *res; | |
1da177e4 LT |
321 | |
322 | res = child->resource[2]; | |
323 | pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo); | |
324 | pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo); | |
325 | base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16; | |
326 | limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16; | |
327 | ||
328 | if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) { | |
329 | u32 mem_base_hi, mem_limit_hi; | |
330 | pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi); | |
331 | pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi); | |
332 | ||
333 | /* | |
334 | * Some bridges set the base > limit by default, and some | |
335 | * (broken) BIOSes do not initialize them. If we find | |
336 | * this, just assume they are not being used. | |
337 | */ | |
338 | if (mem_base_hi <= mem_limit_hi) { | |
339 | #if BITS_PER_LONG == 64 | |
340 | base |= ((long) mem_base_hi) << 32; | |
341 | limit |= ((long) mem_limit_hi) << 32; | |
342 | #else | |
343 | if (mem_base_hi || mem_limit_hi) { | |
80ccba11 BH |
344 | dev_err(&dev->dev, "can't handle 64-bit " |
345 | "address space for bridge\n"); | |
1da177e4 LT |
346 | return; |
347 | } | |
348 | #endif | |
349 | } | |
350 | } | |
cd81e1ea | 351 | if (base && base <= limit) { |
1f82de10 YL |
352 | res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) | |
353 | IORESOURCE_MEM | IORESOURCE_PREFETCH; | |
354 | if (res->flags & PCI_PREF_RANGE_TYPE_64) | |
355 | res->flags |= IORESOURCE_MEM_64; | |
1da177e4 LT |
356 | res->start = base; |
357 | res->end = limit + 0xfffff; | |
c7dabef8 | 358 | dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res); |
1da177e4 LT |
359 | } |
360 | } | |
361 | ||
fa27b2d1 BH |
362 | void __devinit pci_read_bridge_bases(struct pci_bus *child) |
363 | { | |
364 | struct pci_dev *dev = child->self; | |
2fe2abf8 | 365 | struct resource *res; |
fa27b2d1 BH |
366 | int i; |
367 | ||
368 | if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */ | |
369 | return; | |
370 | ||
371 | dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n", | |
372 | child->secondary, child->subordinate, | |
373 | dev->transparent ? " (subtractive decode)" : ""); | |
374 | ||
2fe2abf8 BH |
375 | pci_bus_remove_resources(child); |
376 | for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) | |
377 | child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i]; | |
378 | ||
fa27b2d1 BH |
379 | pci_read_bridge_io(child); |
380 | pci_read_bridge_mmio(child); | |
381 | pci_read_bridge_mmio_pref(child); | |
2adf7516 BH |
382 | |
383 | if (dev->transparent) { | |
2fe2abf8 BH |
384 | pci_bus_for_each_resource(child->parent, res, i) { |
385 | if (res) { | |
386 | pci_bus_add_resource(child, res, | |
387 | PCI_SUBTRACTIVE_DECODE); | |
2adf7516 BH |
388 | dev_printk(KERN_DEBUG, &dev->dev, |
389 | " bridge window %pR (subtractive decode)\n", | |
2fe2abf8 BH |
390 | res); |
391 | } | |
2adf7516 BH |
392 | } |
393 | } | |
fa27b2d1 BH |
394 | } |
395 | ||
96bde06a | 396 | static struct pci_bus * pci_alloc_bus(void) |
1da177e4 LT |
397 | { |
398 | struct pci_bus *b; | |
399 | ||
f5afe806 | 400 | b = kzalloc(sizeof(*b), GFP_KERNEL); |
1da177e4 | 401 | if (b) { |
1da177e4 LT |
402 | INIT_LIST_HEAD(&b->node); |
403 | INIT_LIST_HEAD(&b->children); | |
404 | INIT_LIST_HEAD(&b->devices); | |
f46753c5 | 405 | INIT_LIST_HEAD(&b->slots); |
2fe2abf8 | 406 | INIT_LIST_HEAD(&b->resources); |
3749c51a MW |
407 | b->max_bus_speed = PCI_SPEED_UNKNOWN; |
408 | b->cur_bus_speed = PCI_SPEED_UNKNOWN; | |
1da177e4 LT |
409 | } |
410 | return b; | |
411 | } | |
412 | ||
9be60ca0 MW |
413 | static unsigned char pcix_bus_speed[] = { |
414 | PCI_SPEED_UNKNOWN, /* 0 */ | |
415 | PCI_SPEED_66MHz_PCIX, /* 1 */ | |
416 | PCI_SPEED_100MHz_PCIX, /* 2 */ | |
417 | PCI_SPEED_133MHz_PCIX, /* 3 */ | |
418 | PCI_SPEED_UNKNOWN, /* 4 */ | |
419 | PCI_SPEED_66MHz_PCIX_ECC, /* 5 */ | |
420 | PCI_SPEED_100MHz_PCIX_ECC, /* 6 */ | |
421 | PCI_SPEED_133MHz_PCIX_ECC, /* 7 */ | |
422 | PCI_SPEED_UNKNOWN, /* 8 */ | |
423 | PCI_SPEED_66MHz_PCIX_266, /* 9 */ | |
424 | PCI_SPEED_100MHz_PCIX_266, /* A */ | |
425 | PCI_SPEED_133MHz_PCIX_266, /* B */ | |
426 | PCI_SPEED_UNKNOWN, /* C */ | |
427 | PCI_SPEED_66MHz_PCIX_533, /* D */ | |
428 | PCI_SPEED_100MHz_PCIX_533, /* E */ | |
429 | PCI_SPEED_133MHz_PCIX_533 /* F */ | |
430 | }; | |
431 | ||
3749c51a MW |
432 | static unsigned char pcie_link_speed[] = { |
433 | PCI_SPEED_UNKNOWN, /* 0 */ | |
434 | PCIE_SPEED_2_5GT, /* 1 */ | |
435 | PCIE_SPEED_5_0GT, /* 2 */ | |
9dfd97fe | 436 | PCIE_SPEED_8_0GT, /* 3 */ |
3749c51a MW |
437 | PCI_SPEED_UNKNOWN, /* 4 */ |
438 | PCI_SPEED_UNKNOWN, /* 5 */ | |
439 | PCI_SPEED_UNKNOWN, /* 6 */ | |
440 | PCI_SPEED_UNKNOWN, /* 7 */ | |
441 | PCI_SPEED_UNKNOWN, /* 8 */ | |
442 | PCI_SPEED_UNKNOWN, /* 9 */ | |
443 | PCI_SPEED_UNKNOWN, /* A */ | |
444 | PCI_SPEED_UNKNOWN, /* B */ | |
445 | PCI_SPEED_UNKNOWN, /* C */ | |
446 | PCI_SPEED_UNKNOWN, /* D */ | |
447 | PCI_SPEED_UNKNOWN, /* E */ | |
448 | PCI_SPEED_UNKNOWN /* F */ | |
449 | }; | |
450 | ||
451 | void pcie_update_link_speed(struct pci_bus *bus, u16 linksta) | |
452 | { | |
453 | bus->cur_bus_speed = pcie_link_speed[linksta & 0xf]; | |
454 | } | |
455 | EXPORT_SYMBOL_GPL(pcie_update_link_speed); | |
456 | ||
45b4cdd5 MW |
457 | static unsigned char agp_speeds[] = { |
458 | AGP_UNKNOWN, | |
459 | AGP_1X, | |
460 | AGP_2X, | |
461 | AGP_4X, | |
462 | AGP_8X | |
463 | }; | |
464 | ||
465 | static enum pci_bus_speed agp_speed(int agp3, int agpstat) | |
466 | { | |
467 | int index = 0; | |
468 | ||
469 | if (agpstat & 4) | |
470 | index = 3; | |
471 | else if (agpstat & 2) | |
472 | index = 2; | |
473 | else if (agpstat & 1) | |
474 | index = 1; | |
475 | else | |
476 | goto out; | |
477 | ||
478 | if (agp3) { | |
479 | index += 2; | |
480 | if (index == 5) | |
481 | index = 0; | |
482 | } | |
483 | ||
484 | out: | |
485 | return agp_speeds[index]; | |
486 | } | |
487 | ||
488 | ||
9be60ca0 MW |
489 | static void pci_set_bus_speed(struct pci_bus *bus) |
490 | { | |
491 | struct pci_dev *bridge = bus->self; | |
492 | int pos; | |
493 | ||
45b4cdd5 MW |
494 | pos = pci_find_capability(bridge, PCI_CAP_ID_AGP); |
495 | if (!pos) | |
496 | pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3); | |
497 | if (pos) { | |
498 | u32 agpstat, agpcmd; | |
499 | ||
500 | pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat); | |
501 | bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7); | |
502 | ||
503 | pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd); | |
504 | bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7); | |
505 | } | |
506 | ||
9be60ca0 MW |
507 | pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX); |
508 | if (pos) { | |
509 | u16 status; | |
510 | enum pci_bus_speed max; | |
511 | pci_read_config_word(bridge, pos + 2, &status); | |
512 | ||
513 | if (status & 0x8000) { | |
514 | max = PCI_SPEED_133MHz_PCIX_533; | |
515 | } else if (status & 0x4000) { | |
516 | max = PCI_SPEED_133MHz_PCIX_266; | |
517 | } else if (status & 0x0002) { | |
518 | if (((status >> 12) & 0x3) == 2) { | |
519 | max = PCI_SPEED_133MHz_PCIX_ECC; | |
520 | } else { | |
521 | max = PCI_SPEED_133MHz_PCIX; | |
522 | } | |
523 | } else { | |
524 | max = PCI_SPEED_66MHz_PCIX; | |
525 | } | |
526 | ||
527 | bus->max_bus_speed = max; | |
528 | bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf]; | |
529 | ||
530 | return; | |
531 | } | |
532 | ||
533 | pos = pci_find_capability(bridge, PCI_CAP_ID_EXP); | |
534 | if (pos) { | |
535 | u32 linkcap; | |
536 | u16 linksta; | |
537 | ||
538 | pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap); | |
539 | bus->max_bus_speed = pcie_link_speed[linkcap & 0xf]; | |
540 | ||
541 | pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta); | |
542 | pcie_update_link_speed(bus, linksta); | |
543 | } | |
544 | } | |
545 | ||
546 | ||
cbd4e055 AB |
547 | static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent, |
548 | struct pci_dev *bridge, int busnr) | |
1da177e4 LT |
549 | { |
550 | struct pci_bus *child; | |
551 | int i; | |
552 | ||
553 | /* | |
554 | * Allocate a new bus, and inherit stuff from the parent.. | |
555 | */ | |
556 | child = pci_alloc_bus(); | |
557 | if (!child) | |
558 | return NULL; | |
559 | ||
1da177e4 LT |
560 | child->parent = parent; |
561 | child->ops = parent->ops; | |
562 | child->sysdata = parent->sysdata; | |
6e325a62 | 563 | child->bus_flags = parent->bus_flags; |
1da177e4 | 564 | |
fd7d1ced GKH |
565 | /* initialize some portions of the bus device, but don't register it |
566 | * now as the parent is not properly set up yet. This device will get | |
567 | * registered later in pci_bus_add_devices() | |
568 | */ | |
569 | child->dev.class = &pcibus_class; | |
1a927133 | 570 | dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr); |
1da177e4 LT |
571 | |
572 | /* | |
573 | * Set up the primary, secondary and subordinate | |
574 | * bus numbers. | |
575 | */ | |
576 | child->number = child->secondary = busnr; | |
577 | child->primary = parent->secondary; | |
578 | child->subordinate = 0xff; | |
579 | ||
3789fa8a YZ |
580 | if (!bridge) |
581 | return child; | |
582 | ||
583 | child->self = bridge; | |
584 | child->bridge = get_device(&bridge->dev); | |
98d9f30c | 585 | pci_set_bus_of_node(child); |
9be60ca0 MW |
586 | pci_set_bus_speed(child); |
587 | ||
1da177e4 | 588 | /* Set up default resource pointers and names.. */ |
fde09c6d | 589 | for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) { |
1da177e4 LT |
590 | child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i]; |
591 | child->resource[i]->name = child->name; | |
592 | } | |
593 | bridge->subordinate = child; | |
594 | ||
595 | return child; | |
596 | } | |
597 | ||
451124a7 | 598 | struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr) |
1da177e4 LT |
599 | { |
600 | struct pci_bus *child; | |
601 | ||
602 | child = pci_alloc_child_bus(parent, dev, busnr); | |
e4ea9bb7 | 603 | if (child) { |
d71374da | 604 | down_write(&pci_bus_sem); |
1da177e4 | 605 | list_add_tail(&child->node, &parent->children); |
d71374da | 606 | up_write(&pci_bus_sem); |
e4ea9bb7 | 607 | } |
1da177e4 LT |
608 | return child; |
609 | } | |
610 | ||
96bde06a | 611 | static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max) |
26f674ae GKH |
612 | { |
613 | struct pci_bus *parent = child->parent; | |
12f44f46 IK |
614 | |
615 | /* Attempts to fix that up are really dangerous unless | |
616 | we're going to re-assign all bus numbers. */ | |
617 | if (!pcibios_assign_all_busses()) | |
618 | return; | |
619 | ||
26f674ae GKH |
620 | while (parent->parent && parent->subordinate < max) { |
621 | parent->subordinate = max; | |
622 | pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max); | |
623 | parent = parent->parent; | |
624 | } | |
625 | } | |
626 | ||
1da177e4 LT |
627 | /* |
628 | * If it's a bridge, configure it and scan the bus behind it. | |
629 | * For CardBus bridges, we don't scan behind as the devices will | |
630 | * be handled by the bridge driver itself. | |
631 | * | |
632 | * We need to process bridges in two passes -- first we scan those | |
633 | * already configured by the BIOS and after we are done with all of | |
634 | * them, we proceed to assigning numbers to the remaining buses in | |
635 | * order to avoid overlaps between old and new bus numbers. | |
636 | */ | |
0ab2b57f | 637 | int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass) |
1da177e4 LT |
638 | { |
639 | struct pci_bus *child; | |
640 | int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS); | |
49887941 | 641 | u32 buses, i, j = 0; |
1da177e4 | 642 | u16 bctl; |
99ddd552 | 643 | u8 primary, secondary, subordinate; |
a1c19894 | 644 | int broken = 0; |
1da177e4 LT |
645 | |
646 | pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses); | |
99ddd552 BH |
647 | primary = buses & 0xFF; |
648 | secondary = (buses >> 8) & 0xFF; | |
649 | subordinate = (buses >> 16) & 0xFF; | |
1da177e4 | 650 | |
99ddd552 BH |
651 | dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n", |
652 | secondary, subordinate, pass); | |
1da177e4 | 653 | |
a1c19894 BH |
654 | /* Check if setup is sensible at all */ |
655 | if (!pass && | |
99ddd552 | 656 | (primary != bus->number || secondary <= bus->number)) { |
a1c19894 BH |
657 | dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n"); |
658 | broken = 1; | |
659 | } | |
660 | ||
1da177e4 LT |
661 | /* Disable MasterAbortMode during probing to avoid reporting |
662 | of bus errors (in some architectures) */ | |
663 | pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl); | |
664 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, | |
665 | bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT); | |
666 | ||
99ddd552 BH |
667 | if ((secondary || subordinate) && !pcibios_assign_all_busses() && |
668 | !is_cardbus && !broken) { | |
669 | unsigned int cmax; | |
1da177e4 LT |
670 | /* |
671 | * Bus already configured by firmware, process it in the first | |
672 | * pass and just note the configuration. | |
673 | */ | |
674 | if (pass) | |
bbe8f9a3 | 675 | goto out; |
1da177e4 LT |
676 | |
677 | /* | |
678 | * If we already got to this bus through a different bridge, | |
74710ded AC |
679 | * don't re-add it. This can happen with the i450NX chipset. |
680 | * | |
681 | * However, we continue to descend down the hierarchy and | |
682 | * scan remaining child buses. | |
1da177e4 | 683 | */ |
99ddd552 | 684 | child = pci_find_bus(pci_domain_nr(bus), secondary); |
74710ded | 685 | if (!child) { |
99ddd552 | 686 | child = pci_add_new_bus(bus, dev, secondary); |
74710ded AC |
687 | if (!child) |
688 | goto out; | |
99ddd552 BH |
689 | child->primary = primary; |
690 | child->subordinate = subordinate; | |
74710ded | 691 | child->bridge_ctl = bctl; |
1da177e4 LT |
692 | } |
693 | ||
1da177e4 LT |
694 | cmax = pci_scan_child_bus(child); |
695 | if (cmax > max) | |
696 | max = cmax; | |
697 | if (child->subordinate > max) | |
698 | max = child->subordinate; | |
699 | } else { | |
700 | /* | |
701 | * We need to assign a number to this bus which we always | |
702 | * do in the second pass. | |
703 | */ | |
12f44f46 | 704 | if (!pass) { |
a1c19894 | 705 | if (pcibios_assign_all_busses() || broken) |
12f44f46 IK |
706 | /* Temporarily disable forwarding of the |
707 | configuration cycles on all bridges in | |
708 | this bus segment to avoid possible | |
709 | conflicts in the second pass between two | |
710 | bridges programmed with overlapping | |
711 | bus ranges. */ | |
712 | pci_write_config_dword(dev, PCI_PRIMARY_BUS, | |
713 | buses & ~0xffffff); | |
bbe8f9a3 | 714 | goto out; |
12f44f46 | 715 | } |
1da177e4 LT |
716 | |
717 | /* Clear errors */ | |
718 | pci_write_config_word(dev, PCI_STATUS, 0xffff); | |
719 | ||
cc57450f | 720 | /* Prevent assigning a bus number that already exists. |
b1a98b69 TC |
721 | * This can happen when a bridge is hot-plugged, so in |
722 | * this case we only re-scan this bus. */ | |
723 | child = pci_find_bus(pci_domain_nr(bus), max+1); | |
724 | if (!child) { | |
725 | child = pci_add_new_bus(bus, dev, ++max); | |
726 | if (!child) | |
727 | goto out; | |
728 | } | |
1da177e4 LT |
729 | buses = (buses & 0xff000000) |
730 | | ((unsigned int)(child->primary) << 0) | |
731 | | ((unsigned int)(child->secondary) << 8) | |
732 | | ((unsigned int)(child->subordinate) << 16); | |
733 | ||
734 | /* | |
735 | * yenta.c forces a secondary latency timer of 176. | |
736 | * Copy that behaviour here. | |
737 | */ | |
738 | if (is_cardbus) { | |
739 | buses &= ~0xff000000; | |
740 | buses |= CARDBUS_LATENCY_TIMER << 24; | |
741 | } | |
7c867c88 | 742 | |
1da177e4 LT |
743 | /* |
744 | * We need to blast all three values with a single write. | |
745 | */ | |
746 | pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses); | |
747 | ||
748 | if (!is_cardbus) { | |
11949255 | 749 | child->bridge_ctl = bctl; |
26f674ae GKH |
750 | /* |
751 | * Adjust subordinate busnr in parent buses. | |
752 | * We do this before scanning for children because | |
753 | * some devices may not be detected if the bios | |
754 | * was lazy. | |
755 | */ | |
756 | pci_fixup_parent_subordinate_busnr(child, max); | |
1da177e4 LT |
757 | /* Now we can scan all subordinate buses... */ |
758 | max = pci_scan_child_bus(child); | |
e3ac86d8 KA |
759 | /* |
760 | * now fix it up again since we have found | |
761 | * the real value of max. | |
762 | */ | |
763 | pci_fixup_parent_subordinate_busnr(child, max); | |
1da177e4 LT |
764 | } else { |
765 | /* | |
766 | * For CardBus bridges, we leave 4 bus numbers | |
767 | * as cards with a PCI-to-PCI bridge can be | |
768 | * inserted later. | |
769 | */ | |
49887941 DB |
770 | for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) { |
771 | struct pci_bus *parent = bus; | |
cc57450f RS |
772 | if (pci_find_bus(pci_domain_nr(bus), |
773 | max+i+1)) | |
774 | break; | |
49887941 DB |
775 | while (parent->parent) { |
776 | if ((!pcibios_assign_all_busses()) && | |
777 | (parent->subordinate > max) && | |
778 | (parent->subordinate <= max+i)) { | |
779 | j = 1; | |
780 | } | |
781 | parent = parent->parent; | |
782 | } | |
783 | if (j) { | |
784 | /* | |
785 | * Often, there are two cardbus bridges | |
786 | * -- try to leave one valid bus number | |
787 | * for each one. | |
788 | */ | |
789 | i /= 2; | |
790 | break; | |
791 | } | |
792 | } | |
cc57450f | 793 | max += i; |
26f674ae | 794 | pci_fixup_parent_subordinate_busnr(child, max); |
1da177e4 LT |
795 | } |
796 | /* | |
797 | * Set the subordinate bus number to its real value. | |
798 | */ | |
799 | child->subordinate = max; | |
800 | pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max); | |
801 | } | |
802 | ||
cb3576fa GH |
803 | sprintf(child->name, |
804 | (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"), | |
805 | pci_domain_nr(bus), child->number); | |
1da177e4 | 806 | |
d55bef51 | 807 | /* Has only triggered on CardBus, fixup is in yenta_socket */ |
49887941 DB |
808 | while (bus->parent) { |
809 | if ((child->subordinate > bus->subordinate) || | |
810 | (child->number > bus->subordinate) || | |
811 | (child->number < bus->number) || | |
812 | (child->subordinate < bus->number)) { | |
865df576 BH |
813 | dev_info(&child->dev, "[bus %02x-%02x] %s " |
814 | "hidden behind%s bridge %s [bus %02x-%02x]\n", | |
d55bef51 BK |
815 | child->number, child->subordinate, |
816 | (bus->number > child->subordinate && | |
817 | bus->subordinate < child->number) ? | |
a6f29a98 JP |
818 | "wholly" : "partially", |
819 | bus->self->transparent ? " transparent" : "", | |
865df576 | 820 | dev_name(&bus->dev), |
d55bef51 | 821 | bus->number, bus->subordinate); |
49887941 DB |
822 | } |
823 | bus = bus->parent; | |
824 | } | |
825 | ||
bbe8f9a3 RB |
826 | out: |
827 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl); | |
828 | ||
1da177e4 LT |
829 | return max; |
830 | } | |
831 | ||
832 | /* | |
833 | * Read interrupt line and base address registers. | |
834 | * The architecture-dependent code can tweak these, of course. | |
835 | */ | |
836 | static void pci_read_irq(struct pci_dev *dev) | |
837 | { | |
838 | unsigned char irq; | |
839 | ||
840 | pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq); | |
ffeff788 | 841 | dev->pin = irq; |
1da177e4 LT |
842 | if (irq) |
843 | pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); | |
844 | dev->irq = irq; | |
845 | } | |
846 | ||
bb209c82 | 847 | void set_pcie_port_type(struct pci_dev *pdev) |
480b93b7 YZ |
848 | { |
849 | int pos; | |
850 | u16 reg16; | |
851 | ||
852 | pos = pci_find_capability(pdev, PCI_CAP_ID_EXP); | |
853 | if (!pos) | |
854 | return; | |
855 | pdev->is_pcie = 1; | |
0efea000 | 856 | pdev->pcie_cap = pos; |
480b93b7 YZ |
857 | pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); |
858 | pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4; | |
b03e7495 JM |
859 | pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16); |
860 | pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD; | |
480b93b7 YZ |
861 | } |
862 | ||
bb209c82 | 863 | void set_pcie_hotplug_bridge(struct pci_dev *pdev) |
28760489 EB |
864 | { |
865 | int pos; | |
866 | u16 reg16; | |
867 | u32 reg32; | |
868 | ||
06a1cbaf | 869 | pos = pci_pcie_cap(pdev); |
28760489 EB |
870 | if (!pos) |
871 | return; | |
872 | pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); | |
873 | if (!(reg16 & PCI_EXP_FLAGS_SLOT)) | |
874 | return; | |
875 | pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, ®32); | |
876 | if (reg32 & PCI_EXP_SLTCAP_HPC) | |
877 | pdev->is_hotplug_bridge = 1; | |
878 | } | |
879 | ||
01abc2aa | 880 | #define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED) |
76e6a1d6 | 881 | |
1da177e4 LT |
882 | /** |
883 | * pci_setup_device - fill in class and map information of a device | |
884 | * @dev: the device structure to fill | |
885 | * | |
886 | * Initialize the device structure with information about the device's | |
887 | * vendor,class,memory and IO-space addresses,IRQ lines etc. | |
888 | * Called at initialisation of the PCI subsystem and by CardBus services. | |
480b93b7 YZ |
889 | * Returns 0 on success and negative if unknown type of device (not normal, |
890 | * bridge or CardBus). | |
1da177e4 | 891 | */ |
480b93b7 | 892 | int pci_setup_device(struct pci_dev *dev) |
1da177e4 LT |
893 | { |
894 | u32 class; | |
480b93b7 YZ |
895 | u8 hdr_type; |
896 | struct pci_slot *slot; | |
bc577d2b | 897 | int pos = 0; |
480b93b7 YZ |
898 | |
899 | if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type)) | |
900 | return -EIO; | |
901 | ||
902 | dev->sysdata = dev->bus->sysdata; | |
903 | dev->dev.parent = dev->bus->bridge; | |
904 | dev->dev.bus = &pci_bus_type; | |
905 | dev->hdr_type = hdr_type & 0x7f; | |
906 | dev->multifunction = !!(hdr_type & 0x80); | |
480b93b7 YZ |
907 | dev->error_state = pci_channel_io_normal; |
908 | set_pcie_port_type(dev); | |
909 | ||
910 | list_for_each_entry(slot, &dev->bus->slots, list) | |
911 | if (PCI_SLOT(dev->devfn) == slot->number) | |
912 | dev->slot = slot; | |
913 | ||
914 | /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer) | |
915 | set this higher, assuming the system even supports it. */ | |
916 | dev->dma_mask = 0xffffffff; | |
1da177e4 | 917 | |
eebfcfb5 GKH |
918 | dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus), |
919 | dev->bus->number, PCI_SLOT(dev->devfn), | |
920 | PCI_FUNC(dev->devfn)); | |
1da177e4 LT |
921 | |
922 | pci_read_config_dword(dev, PCI_CLASS_REVISION, &class); | |
b8a3a521 | 923 | dev->revision = class & 0xff; |
1da177e4 LT |
924 | class >>= 8; /* upper 3 bytes */ |
925 | dev->class = class; | |
926 | class >>= 8; | |
927 | ||
2c6413ae BH |
928 | dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %d class %#08x\n", |
929 | dev->vendor, dev->device, dev->hdr_type, class); | |
1da177e4 | 930 | |
853346e4 YZ |
931 | /* need to have dev->class ready */ |
932 | dev->cfg_size = pci_cfg_space_size(dev); | |
933 | ||
1da177e4 | 934 | /* "Unknown power state" */ |
3fe9d19f | 935 | dev->current_state = PCI_UNKNOWN; |
1da177e4 LT |
936 | |
937 | /* Early fixups, before probing the BARs */ | |
938 | pci_fixup_device(pci_fixup_early, dev); | |
f79b1b14 YZ |
939 | /* device class may be changed after fixup */ |
940 | class = dev->class >> 8; | |
1da177e4 LT |
941 | |
942 | switch (dev->hdr_type) { /* header type */ | |
943 | case PCI_HEADER_TYPE_NORMAL: /* standard header */ | |
944 | if (class == PCI_CLASS_BRIDGE_PCI) | |
945 | goto bad; | |
946 | pci_read_irq(dev); | |
947 | pci_read_bases(dev, 6, PCI_ROM_ADDRESS); | |
948 | pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor); | |
949 | pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device); | |
368c73d4 AC |
950 | |
951 | /* | |
952 | * Do the ugly legacy mode stuff here rather than broken chip | |
953 | * quirk code. Legacy mode ATA controllers have fixed | |
954 | * addresses. These are not always echoed in BAR0-3, and | |
955 | * BAR0-3 in a few cases contain junk! | |
956 | */ | |
957 | if (class == PCI_CLASS_STORAGE_IDE) { | |
958 | u8 progif; | |
959 | pci_read_config_byte(dev, PCI_CLASS_PROG, &progif); | |
960 | if ((progif & 1) == 0) { | |
af1bff4f LT |
961 | dev->resource[0].start = 0x1F0; |
962 | dev->resource[0].end = 0x1F7; | |
963 | dev->resource[0].flags = LEGACY_IO_RESOURCE; | |
964 | dev->resource[1].start = 0x3F6; | |
965 | dev->resource[1].end = 0x3F6; | |
966 | dev->resource[1].flags = LEGACY_IO_RESOURCE; | |
368c73d4 AC |
967 | } |
968 | if ((progif & 4) == 0) { | |
af1bff4f LT |
969 | dev->resource[2].start = 0x170; |
970 | dev->resource[2].end = 0x177; | |
971 | dev->resource[2].flags = LEGACY_IO_RESOURCE; | |
972 | dev->resource[3].start = 0x376; | |
973 | dev->resource[3].end = 0x376; | |
974 | dev->resource[3].flags = LEGACY_IO_RESOURCE; | |
368c73d4 AC |
975 | } |
976 | } | |
1da177e4 LT |
977 | break; |
978 | ||
979 | case PCI_HEADER_TYPE_BRIDGE: /* bridge header */ | |
980 | if (class != PCI_CLASS_BRIDGE_PCI) | |
981 | goto bad; | |
982 | /* The PCI-to-PCI bridge spec requires that subtractive | |
983 | decoding (i.e. transparent) bridge must have programming | |
984 | interface code of 0x01. */ | |
3efd273b | 985 | pci_read_irq(dev); |
1da177e4 LT |
986 | dev->transparent = ((dev->class & 0xff) == 1); |
987 | pci_read_bases(dev, 2, PCI_ROM_ADDRESS1); | |
28760489 | 988 | set_pcie_hotplug_bridge(dev); |
bc577d2b GB |
989 | pos = pci_find_capability(dev, PCI_CAP_ID_SSVID); |
990 | if (pos) { | |
991 | pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor); | |
992 | pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device); | |
993 | } | |
1da177e4 LT |
994 | break; |
995 | ||
996 | case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */ | |
997 | if (class != PCI_CLASS_BRIDGE_CARDBUS) | |
998 | goto bad; | |
999 | pci_read_irq(dev); | |
1000 | pci_read_bases(dev, 1, 0); | |
1001 | pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor); | |
1002 | pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device); | |
1003 | break; | |
1004 | ||
1005 | default: /* unknown header */ | |
80ccba11 BH |
1006 | dev_err(&dev->dev, "unknown header type %02x, " |
1007 | "ignoring device\n", dev->hdr_type); | |
480b93b7 | 1008 | return -EIO; |
1da177e4 LT |
1009 | |
1010 | bad: | |
80ccba11 BH |
1011 | dev_err(&dev->dev, "ignoring class %02x (doesn't match header " |
1012 | "type %02x)\n", class, dev->hdr_type); | |
1da177e4 LT |
1013 | dev->class = PCI_CLASS_NOT_DEFINED; |
1014 | } | |
1015 | ||
1016 | /* We found a fine healthy device, go go go... */ | |
1017 | return 0; | |
1018 | } | |
1019 | ||
201de56e ZY |
1020 | static void pci_release_capabilities(struct pci_dev *dev) |
1021 | { | |
1022 | pci_vpd_release(dev); | |
d1b054da | 1023 | pci_iov_release(dev); |
201de56e ZY |
1024 | } |
1025 | ||
1da177e4 LT |
1026 | /** |
1027 | * pci_release_dev - free a pci device structure when all users of it are finished. | |
1028 | * @dev: device that's been disconnected | |
1029 | * | |
1030 | * Will be called only by the device core when all users of this pci device are | |
1031 | * done. | |
1032 | */ | |
1033 | static void pci_release_dev(struct device *dev) | |
1034 | { | |
1035 | struct pci_dev *pci_dev; | |
1036 | ||
1037 | pci_dev = to_pci_dev(dev); | |
201de56e | 1038 | pci_release_capabilities(pci_dev); |
98d9f30c | 1039 | pci_release_of_node(pci_dev); |
1da177e4 LT |
1040 | kfree(pci_dev); |
1041 | } | |
1042 | ||
1043 | /** | |
1044 | * pci_cfg_space_size - get the configuration space size of the PCI device. | |
8f7020d3 | 1045 | * @dev: PCI device |
1da177e4 LT |
1046 | * |
1047 | * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices | |
1048 | * have 4096 bytes. Even if the device is capable, that doesn't mean we can | |
1049 | * access it. Maybe we don't have a way to generate extended config space | |
1050 | * accesses, or the device is behind a reverse Express bridge. So we try | |
1051 | * reading the dword at 0x100 which must either be 0 or a valid extended | |
1052 | * capability header. | |
1053 | */ | |
70b9f7dc | 1054 | int pci_cfg_space_size_ext(struct pci_dev *dev) |
1da177e4 | 1055 | { |
1da177e4 | 1056 | u32 status; |
557848c3 | 1057 | int pos = PCI_CFG_SPACE_SIZE; |
1da177e4 | 1058 | |
557848c3 | 1059 | if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL) |
70b9f7dc YL |
1060 | goto fail; |
1061 | if (status == 0xffffffff) | |
1062 | goto fail; | |
1063 | ||
1064 | return PCI_CFG_SPACE_EXP_SIZE; | |
1065 | ||
1066 | fail: | |
1067 | return PCI_CFG_SPACE_SIZE; | |
1068 | } | |
1069 | ||
1070 | int pci_cfg_space_size(struct pci_dev *dev) | |
1071 | { | |
1072 | int pos; | |
1073 | u32 status; | |
dfadd9ed YL |
1074 | u16 class; |
1075 | ||
1076 | class = dev->class >> 8; | |
1077 | if (class == PCI_CLASS_BRIDGE_HOST) | |
1078 | return pci_cfg_space_size_ext(dev); | |
57741a77 | 1079 | |
06a1cbaf | 1080 | pos = pci_pcie_cap(dev); |
1da177e4 LT |
1081 | if (!pos) { |
1082 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); | |
1083 | if (!pos) | |
1084 | goto fail; | |
1085 | ||
1086 | pci_read_config_dword(dev, pos + PCI_X_STATUS, &status); | |
1087 | if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))) | |
1088 | goto fail; | |
1089 | } | |
1090 | ||
70b9f7dc | 1091 | return pci_cfg_space_size_ext(dev); |
1da177e4 LT |
1092 | |
1093 | fail: | |
1094 | return PCI_CFG_SPACE_SIZE; | |
1095 | } | |
1096 | ||
1097 | static void pci_release_bus_bridge_dev(struct device *dev) | |
1098 | { | |
1099 | kfree(dev); | |
1100 | } | |
1101 | ||
65891215 ME |
1102 | struct pci_dev *alloc_pci_dev(void) |
1103 | { | |
1104 | struct pci_dev *dev; | |
1105 | ||
1106 | dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL); | |
1107 | if (!dev) | |
1108 | return NULL; | |
1109 | ||
65891215 ME |
1110 | INIT_LIST_HEAD(&dev->bus_list); |
1111 | ||
1112 | return dev; | |
1113 | } | |
1114 | EXPORT_SYMBOL(alloc_pci_dev); | |
1115 | ||
1da177e4 LT |
1116 | /* |
1117 | * Read the config data for a PCI device, sanity-check it | |
1118 | * and fill in the dev structure... | |
1119 | */ | |
7f7b5de2 | 1120 | static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn) |
1da177e4 LT |
1121 | { |
1122 | struct pci_dev *dev; | |
1123 | u32 l; | |
1da177e4 LT |
1124 | int delay = 1; |
1125 | ||
1126 | if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l)) | |
1127 | return NULL; | |
1128 | ||
1129 | /* some broken boards return 0 or ~0 if a slot is empty: */ | |
1130 | if (l == 0xffffffff || l == 0x00000000 || | |
1131 | l == 0x0000ffff || l == 0xffff0000) | |
1132 | return NULL; | |
1133 | ||
1134 | /* Configuration request Retry Status */ | |
1135 | while (l == 0xffff0001) { | |
1136 | msleep(delay); | |
1137 | delay *= 2; | |
1138 | if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l)) | |
1139 | return NULL; | |
1140 | /* Card hasn't responded in 60 seconds? Must be stuck. */ | |
1141 | if (delay > 60 * 1000) { | |
80ccba11 | 1142 | printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not " |
1da177e4 LT |
1143 | "responding\n", pci_domain_nr(bus), |
1144 | bus->number, PCI_SLOT(devfn), | |
1145 | PCI_FUNC(devfn)); | |
1146 | return NULL; | |
1147 | } | |
1148 | } | |
1149 | ||
bab41e9b | 1150 | dev = alloc_pci_dev(); |
1da177e4 LT |
1151 | if (!dev) |
1152 | return NULL; | |
1153 | ||
1da177e4 | 1154 | dev->bus = bus; |
1da177e4 | 1155 | dev->devfn = devfn; |
1da177e4 LT |
1156 | dev->vendor = l & 0xffff; |
1157 | dev->device = (l >> 16) & 0xffff; | |
cef354db | 1158 | |
98d9f30c BH |
1159 | pci_set_of_node(dev); |
1160 | ||
480b93b7 | 1161 | if (pci_setup_device(dev)) { |
1da177e4 LT |
1162 | kfree(dev); |
1163 | return NULL; | |
1164 | } | |
1da177e4 LT |
1165 | |
1166 | return dev; | |
1167 | } | |
1168 | ||
201de56e ZY |
1169 | static void pci_init_capabilities(struct pci_dev *dev) |
1170 | { | |
1171 | /* MSI/MSI-X list */ | |
1172 | pci_msi_init_pci_dev(dev); | |
1173 | ||
63f4898a RW |
1174 | /* Buffers for saving PCIe and PCI-X capabilities */ |
1175 | pci_allocate_cap_save_buffers(dev); | |
1176 | ||
201de56e ZY |
1177 | /* Power Management */ |
1178 | pci_pm_init(dev); | |
eb9c39d0 | 1179 | platform_pci_wakeup_init(dev); |
201de56e ZY |
1180 | |
1181 | /* Vital Product Data */ | |
1182 | pci_vpd_pci22_init(dev); | |
58c3a727 YZ |
1183 | |
1184 | /* Alternative Routing-ID Forwarding */ | |
1185 | pci_enable_ari(dev); | |
d1b054da YZ |
1186 | |
1187 | /* Single Root I/O Virtualization */ | |
1188 | pci_iov_init(dev); | |
ae21ee65 AK |
1189 | |
1190 | /* Enable ACS P2P upstream forwarding */ | |
5d990b62 | 1191 | pci_enable_acs(dev); |
201de56e ZY |
1192 | } |
1193 | ||
96bde06a | 1194 | void pci_device_add(struct pci_dev *dev, struct pci_bus *bus) |
1da177e4 | 1195 | { |
cdb9b9f7 PM |
1196 | device_initialize(&dev->dev); |
1197 | dev->dev.release = pci_release_dev; | |
1198 | pci_dev_get(dev); | |
1da177e4 | 1199 | |
cdb9b9f7 | 1200 | dev->dev.dma_mask = &dev->dma_mask; |
4d57cdfa | 1201 | dev->dev.dma_parms = &dev->dma_parms; |
cdb9b9f7 | 1202 | dev->dev.coherent_dma_mask = 0xffffffffull; |
1da177e4 | 1203 | |
4d57cdfa | 1204 | pci_set_dma_max_seg_size(dev, 65536); |
59fc67de | 1205 | pci_set_dma_seg_boundary(dev, 0xffffffff); |
4d57cdfa | 1206 | |
1da177e4 LT |
1207 | /* Fix up broken headers */ |
1208 | pci_fixup_device(pci_fixup_header, dev); | |
1209 | ||
4b77b0a2 RW |
1210 | /* Clear the state_saved flag. */ |
1211 | dev->state_saved = false; | |
1212 | ||
201de56e ZY |
1213 | /* Initialize various capabilities */ |
1214 | pci_init_capabilities(dev); | |
eb9d0fe4 | 1215 | |
1da177e4 LT |
1216 | /* |
1217 | * Add the device to our list of discovered devices | |
1218 | * and the bus list for fixup functions, etc. | |
1219 | */ | |
d71374da | 1220 | down_write(&pci_bus_sem); |
1da177e4 | 1221 | list_add_tail(&dev->bus_list, &bus->devices); |
d71374da | 1222 | up_write(&pci_bus_sem); |
cdb9b9f7 PM |
1223 | } |
1224 | ||
451124a7 | 1225 | struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn) |
cdb9b9f7 PM |
1226 | { |
1227 | struct pci_dev *dev; | |
1228 | ||
90bdb311 TP |
1229 | dev = pci_get_slot(bus, devfn); |
1230 | if (dev) { | |
1231 | pci_dev_put(dev); | |
1232 | return dev; | |
1233 | } | |
1234 | ||
cdb9b9f7 PM |
1235 | dev = pci_scan_device(bus, devfn); |
1236 | if (!dev) | |
1237 | return NULL; | |
1238 | ||
1239 | pci_device_add(dev, bus); | |
1da177e4 LT |
1240 | |
1241 | return dev; | |
1242 | } | |
b73e9687 | 1243 | EXPORT_SYMBOL(pci_scan_single_device); |
1da177e4 | 1244 | |
f07852d6 MW |
1245 | static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn) |
1246 | { | |
1247 | u16 cap; | |
4fb88c1a MW |
1248 | unsigned pos, next_fn; |
1249 | ||
1250 | if (!dev) | |
1251 | return 0; | |
1252 | ||
1253 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI); | |
f07852d6 MW |
1254 | if (!pos) |
1255 | return 0; | |
1256 | pci_read_config_word(dev, pos + 4, &cap); | |
4fb88c1a MW |
1257 | next_fn = cap >> 8; |
1258 | if (next_fn <= fn) | |
1259 | return 0; | |
1260 | return next_fn; | |
f07852d6 MW |
1261 | } |
1262 | ||
1263 | static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn) | |
1264 | { | |
1265 | return (fn + 1) % 8; | |
1266 | } | |
1267 | ||
1268 | static unsigned no_next_fn(struct pci_dev *dev, unsigned fn) | |
1269 | { | |
1270 | return 0; | |
1271 | } | |
1272 | ||
1273 | static int only_one_child(struct pci_bus *bus) | |
1274 | { | |
1275 | struct pci_dev *parent = bus->self; | |
1276 | if (!parent || !pci_is_pcie(parent)) | |
1277 | return 0; | |
1278 | if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT || | |
1279 | parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) | |
1280 | return 1; | |
1281 | return 0; | |
1282 | } | |
1283 | ||
1da177e4 LT |
1284 | /** |
1285 | * pci_scan_slot - scan a PCI slot on a bus for devices. | |
1286 | * @bus: PCI bus to scan | |
1287 | * @devfn: slot number to scan (must have zero function.) | |
1288 | * | |
1289 | * Scan a PCI slot on the specified PCI bus for devices, adding | |
1290 | * discovered devices to the @bus->devices list. New devices | |
8a1bc901 | 1291 | * will not have is_added set. |
1b69dfc6 TP |
1292 | * |
1293 | * Returns the number of new devices found. | |
1da177e4 | 1294 | */ |
96bde06a | 1295 | int pci_scan_slot(struct pci_bus *bus, int devfn) |
1da177e4 | 1296 | { |
f07852d6 | 1297 | unsigned fn, nr = 0; |
1b69dfc6 | 1298 | struct pci_dev *dev; |
f07852d6 MW |
1299 | unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn; |
1300 | ||
1301 | if (only_one_child(bus) && (devfn > 0)) | |
1302 | return 0; /* Already scanned the entire slot */ | |
1da177e4 | 1303 | |
1b69dfc6 | 1304 | dev = pci_scan_single_device(bus, devfn); |
4fb88c1a MW |
1305 | if (!dev) |
1306 | return 0; | |
1307 | if (!dev->is_added) | |
1b69dfc6 TP |
1308 | nr++; |
1309 | ||
f07852d6 MW |
1310 | if (pci_ari_enabled(bus)) |
1311 | next_fn = next_ari_fn; | |
4fb88c1a | 1312 | else if (dev->multifunction) |
f07852d6 MW |
1313 | next_fn = next_trad_fn; |
1314 | ||
1315 | for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) { | |
1316 | dev = pci_scan_single_device(bus, devfn + fn); | |
1317 | if (dev) { | |
1318 | if (!dev->is_added) | |
1319 | nr++; | |
1320 | dev->multifunction = 1; | |
1da177e4 LT |
1321 | } |
1322 | } | |
7d715a6c | 1323 | |
149e1637 SL |
1324 | /* only one slot has pcie device */ |
1325 | if (bus->self && nr) | |
7d715a6c SL |
1326 | pcie_aspm_init_link_state(bus->self); |
1327 | ||
1da177e4 LT |
1328 | return nr; |
1329 | } | |
1330 | ||
b03e7495 JM |
1331 | static int pcie_find_smpss(struct pci_dev *dev, void *data) |
1332 | { | |
1333 | u8 *smpss = data; | |
1334 | ||
1335 | if (!pci_is_pcie(dev)) | |
1336 | return 0; | |
1337 | ||
1338 | /* For PCIE hotplug enabled slots not connected directly to a | |
1339 | * PCI-E root port, there can be problems when hotplugging | |
1340 | * devices. This is due to the possibility of hotplugging a | |
1341 | * device into the fabric with a smaller MPS that the devices | |
1342 | * currently running have configured. Modifying the MPS on the | |
1343 | * running devices could cause a fatal bus error due to an | |
1344 | * incoming frame being larger than the newly configured MPS. | |
1345 | * To work around this, the MPS for the entire fabric must be | |
1346 | * set to the minimum size. Any devices hotplugged into this | |
1347 | * fabric will have the minimum MPS set. If the PCI hotplug | |
1348 | * slot is directly connected to the root port and there are not | |
1349 | * other devices on the fabric (which seems to be the most | |
1350 | * common case), then this is not an issue and MPS discovery | |
1351 | * will occur as normal. | |
1352 | */ | |
1353 | if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) || | |
1a4b1a41 BH |
1354 | (dev->bus->self && |
1355 | dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT))) | |
b03e7495 JM |
1356 | *smpss = 0; |
1357 | ||
1358 | if (*smpss > dev->pcie_mpss) | |
1359 | *smpss = dev->pcie_mpss; | |
1360 | ||
1361 | return 0; | |
1362 | } | |
1363 | ||
1364 | static void pcie_write_mps(struct pci_dev *dev, int mps) | |
1365 | { | |
1366 | int rc, dev_mpss; | |
1367 | ||
1368 | dev_mpss = 128 << dev->pcie_mpss; | |
1369 | ||
1370 | if (pcie_bus_config == PCIE_BUS_PERFORMANCE) { | |
1371 | if (dev->bus->self) { | |
1372 | dev_dbg(&dev->bus->dev, "Bus MPSS %d\n", | |
1373 | 128 << dev->bus->self->pcie_mpss); | |
1374 | ||
1375 | /* For "MPS Force Max", the assumption is made that | |
1376 | * downstream communication will never be larger than | |
1377 | * the MRRS. So, the MPS only needs to be configured | |
1378 | * for the upstream communication. This being the case, | |
1379 | * walk from the top down and set the MPS of the child | |
1380 | * to that of the parent bus. | |
1381 | */ | |
1382 | mps = 128 << dev->bus->self->pcie_mpss; | |
1383 | if (mps > dev_mpss) | |
1384 | dev_warn(&dev->dev, "MPS configured higher than" | |
1385 | " maximum supported by the device. If" | |
1386 | " a bus issue occurs, try running with" | |
1387 | " pci=pcie_bus_safe.\n"); | |
1388 | } | |
1389 | ||
1390 | dev->pcie_mpss = ffs(mps) - 8; | |
1391 | } | |
1392 | ||
1393 | rc = pcie_set_mps(dev, mps); | |
1394 | if (rc) | |
1395 | dev_err(&dev->dev, "Failed attempting to set the MPS\n"); | |
1396 | } | |
1397 | ||
1398 | static void pcie_write_mrrs(struct pci_dev *dev, int mps) | |
1399 | { | |
ed2888e9 | 1400 | int rc, mrrs, dev_mpss; |
b03e7495 | 1401 | |
ed2888e9 JM |
1402 | /* In the "safe" case, do not configure the MRRS. There appear to be |
1403 | * issues with setting MRRS to 0 on a number of devices. | |
1404 | */ | |
b03e7495 | 1405 | |
ed2888e9 JM |
1406 | if (pcie_bus_config != PCIE_BUS_PERFORMANCE) |
1407 | return; | |
1408 | ||
1409 | dev_mpss = 128 << dev->pcie_mpss; | |
b03e7495 | 1410 | |
ed2888e9 JM |
1411 | /* For Max performance, the MRRS must be set to the largest supported |
1412 | * value. However, it cannot be configured larger than the MPS the | |
1413 | * device or the bus can support. This assumes that the largest MRRS | |
1414 | * available on the device cannot be smaller than the device MPSS. | |
1415 | */ | |
1416 | mrrs = min(mps, dev_mpss); | |
b03e7495 JM |
1417 | |
1418 | /* MRRS is a R/W register. Invalid values can be written, but a | |
ed2888e9 | 1419 | * subsequent read will verify if the value is acceptable or not. |
b03e7495 JM |
1420 | * If the MRRS value provided is not acceptable (e.g., too large), |
1421 | * shrink the value until it is acceptable to the HW. | |
1422 | */ | |
1423 | while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) { | |
ed2888e9 JM |
1424 | dev_warn(&dev->dev, "Attempting to modify the PCI-E MRRS value" |
1425 | " to %d. If any issues are encountered, please try " | |
1426 | "running with pci=pcie_bus_safe\n", mrrs); | |
b03e7495 JM |
1427 | rc = pcie_set_readrq(dev, mrrs); |
1428 | if (rc) | |
ed2888e9 JM |
1429 | dev_err(&dev->dev, |
1430 | "Failed attempting to set the MRRS\n"); | |
b03e7495 JM |
1431 | |
1432 | mrrs /= 2; | |
1433 | } | |
1434 | } | |
1435 | ||
1436 | static int pcie_bus_configure_set(struct pci_dev *dev, void *data) | |
1437 | { | |
1438 | int mps = 128 << *(u8 *)data; | |
1439 | ||
1440 | if (!pci_is_pcie(dev)) | |
1441 | return 0; | |
1442 | ||
ed2888e9 | 1443 | dev_dbg(&dev->dev, "Dev MPS %d MPSS %d MRRS %d\n", |
b03e7495 JM |
1444 | pcie_get_mps(dev), 128<<dev->pcie_mpss, pcie_get_readrq(dev)); |
1445 | ||
1446 | pcie_write_mps(dev, mps); | |
1447 | pcie_write_mrrs(dev, mps); | |
1448 | ||
ed2888e9 | 1449 | dev_dbg(&dev->dev, "Dev MPS %d MPSS %d MRRS %d\n", |
b03e7495 JM |
1450 | pcie_get_mps(dev), 128<<dev->pcie_mpss, pcie_get_readrq(dev)); |
1451 | ||
1452 | return 0; | |
1453 | } | |
1454 | ||
1455 | /* pcie_bus_configure_mps requires that pci_walk_bus work in a top-down, | |
1456 | * parents then children fashion. If this changes, then this code will not | |
1457 | * work as designed. | |
1458 | */ | |
1459 | void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss) | |
1460 | { | |
1461 | u8 smpss = mpss; | |
1462 | ||
b03e7495 JM |
1463 | if (!pci_is_pcie(bus->self)) |
1464 | return; | |
1465 | ||
1466 | if (pcie_bus_config == PCIE_BUS_SAFE) { | |
1467 | pcie_find_smpss(bus->self, &smpss); | |
1468 | pci_walk_bus(bus, pcie_find_smpss, &smpss); | |
1469 | } | |
1470 | ||
1471 | pcie_bus_configure_set(bus->self, &smpss); | |
1472 | pci_walk_bus(bus, pcie_bus_configure_set, &smpss); | |
1473 | } | |
debc3b77 | 1474 | EXPORT_SYMBOL_GPL(pcie_bus_configure_settings); |
b03e7495 | 1475 | |
0ab2b57f | 1476 | unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus) |
1da177e4 LT |
1477 | { |
1478 | unsigned int devfn, pass, max = bus->secondary; | |
1479 | struct pci_dev *dev; | |
1480 | ||
0207c356 | 1481 | dev_dbg(&bus->dev, "scanning bus\n"); |
1da177e4 LT |
1482 | |
1483 | /* Go find them, Rover! */ | |
1484 | for (devfn = 0; devfn < 0x100; devfn += 8) | |
1485 | pci_scan_slot(bus, devfn); | |
1486 | ||
a28724b0 YZ |
1487 | /* Reserve buses for SR-IOV capability. */ |
1488 | max += pci_iov_bus_range(bus); | |
1489 | ||
1da177e4 LT |
1490 | /* |
1491 | * After performing arch-dependent fixup of the bus, look behind | |
1492 | * all PCI-to-PCI bridges on this bus. | |
1493 | */ | |
74710ded | 1494 | if (!bus->is_added) { |
0207c356 | 1495 | dev_dbg(&bus->dev, "fixups for bus\n"); |
74710ded AC |
1496 | pcibios_fixup_bus(bus); |
1497 | if (pci_is_root_bus(bus)) | |
1498 | bus->is_added = 1; | |
1499 | } | |
1500 | ||
1da177e4 LT |
1501 | for (pass=0; pass < 2; pass++) |
1502 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
1503 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || | |
1504 | dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) | |
1505 | max = pci_scan_bridge(bus, dev, max, pass); | |
1506 | } | |
1507 | ||
1508 | /* | |
1509 | * We've scanned the bus and so we know all about what's on | |
1510 | * the other side of any bridges that may be on this bus plus | |
1511 | * any devices. | |
1512 | * | |
1513 | * Return how far we've got finding sub-buses. | |
1514 | */ | |
0207c356 | 1515 | dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max); |
1da177e4 LT |
1516 | return max; |
1517 | } | |
1518 | ||
96bde06a | 1519 | struct pci_bus * pci_create_bus(struct device *parent, |
cdb9b9f7 | 1520 | int bus, struct pci_ops *ops, void *sysdata) |
1da177e4 LT |
1521 | { |
1522 | int error; | |
0207c356 | 1523 | struct pci_bus *b, *b2; |
1da177e4 LT |
1524 | struct device *dev; |
1525 | ||
1526 | b = pci_alloc_bus(); | |
1527 | if (!b) | |
1528 | return NULL; | |
1529 | ||
6a3b3e26 | 1530 | dev = kzalloc(sizeof(*dev), GFP_KERNEL); |
1da177e4 LT |
1531 | if (!dev){ |
1532 | kfree(b); | |
1533 | return NULL; | |
1534 | } | |
1535 | ||
1536 | b->sysdata = sysdata; | |
1537 | b->ops = ops; | |
1538 | ||
0207c356 BH |
1539 | b2 = pci_find_bus(pci_domain_nr(b), bus); |
1540 | if (b2) { | |
1da177e4 | 1541 | /* If we already got to this bus through a different bridge, ignore it */ |
0207c356 | 1542 | dev_dbg(&b2->dev, "bus already known\n"); |
1da177e4 LT |
1543 | goto err_out; |
1544 | } | |
d71374da ZY |
1545 | |
1546 | down_write(&pci_bus_sem); | |
1da177e4 | 1547 | list_add_tail(&b->node, &pci_root_buses); |
d71374da | 1548 | up_write(&pci_bus_sem); |
1da177e4 | 1549 | |
1da177e4 LT |
1550 | dev->parent = parent; |
1551 | dev->release = pci_release_bus_bridge_dev; | |
1a927133 | 1552 | dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus); |
1da177e4 LT |
1553 | error = device_register(dev); |
1554 | if (error) | |
1555 | goto dev_reg_err; | |
1556 | b->bridge = get_device(dev); | |
a1e4d72c | 1557 | device_enable_async_suspend(b->bridge); |
98d9f30c | 1558 | pci_set_bus_of_node(b); |
1da177e4 | 1559 | |
0d358f22 YL |
1560 | if (!parent) |
1561 | set_dev_node(b->bridge, pcibus_to_node(b)); | |
1562 | ||
fd7d1ced GKH |
1563 | b->dev.class = &pcibus_class; |
1564 | b->dev.parent = b->bridge; | |
1a927133 | 1565 | dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus); |
fd7d1ced | 1566 | error = device_register(&b->dev); |
1da177e4 LT |
1567 | if (error) |
1568 | goto class_dev_reg_err; | |
1da177e4 LT |
1569 | |
1570 | /* Create legacy_io and legacy_mem files for this bus */ | |
1571 | pci_create_legacy_files(b); | |
1572 | ||
1da177e4 LT |
1573 | b->number = b->secondary = bus; |
1574 | b->resource[0] = &ioport_resource; | |
1575 | b->resource[1] = &iomem_resource; | |
1576 | ||
1da177e4 LT |
1577 | return b; |
1578 | ||
1da177e4 LT |
1579 | class_dev_reg_err: |
1580 | device_unregister(dev); | |
1581 | dev_reg_err: | |
d71374da | 1582 | down_write(&pci_bus_sem); |
1da177e4 | 1583 | list_del(&b->node); |
d71374da | 1584 | up_write(&pci_bus_sem); |
1da177e4 LT |
1585 | err_out: |
1586 | kfree(dev); | |
1587 | kfree(b); | |
1588 | return NULL; | |
1589 | } | |
cdb9b9f7 | 1590 | |
0ab2b57f | 1591 | struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent, |
cdb9b9f7 PM |
1592 | int bus, struct pci_ops *ops, void *sysdata) |
1593 | { | |
1594 | struct pci_bus *b; | |
1595 | ||
1596 | b = pci_create_bus(parent, bus, ops, sysdata); | |
1597 | if (b) | |
1598 | b->subordinate = pci_scan_child_bus(b); | |
1599 | return b; | |
1600 | } | |
1da177e4 LT |
1601 | EXPORT_SYMBOL(pci_scan_bus_parented); |
1602 | ||
1603 | #ifdef CONFIG_HOTPLUG | |
3ed4fd96 AC |
1604 | /** |
1605 | * pci_rescan_bus - scan a PCI bus for devices. | |
1606 | * @bus: PCI bus to scan | |
1607 | * | |
1608 | * Scan a PCI bus and child buses for new devices, adds them, | |
1609 | * and enables them. | |
1610 | * | |
1611 | * Returns the max number of subordinate bus discovered. | |
1612 | */ | |
5446a6bd | 1613 | unsigned int __ref pci_rescan_bus(struct pci_bus *bus) |
3ed4fd96 AC |
1614 | { |
1615 | unsigned int max; | |
1616 | struct pci_dev *dev; | |
1617 | ||
1618 | max = pci_scan_child_bus(bus); | |
1619 | ||
705b1aaa | 1620 | down_read(&pci_bus_sem); |
3ed4fd96 AC |
1621 | list_for_each_entry(dev, &bus->devices, bus_list) |
1622 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE || | |
1623 | dev->hdr_type == PCI_HEADER_TYPE_CARDBUS) | |
1624 | if (dev->subordinate) | |
1625 | pci_bus_size_bridges(dev->subordinate); | |
705b1aaa | 1626 | up_read(&pci_bus_sem); |
3ed4fd96 AC |
1627 | |
1628 | pci_bus_assign_resources(bus); | |
1629 | pci_enable_bridges(bus); | |
1630 | pci_bus_add_devices(bus); | |
1631 | ||
1632 | return max; | |
1633 | } | |
1634 | EXPORT_SYMBOL_GPL(pci_rescan_bus); | |
1635 | ||
1da177e4 | 1636 | EXPORT_SYMBOL(pci_add_new_bus); |
1da177e4 LT |
1637 | EXPORT_SYMBOL(pci_scan_slot); |
1638 | EXPORT_SYMBOL(pci_scan_bridge); | |
1da177e4 LT |
1639 | EXPORT_SYMBOL_GPL(pci_scan_child_bus); |
1640 | #endif | |
6b4b78fe | 1641 | |
99178b03 | 1642 | static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b) |
6b4b78fe | 1643 | { |
99178b03 GKH |
1644 | const struct pci_dev *a = to_pci_dev(d_a); |
1645 | const struct pci_dev *b = to_pci_dev(d_b); | |
1646 | ||
6b4b78fe MD |
1647 | if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1; |
1648 | else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1; | |
1649 | ||
1650 | if (a->bus->number < b->bus->number) return -1; | |
1651 | else if (a->bus->number > b->bus->number) return 1; | |
1652 | ||
1653 | if (a->devfn < b->devfn) return -1; | |
1654 | else if (a->devfn > b->devfn) return 1; | |
1655 | ||
1656 | return 0; | |
1657 | } | |
1658 | ||
5ff580c1 | 1659 | void __init pci_sort_breadthfirst(void) |
6b4b78fe | 1660 | { |
99178b03 | 1661 | bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp); |
6b4b78fe | 1662 | } |