]>
Commit | Line | Data |
---|---|---|
b481de9c ZY |
1 | /****************************************************************************** |
2 | * | |
1f447808 | 3 | * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved. |
b481de9c ZY |
4 | * |
5 | * Portions of this file are derived from the ipw3945 project, as well | |
6 | * as portions of the ieee80211 subsystem header files. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or modify it | |
9 | * under the terms of version 2 of the GNU General Public License as | |
10 | * published by the Free Software Foundation. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, but WITHOUT | |
13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
15 | * more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License along with | |
18 | * this program; if not, write to the Free Software Foundation, Inc., | |
19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA | |
20 | * | |
21 | * The full GNU General Public License is included in this distribution in the | |
22 | * file called LICENSE. | |
23 | * | |
24 | * Contact Information: | |
759ef89f | 25 | * Intel Linux Wireless <[email protected]> |
b481de9c ZY |
26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
27 | * | |
28 | *****************************************************************************/ | |
29 | ||
c96c31e4 JP |
30 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
31 | ||
b481de9c ZY |
32 | #include <linux/kernel.h> |
33 | #include <linux/module.h> | |
b481de9c ZY |
34 | #include <linux/init.h> |
35 | #include <linux/pci.h> | |
1a7123cd | 36 | #include <linux/pci-aspm.h> |
5a0e3ad6 | 37 | #include <linux/slab.h> |
b481de9c ZY |
38 | #include <linux/dma-mapping.h> |
39 | #include <linux/delay.h> | |
d43c36dc | 40 | #include <linux/sched.h> |
b481de9c ZY |
41 | #include <linux/skbuff.h> |
42 | #include <linux/netdevice.h> | |
43 | #include <linux/wireless.h> | |
44 | #include <linux/firmware.h> | |
b481de9c ZY |
45 | #include <linux/etherdevice.h> |
46 | #include <linux/if_arp.h> | |
47 | ||
b481de9c ZY |
48 | #include <net/mac80211.h> |
49 | ||
50 | #include <asm/div64.h> | |
51 | ||
a3139c59 SO |
52 | #define DRV_NAME "iwlagn" |
53 | ||
6bc913bd | 54 | #include "iwl-eeprom.h" |
3e0d4cb1 | 55 | #include "iwl-dev.h" |
fee1247a | 56 | #include "iwl-core.h" |
3395f6e9 | 57 | #include "iwl-io.h" |
b481de9c | 58 | #include "iwl-helpers.h" |
6974e363 | 59 | #include "iwl-sta.h" |
0de76736 | 60 | #include "iwl-agn-calib.h" |
a1175124 | 61 | #include "iwl-agn.h" |
5ed540ae | 62 | #include "iwl-agn-led.h" |
b481de9c | 63 | |
416e1438 | 64 | |
b481de9c ZY |
65 | /****************************************************************************** |
66 | * | |
67 | * module boiler plate | |
68 | * | |
69 | ******************************************************************************/ | |
70 | ||
b481de9c ZY |
71 | /* |
72 | * module name, copyright, version, etc. | |
b481de9c | 73 | */ |
d783b061 | 74 | #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux" |
b481de9c | 75 | |
0a6857e7 | 76 | #ifdef CONFIG_IWLWIFI_DEBUG |
b481de9c ZY |
77 | #define VD "d" |
78 | #else | |
79 | #define VD | |
80 | #endif | |
81 | ||
81963d68 | 82 | #define DRV_VERSION IWLWIFI_VERSION VD |
b481de9c | 83 | |
b481de9c ZY |
84 | |
85 | MODULE_DESCRIPTION(DRV_DESCRIPTION); | |
86 | MODULE_VERSION(DRV_VERSION); | |
a7b75207 | 87 | MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR); |
b481de9c | 88 | MODULE_LICENSE("GPL"); |
4fc22b21 | 89 | MODULE_ALIAS("iwl4965"); |
b481de9c | 90 | |
bee008b7 | 91 | static int iwlagn_ant_coupling; |
f37837c9 | 92 | static bool iwlagn_bt_ch_announce = 1; |
bee008b7 | 93 | |
5b9f8cd3 | 94 | void iwl_update_chain_flags(struct iwl_priv *priv) |
5da4b55f | 95 | { |
246ed355 | 96 | struct iwl_rxon_context *ctx; |
5da4b55f | 97 | |
246ed355 JB |
98 | if (priv->cfg->ops->hcmd->set_rxon_chain) { |
99 | for_each_context(priv, ctx) { | |
100 | priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx); | |
6163a373 SZ |
101 | if (ctx->active.rx_chain != ctx->staging.rx_chain) |
102 | iwlcore_commit_rxon(priv, ctx); | |
246ed355 JB |
103 | } |
104 | } | |
5da4b55f MA |
105 | } |
106 | ||
fcab423d | 107 | static void iwl_clear_free_frames(struct iwl_priv *priv) |
b481de9c ZY |
108 | { |
109 | struct list_head *element; | |
110 | ||
e1623446 | 111 | IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n", |
b481de9c ZY |
112 | priv->frames_count); |
113 | ||
114 | while (!list_empty(&priv->free_frames)) { | |
115 | element = priv->free_frames.next; | |
116 | list_del(element); | |
fcab423d | 117 | kfree(list_entry(element, struct iwl_frame, list)); |
b481de9c ZY |
118 | priv->frames_count--; |
119 | } | |
120 | ||
121 | if (priv->frames_count) { | |
39aadf8c | 122 | IWL_WARN(priv, "%d frames still in use. Did we lose one?\n", |
b481de9c ZY |
123 | priv->frames_count); |
124 | priv->frames_count = 0; | |
125 | } | |
126 | } | |
127 | ||
fcab423d | 128 | static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv) |
b481de9c | 129 | { |
fcab423d | 130 | struct iwl_frame *frame; |
b481de9c ZY |
131 | struct list_head *element; |
132 | if (list_empty(&priv->free_frames)) { | |
133 | frame = kzalloc(sizeof(*frame), GFP_KERNEL); | |
134 | if (!frame) { | |
15b1687c | 135 | IWL_ERR(priv, "Could not allocate frame!\n"); |
b481de9c ZY |
136 | return NULL; |
137 | } | |
138 | ||
139 | priv->frames_count++; | |
140 | return frame; | |
141 | } | |
142 | ||
143 | element = priv->free_frames.next; | |
144 | list_del(element); | |
fcab423d | 145 | return list_entry(element, struct iwl_frame, list); |
b481de9c ZY |
146 | } |
147 | ||
fcab423d | 148 | static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame) |
b481de9c ZY |
149 | { |
150 | memset(frame, 0, sizeof(*frame)); | |
151 | list_add(&frame->list, &priv->free_frames); | |
152 | } | |
153 | ||
47ff65c4 | 154 | static u32 iwl_fill_beacon_frame(struct iwl_priv *priv, |
77834543 JB |
155 | struct ieee80211_hdr *hdr, |
156 | int left) | |
b481de9c | 157 | { |
77834543 JB |
158 | lockdep_assert_held(&priv->mutex); |
159 | ||
12e934dc | 160 | if (!priv->beacon_skb) |
b481de9c ZY |
161 | return 0; |
162 | ||
12e934dc | 163 | if (priv->beacon_skb->len > left) |
b481de9c ZY |
164 | return 0; |
165 | ||
12e934dc | 166 | memcpy(hdr, priv->beacon_skb->data, priv->beacon_skb->len); |
b481de9c | 167 | |
12e934dc | 168 | return priv->beacon_skb->len; |
b481de9c ZY |
169 | } |
170 | ||
47ff65c4 DH |
171 | /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */ |
172 | static void iwl_set_beacon_tim(struct iwl_priv *priv, | |
77834543 JB |
173 | struct iwl_tx_beacon_cmd *tx_beacon_cmd, |
174 | u8 *beacon, u32 frame_size) | |
47ff65c4 DH |
175 | { |
176 | u16 tim_idx; | |
177 | struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon; | |
178 | ||
179 | /* | |
180 | * The index is relative to frame start but we start looking at the | |
181 | * variable-length part of the beacon. | |
182 | */ | |
183 | tim_idx = mgmt->u.beacon.variable - beacon; | |
184 | ||
185 | /* Parse variable-length elements of beacon to find WLAN_EID_TIM */ | |
186 | while ((tim_idx < (frame_size - 2)) && | |
187 | (beacon[tim_idx] != WLAN_EID_TIM)) | |
188 | tim_idx += beacon[tim_idx+1] + 2; | |
189 | ||
190 | /* If TIM field was found, set variables */ | |
191 | if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) { | |
192 | tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx); | |
193 | tx_beacon_cmd->tim_size = beacon[tim_idx+1]; | |
194 | } else | |
195 | IWL_WARN(priv, "Unable to find TIM Element in beacon\n"); | |
196 | } | |
197 | ||
5b9f8cd3 | 198 | static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv, |
47ff65c4 | 199 | struct iwl_frame *frame) |
4bf64efd TW |
200 | { |
201 | struct iwl_tx_beacon_cmd *tx_beacon_cmd; | |
47ff65c4 DH |
202 | u32 frame_size; |
203 | u32 rate_flags; | |
204 | u32 rate; | |
205 | /* | |
206 | * We have to set up the TX command, the TX Beacon command, and the | |
207 | * beacon contents. | |
208 | */ | |
4bf64efd | 209 | |
76d04815 JB |
210 | lockdep_assert_held(&priv->mutex); |
211 | ||
212 | if (!priv->beacon_ctx) { | |
213 | IWL_ERR(priv, "trying to build beacon w/o beacon context!\n"); | |
950094cb | 214 | return 0; |
76d04815 JB |
215 | } |
216 | ||
47ff65c4 | 217 | /* Initialize memory */ |
4bf64efd TW |
218 | tx_beacon_cmd = &frame->u.beacon; |
219 | memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd)); | |
220 | ||
47ff65c4 | 221 | /* Set up TX beacon contents */ |
4bf64efd | 222 | frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame, |
4bf64efd | 223 | sizeof(frame->u) - sizeof(*tx_beacon_cmd)); |
47ff65c4 DH |
224 | if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE)) |
225 | return 0; | |
40bbfd4c JB |
226 | if (!frame_size) |
227 | return 0; | |
4bf64efd | 228 | |
47ff65c4 | 229 | /* Set up TX command fields */ |
4bf64efd | 230 | tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size); |
76d04815 | 231 | tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id; |
47ff65c4 DH |
232 | tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE; |
233 | tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK | | |
234 | TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK; | |
4bf64efd | 235 | |
47ff65c4 DH |
236 | /* Set up TX beacon command fields */ |
237 | iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame, | |
77834543 | 238 | frame_size); |
4bf64efd | 239 | |
47ff65c4 | 240 | /* Set up packet rate and flags */ |
76d04815 | 241 | rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx); |
0e1654fa JB |
242 | priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant, |
243 | priv->hw_params.valid_tx_ant); | |
47ff65c4 DH |
244 | rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant); |
245 | if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE)) | |
246 | rate_flags |= RATE_MCS_CCK_MSK; | |
247 | tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate, | |
248 | rate_flags); | |
4bf64efd TW |
249 | |
250 | return sizeof(*tx_beacon_cmd) + frame_size; | |
251 | } | |
2295c66b JB |
252 | |
253 | int iwlagn_send_beacon_cmd(struct iwl_priv *priv) | |
b481de9c | 254 | { |
fcab423d | 255 | struct iwl_frame *frame; |
b481de9c ZY |
256 | unsigned int frame_size; |
257 | int rc; | |
b481de9c | 258 | |
fcab423d | 259 | frame = iwl_get_free_frame(priv); |
b481de9c | 260 | if (!frame) { |
15b1687c | 261 | IWL_ERR(priv, "Could not obtain free frame buffer for beacon " |
b481de9c ZY |
262 | "command.\n"); |
263 | return -ENOMEM; | |
264 | } | |
265 | ||
47ff65c4 DH |
266 | frame_size = iwl_hw_get_beacon_cmd(priv, frame); |
267 | if (!frame_size) { | |
268 | IWL_ERR(priv, "Error configuring the beacon command\n"); | |
269 | iwl_free_frame(priv, frame); | |
270 | return -EINVAL; | |
271 | } | |
b481de9c | 272 | |
857485c0 | 273 | rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size, |
b481de9c ZY |
274 | &frame->u.cmd[0]); |
275 | ||
fcab423d | 276 | iwl_free_frame(priv, frame); |
b481de9c ZY |
277 | |
278 | return rc; | |
279 | } | |
280 | ||
7aaa1d79 SO |
281 | static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx) |
282 | { | |
283 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; | |
284 | ||
285 | dma_addr_t addr = get_unaligned_le32(&tb->lo); | |
286 | if (sizeof(dma_addr_t) > sizeof(u32)) | |
287 | addr |= | |
288 | ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16; | |
289 | ||
290 | return addr; | |
291 | } | |
292 | ||
293 | static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx) | |
294 | { | |
295 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; | |
296 | ||
297 | return le16_to_cpu(tb->hi_n_len) >> 4; | |
298 | } | |
299 | ||
300 | static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx, | |
301 | dma_addr_t addr, u16 len) | |
302 | { | |
303 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; | |
304 | u16 hi_n_len = len << 4; | |
305 | ||
306 | put_unaligned_le32(addr, &tb->lo); | |
307 | if (sizeof(dma_addr_t) > sizeof(u32)) | |
308 | hi_n_len |= ((addr >> 16) >> 16) & 0xF; | |
309 | ||
310 | tb->hi_n_len = cpu_to_le16(hi_n_len); | |
311 | ||
312 | tfd->num_tbs = idx + 1; | |
313 | } | |
314 | ||
315 | static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd) | |
316 | { | |
317 | return tfd->num_tbs & 0x1f; | |
318 | } | |
319 | ||
320 | /** | |
321 | * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr] | |
322 | * @priv - driver private data | |
323 | * @txq - tx queue | |
324 | * | |
325 | * Does NOT advance any TFD circular buffer read/write indexes | |
326 | * Does NOT free the TFD itself (which is within circular buffer) | |
327 | */ | |
328 | void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq) | |
329 | { | |
59606ffa | 330 | struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds; |
7aaa1d79 SO |
331 | struct iwl_tfd *tfd; |
332 | struct pci_dev *dev = priv->pci_dev; | |
333 | int index = txq->q.read_ptr; | |
334 | int i; | |
335 | int num_tbs; | |
336 | ||
337 | tfd = &tfd_tmp[index]; | |
338 | ||
339 | /* Sanity check on number of chunks */ | |
340 | num_tbs = iwl_tfd_get_num_tbs(tfd); | |
341 | ||
342 | if (num_tbs >= IWL_NUM_OF_TBS) { | |
343 | IWL_ERR(priv, "Too many chunks: %i\n", num_tbs); | |
344 | /* @todo issue fatal error, it is quite serious situation */ | |
345 | return; | |
346 | } | |
347 | ||
348 | /* Unmap tx_cmd */ | |
349 | if (num_tbs) | |
350 | pci_unmap_single(dev, | |
2e724443 FT |
351 | dma_unmap_addr(&txq->meta[index], mapping), |
352 | dma_unmap_len(&txq->meta[index], len), | |
96891cee | 353 | PCI_DMA_BIDIRECTIONAL); |
7aaa1d79 SO |
354 | |
355 | /* Unmap chunks, if any. */ | |
ff0d91c3 | 356 | for (i = 1; i < num_tbs; i++) |
7aaa1d79 SO |
357 | pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i), |
358 | iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE); | |
359 | ||
ff0d91c3 JB |
360 | /* free SKB */ |
361 | if (txq->txb) { | |
362 | struct sk_buff *skb; | |
6f80240e | 363 | |
ff0d91c3 | 364 | skb = txq->txb[txq->q.read_ptr].skb; |
6f80240e | 365 | |
ff0d91c3 JB |
366 | /* can be called from irqs-disabled context */ |
367 | if (skb) { | |
368 | dev_kfree_skb_any(skb); | |
369 | txq->txb[txq->q.read_ptr].skb = NULL; | |
7aaa1d79 SO |
370 | } |
371 | } | |
372 | } | |
373 | ||
374 | int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv, | |
375 | struct iwl_tx_queue *txq, | |
376 | dma_addr_t addr, u16 len, | |
377 | u8 reset, u8 pad) | |
378 | { | |
379 | struct iwl_queue *q; | |
59606ffa | 380 | struct iwl_tfd *tfd, *tfd_tmp; |
7aaa1d79 SO |
381 | u32 num_tbs; |
382 | ||
383 | q = &txq->q; | |
59606ffa SO |
384 | tfd_tmp = (struct iwl_tfd *)txq->tfds; |
385 | tfd = &tfd_tmp[q->write_ptr]; | |
7aaa1d79 SO |
386 | |
387 | if (reset) | |
388 | memset(tfd, 0, sizeof(*tfd)); | |
389 | ||
390 | num_tbs = iwl_tfd_get_num_tbs(tfd); | |
391 | ||
392 | /* Each TFD can point to a maximum 20 Tx buffers */ | |
393 | if (num_tbs >= IWL_NUM_OF_TBS) { | |
394 | IWL_ERR(priv, "Error can not send more than %d chunks\n", | |
395 | IWL_NUM_OF_TBS); | |
396 | return -EINVAL; | |
397 | } | |
398 | ||
399 | BUG_ON(addr & ~DMA_BIT_MASK(36)); | |
400 | if (unlikely(addr & ~IWL_TX_DMA_MASK)) | |
401 | IWL_ERR(priv, "Unaligned address = %llx\n", | |
402 | (unsigned long long)addr); | |
403 | ||
404 | iwl_tfd_set_tb(tfd, num_tbs, addr, len); | |
405 | ||
406 | return 0; | |
407 | } | |
408 | ||
a8e74e27 SO |
409 | /* |
410 | * Tell nic where to find circular buffer of Tx Frame Descriptors for | |
411 | * given Tx queue, and enable the DMA channel used for that queue. | |
412 | * | |
413 | * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA | |
414 | * channels supported in hardware. | |
415 | */ | |
416 | int iwl_hw_tx_queue_init(struct iwl_priv *priv, | |
417 | struct iwl_tx_queue *txq) | |
418 | { | |
a8e74e27 SO |
419 | int txq_id = txq->q.id; |
420 | ||
a8e74e27 SO |
421 | /* Circular buffer (TFD queue in DRAM) physical base address */ |
422 | iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id), | |
423 | txq->q.dma_addr >> 8); | |
424 | ||
a8e74e27 SO |
425 | return 0; |
426 | } | |
427 | ||
b481de9c ZY |
428 | /****************************************************************************** |
429 | * | |
430 | * Generic RX handler implementations | |
431 | * | |
432 | ******************************************************************************/ | |
885ba202 TW |
433 | static void iwl_rx_reply_alive(struct iwl_priv *priv, |
434 | struct iwl_rx_mem_buffer *rxb) | |
b481de9c | 435 | { |
2f301227 | 436 | struct iwl_rx_packet *pkt = rxb_addr(rxb); |
885ba202 | 437 | struct iwl_alive_resp *palive; |
b481de9c ZY |
438 | struct delayed_work *pwork; |
439 | ||
440 | palive = &pkt->u.alive_frame; | |
441 | ||
e1623446 | 442 | IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision " |
b481de9c ZY |
443 | "0x%01X 0x%01X\n", |
444 | palive->is_valid, palive->ver_type, | |
445 | palive->ver_subtype); | |
446 | ||
447 | if (palive->ver_subtype == INITIALIZE_SUBTYPE) { | |
e1623446 | 448 | IWL_DEBUG_INFO(priv, "Initialization Alive received.\n"); |
b481de9c ZY |
449 | memcpy(&priv->card_alive_init, |
450 | &pkt->u.alive_frame, | |
885ba202 | 451 | sizeof(struct iwl_init_alive_resp)); |
b481de9c ZY |
452 | pwork = &priv->init_alive_start; |
453 | } else { | |
e1623446 | 454 | IWL_DEBUG_INFO(priv, "Runtime Alive received.\n"); |
b481de9c | 455 | memcpy(&priv->card_alive, &pkt->u.alive_frame, |
885ba202 | 456 | sizeof(struct iwl_alive_resp)); |
b481de9c ZY |
457 | pwork = &priv->alive_start; |
458 | } | |
459 | ||
460 | /* We delay the ALIVE response by 5ms to | |
461 | * give the HW RF Kill time to activate... */ | |
462 | if (palive->is_valid == UCODE_VALID_OK) | |
463 | queue_delayed_work(priv->workqueue, pwork, | |
464 | msecs_to_jiffies(5)); | |
465 | else | |
39aadf8c | 466 | IWL_WARN(priv, "uCode did not respond OK.\n"); |
b481de9c ZY |
467 | } |
468 | ||
5b9f8cd3 | 469 | static void iwl_bg_beacon_update(struct work_struct *work) |
b481de9c | 470 | { |
c79dd5b5 TW |
471 | struct iwl_priv *priv = |
472 | container_of(work, struct iwl_priv, beacon_update); | |
b481de9c ZY |
473 | struct sk_buff *beacon; |
474 | ||
76d04815 JB |
475 | mutex_lock(&priv->mutex); |
476 | if (!priv->beacon_ctx) { | |
477 | IWL_ERR(priv, "updating beacon w/o beacon context!\n"); | |
478 | goto out; | |
479 | } | |
b481de9c | 480 | |
60744f62 JB |
481 | if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) { |
482 | /* | |
483 | * The ucode will send beacon notifications even in | |
484 | * IBSS mode, but we don't want to process them. But | |
485 | * we need to defer the type check to here due to | |
486 | * requiring locking around the beacon_ctx access. | |
487 | */ | |
488 | goto out; | |
489 | } | |
490 | ||
76d04815 JB |
491 | /* Pull updated AP beacon from mac80211. will fail if not in AP mode */ |
492 | beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif); | |
b481de9c | 493 | if (!beacon) { |
77834543 | 494 | IWL_ERR(priv, "update beacon failed -- keeping old\n"); |
76d04815 | 495 | goto out; |
b481de9c ZY |
496 | } |
497 | ||
b481de9c | 498 | /* new beacon skb is allocated every time; dispose previous.*/ |
77834543 | 499 | dev_kfree_skb(priv->beacon_skb); |
b481de9c | 500 | |
12e934dc | 501 | priv->beacon_skb = beacon; |
b481de9c | 502 | |
2295c66b | 503 | iwlagn_send_beacon_cmd(priv); |
76d04815 JB |
504 | out: |
505 | mutex_unlock(&priv->mutex); | |
b481de9c ZY |
506 | } |
507 | ||
fbba9410 WYG |
508 | static void iwl_bg_bt_runtime_config(struct work_struct *work) |
509 | { | |
510 | struct iwl_priv *priv = | |
511 | container_of(work, struct iwl_priv, bt_runtime_config); | |
512 | ||
513 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
514 | return; | |
515 | ||
516 | /* dont send host command if rf-kill is on */ | |
517 | if (!iwl_is_ready_rf(priv)) | |
518 | return; | |
519 | priv->cfg->ops->hcmd->send_bt_config(priv); | |
520 | } | |
521 | ||
bee008b7 WYG |
522 | static void iwl_bg_bt_full_concurrency(struct work_struct *work) |
523 | { | |
524 | struct iwl_priv *priv = | |
525 | container_of(work, struct iwl_priv, bt_full_concurrency); | |
246ed355 | 526 | struct iwl_rxon_context *ctx; |
bee008b7 WYG |
527 | |
528 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
529 | return; | |
530 | ||
531 | /* dont send host command if rf-kill is on */ | |
532 | if (!iwl_is_ready_rf(priv)) | |
533 | return; | |
534 | ||
535 | IWL_DEBUG_INFO(priv, "BT coex in %s mode\n", | |
536 | priv->bt_full_concurrent ? | |
537 | "full concurrency" : "3-wire"); | |
538 | ||
539 | /* | |
540 | * LQ & RXON updated cmds must be sent before BT Config cmd | |
541 | * to avoid 3-wire collisions | |
542 | */ | |
246ed355 JB |
543 | mutex_lock(&priv->mutex); |
544 | for_each_context(priv, ctx) { | |
545 | if (priv->cfg->ops->hcmd->set_rxon_chain) | |
546 | priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx); | |
547 | iwlcore_commit_rxon(priv, ctx); | |
548 | } | |
549 | mutex_unlock(&priv->mutex); | |
bee008b7 WYG |
550 | |
551 | priv->cfg->ops->hcmd->send_bt_config(priv); | |
552 | } | |
553 | ||
4e39317d | 554 | /** |
5b9f8cd3 | 555 | * iwl_bg_statistics_periodic - Timer callback to queue statistics |
4e39317d EG |
556 | * |
557 | * This callback is provided in order to send a statistics request. | |
558 | * | |
559 | * This timer function is continually reset to execute within | |
560 | * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION | |
561 | * was received. We need to ensure we receive the statistics in order | |
562 | * to update the temperature used for calibrating the TXPOWER. | |
563 | */ | |
5b9f8cd3 | 564 | static void iwl_bg_statistics_periodic(unsigned long data) |
4e39317d EG |
565 | { |
566 | struct iwl_priv *priv = (struct iwl_priv *)data; | |
567 | ||
568 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
569 | return; | |
570 | ||
61780ee3 MA |
571 | /* dont send host command if rf-kill is on */ |
572 | if (!iwl_is_ready_rf(priv)) | |
573 | return; | |
574 | ||
ef8d5529 | 575 | iwl_send_statistics_request(priv, CMD_ASYNC, false); |
4e39317d EG |
576 | } |
577 | ||
a9e1cb6a WYG |
578 | |
579 | static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base, | |
580 | u32 start_idx, u32 num_events, | |
581 | u32 mode) | |
582 | { | |
583 | u32 i; | |
584 | u32 ptr; /* SRAM byte address of log data */ | |
585 | u32 ev, time, data; /* event log data */ | |
586 | unsigned long reg_flags; | |
587 | ||
588 | if (mode == 0) | |
589 | ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32)); | |
590 | else | |
591 | ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32)); | |
592 | ||
593 | /* Make sure device is powered up for SRAM reads */ | |
594 | spin_lock_irqsave(&priv->reg_lock, reg_flags); | |
595 | if (iwl_grab_nic_access(priv)) { | |
596 | spin_unlock_irqrestore(&priv->reg_lock, reg_flags); | |
597 | return; | |
598 | } | |
599 | ||
600 | /* Set starting address; reads will auto-increment */ | |
601 | _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr); | |
602 | rmb(); | |
603 | ||
604 | /* | |
605 | * "time" is actually "data" for mode 0 (no timestamp). | |
606 | * place event id # at far right for easier visual parsing. | |
607 | */ | |
608 | for (i = 0; i < num_events; i++) { | |
609 | ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT); | |
610 | time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT); | |
611 | if (mode == 0) { | |
612 | trace_iwlwifi_dev_ucode_cont_event(priv, | |
613 | 0, time, ev); | |
614 | } else { | |
615 | data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT); | |
616 | trace_iwlwifi_dev_ucode_cont_event(priv, | |
617 | time, data, ev); | |
618 | } | |
619 | } | |
620 | /* Allow device to power down */ | |
621 | iwl_release_nic_access(priv); | |
622 | spin_unlock_irqrestore(&priv->reg_lock, reg_flags); | |
623 | } | |
624 | ||
875295f1 | 625 | static void iwl_continuous_event_trace(struct iwl_priv *priv) |
a9e1cb6a WYG |
626 | { |
627 | u32 capacity; /* event log capacity in # entries */ | |
628 | u32 base; /* SRAM byte address of event log header */ | |
629 | u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */ | |
630 | u32 num_wraps; /* # times uCode wrapped to top of log */ | |
631 | u32 next_entry; /* index of next entry to be written by uCode */ | |
632 | ||
633 | if (priv->ucode_type == UCODE_INIT) | |
634 | base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr); | |
635 | else | |
636 | base = le32_to_cpu(priv->card_alive.log_event_table_ptr); | |
637 | if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) { | |
638 | capacity = iwl_read_targ_mem(priv, base); | |
639 | num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32))); | |
640 | mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32))); | |
641 | next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32))); | |
642 | } else | |
643 | return; | |
644 | ||
645 | if (num_wraps == priv->event_log.num_wraps) { | |
646 | iwl_print_cont_event_trace(priv, | |
647 | base, priv->event_log.next_entry, | |
648 | next_entry - priv->event_log.next_entry, | |
649 | mode); | |
650 | priv->event_log.non_wraps_count++; | |
651 | } else { | |
652 | if ((num_wraps - priv->event_log.num_wraps) > 1) | |
653 | priv->event_log.wraps_more_count++; | |
654 | else | |
655 | priv->event_log.wraps_once_count++; | |
656 | trace_iwlwifi_dev_ucode_wrap_event(priv, | |
657 | num_wraps - priv->event_log.num_wraps, | |
658 | next_entry, priv->event_log.next_entry); | |
659 | if (next_entry < priv->event_log.next_entry) { | |
660 | iwl_print_cont_event_trace(priv, base, | |
661 | priv->event_log.next_entry, | |
662 | capacity - priv->event_log.next_entry, | |
663 | mode); | |
664 | ||
665 | iwl_print_cont_event_trace(priv, base, 0, | |
666 | next_entry, mode); | |
667 | } else { | |
668 | iwl_print_cont_event_trace(priv, base, | |
669 | next_entry, capacity - next_entry, | |
670 | mode); | |
671 | ||
672 | iwl_print_cont_event_trace(priv, base, 0, | |
673 | next_entry, mode); | |
674 | } | |
675 | } | |
676 | priv->event_log.num_wraps = num_wraps; | |
677 | priv->event_log.next_entry = next_entry; | |
678 | } | |
679 | ||
680 | /** | |
681 | * iwl_bg_ucode_trace - Timer callback to log ucode event | |
682 | * | |
683 | * The timer is continually set to execute every | |
684 | * UCODE_TRACE_PERIOD milliseconds after the last timer expired | |
685 | * this function is to perform continuous uCode event logging operation | |
686 | * if enabled | |
687 | */ | |
688 | static void iwl_bg_ucode_trace(unsigned long data) | |
689 | { | |
690 | struct iwl_priv *priv = (struct iwl_priv *)data; | |
691 | ||
692 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
693 | return; | |
694 | ||
695 | if (priv->event_log.ucode_trace) { | |
696 | iwl_continuous_event_trace(priv); | |
697 | /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */ | |
698 | mod_timer(&priv->ucode_trace, | |
699 | jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD)); | |
700 | } | |
701 | } | |
702 | ||
5b9f8cd3 | 703 | static void iwl_rx_beacon_notif(struct iwl_priv *priv, |
a55360e4 | 704 | struct iwl_rx_mem_buffer *rxb) |
b481de9c | 705 | { |
2f301227 | 706 | struct iwl_rx_packet *pkt = rxb_addr(rxb); |
2aa6ab86 TW |
707 | struct iwl4965_beacon_notif *beacon = |
708 | (struct iwl4965_beacon_notif *)pkt->u.raw; | |
a85d7cca | 709 | #ifdef CONFIG_IWLWIFI_DEBUG |
e7d326ac | 710 | u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags); |
b481de9c | 711 | |
e1623446 | 712 | IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d " |
b481de9c | 713 | "tsf %d %d rate %d\n", |
25a6572c | 714 | le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK, |
b481de9c ZY |
715 | beacon->beacon_notify_hdr.failure_frame, |
716 | le32_to_cpu(beacon->ibss_mgr_status), | |
717 | le32_to_cpu(beacon->high_tsf), | |
718 | le32_to_cpu(beacon->low_tsf), rate); | |
719 | #endif | |
720 | ||
a85d7cca JB |
721 | priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status); |
722 | ||
60744f62 | 723 | if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) |
b481de9c ZY |
724 | queue_work(priv->workqueue, &priv->beacon_update); |
725 | } | |
726 | ||
b481de9c ZY |
727 | /* Handle notification from uCode that card's power state is changing |
728 | * due to software, hardware, or critical temperature RFKILL */ | |
5b9f8cd3 | 729 | static void iwl_rx_card_state_notif(struct iwl_priv *priv, |
a55360e4 | 730 | struct iwl_rx_mem_buffer *rxb) |
b481de9c | 731 | { |
2f301227 | 732 | struct iwl_rx_packet *pkt = rxb_addr(rxb); |
b481de9c ZY |
733 | u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags); |
734 | unsigned long status = priv->status; | |
735 | ||
3a41bbd5 | 736 | IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n", |
b481de9c | 737 | (flags & HW_CARD_DISABLED) ? "Kill" : "On", |
3a41bbd5 WYG |
738 | (flags & SW_CARD_DISABLED) ? "Kill" : "On", |
739 | (flags & CT_CARD_DISABLED) ? | |
740 | "Reached" : "Not reached"); | |
b481de9c ZY |
741 | |
742 | if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED | | |
3a41bbd5 | 743 | CT_CARD_DISABLED)) { |
b481de9c | 744 | |
3395f6e9 | 745 | iwl_write32(priv, CSR_UCODE_DRV_GP1_SET, |
b481de9c ZY |
746 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
747 | ||
a8b50a0a MA |
748 | iwl_write_direct32(priv, HBUS_TARG_MBX_C, |
749 | HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED); | |
b481de9c ZY |
750 | |
751 | if (!(flags & RXON_CARD_DISABLED)) { | |
3395f6e9 | 752 | iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, |
b481de9c | 753 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
a8b50a0a | 754 | iwl_write_direct32(priv, HBUS_TARG_MBX_C, |
b481de9c | 755 | HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED); |
b481de9c | 756 | } |
3a41bbd5 | 757 | if (flags & CT_CARD_DISABLED) |
39b73fb1 | 758 | iwl_tt_enter_ct_kill(priv); |
b481de9c | 759 | } |
3a41bbd5 | 760 | if (!(flags & CT_CARD_DISABLED)) |
39b73fb1 | 761 | iwl_tt_exit_ct_kill(priv); |
b481de9c ZY |
762 | |
763 | if (flags & HW_CARD_DISABLED) | |
764 | set_bit(STATUS_RF_KILL_HW, &priv->status); | |
765 | else | |
766 | clear_bit(STATUS_RF_KILL_HW, &priv->status); | |
767 | ||
768 | ||
b481de9c | 769 | if (!(flags & RXON_CARD_DISABLED)) |
2a421b91 | 770 | iwl_scan_cancel(priv); |
b481de9c ZY |
771 | |
772 | if ((test_bit(STATUS_RF_KILL_HW, &status) != | |
a60e77e5 JB |
773 | test_bit(STATUS_RF_KILL_HW, &priv->status))) |
774 | wiphy_rfkill_set_hw_state(priv->hw->wiphy, | |
775 | test_bit(STATUS_RF_KILL_HW, &priv->status)); | |
b481de9c ZY |
776 | else |
777 | wake_up_interruptible(&priv->wait_command_queue); | |
778 | } | |
779 | ||
65550636 WYG |
780 | static void iwl_bg_tx_flush(struct work_struct *work) |
781 | { | |
782 | struct iwl_priv *priv = | |
783 | container_of(work, struct iwl_priv, tx_flush); | |
784 | ||
785 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
786 | return; | |
787 | ||
788 | /* do nothing if rf-kill is on */ | |
789 | if (!iwl_is_ready_rf(priv)) | |
790 | return; | |
791 | ||
792 | if (priv->cfg->ops->lib->txfifo_flush) { | |
793 | IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n"); | |
794 | iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL); | |
795 | } | |
796 | } | |
797 | ||
b481de9c | 798 | /** |
5b9f8cd3 | 799 | * iwl_setup_rx_handlers - Initialize Rx handler callbacks |
b481de9c ZY |
800 | * |
801 | * Setup the RX handlers for each of the reply types sent from the uCode | |
802 | * to the host. | |
803 | * | |
804 | * This function chains into the hardware specific files for them to setup | |
805 | * any hardware specific handlers as well. | |
806 | */ | |
653fa4a0 | 807 | static void iwl_setup_rx_handlers(struct iwl_priv *priv) |
b481de9c | 808 | { |
885ba202 | 809 | priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive; |
5b9f8cd3 EG |
810 | priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error; |
811 | priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa; | |
81963d68 RC |
812 | priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] = |
813 | iwl_rx_spectrum_measure_notif; | |
5b9f8cd3 | 814 | priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif; |
b481de9c | 815 | priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] = |
5b9f8cd3 EG |
816 | iwl_rx_pm_debug_statistics_notif; |
817 | priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif; | |
b481de9c | 818 | |
9fbab516 BC |
819 | /* |
820 | * The same handler is used for both the REPLY to a discrete | |
821 | * statistics request from the host as well as for the periodic | |
822 | * statistics notifications (after received beacons) from the uCode. | |
b481de9c | 823 | */ |
ef8d5529 | 824 | priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics; |
8f91aecb | 825 | priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics; |
2a421b91 TW |
826 | |
827 | iwl_setup_rx_scan_handlers(priv); | |
828 | ||
37a44211 | 829 | /* status change handler */ |
5b9f8cd3 | 830 | priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif; |
b481de9c | 831 | |
c1354754 TW |
832 | priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] = |
833 | iwl_rx_missed_beacon_notif; | |
37a44211 | 834 | /* Rx handlers */ |
8d801080 WYG |
835 | priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy; |
836 | priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx; | |
653fa4a0 | 837 | /* block ack */ |
74bcdb33 | 838 | priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba; |
9fbab516 | 839 | /* Set up hardware specific Rx handlers */ |
d4789efe | 840 | priv->cfg->ops->lib->rx_handler_setup(priv); |
b481de9c ZY |
841 | } |
842 | ||
b481de9c | 843 | /** |
a55360e4 | 844 | * iwl_rx_handle - Main entry function for receiving responses from uCode |
b481de9c ZY |
845 | * |
846 | * Uses the priv->rx_handlers callback function array to invoke | |
847 | * the appropriate handlers, including command responses, | |
848 | * frame-received notifications, and other notifications. | |
849 | */ | |
f945f108 | 850 | static void iwl_rx_handle(struct iwl_priv *priv) |
b481de9c | 851 | { |
a55360e4 | 852 | struct iwl_rx_mem_buffer *rxb; |
db11d634 | 853 | struct iwl_rx_packet *pkt; |
a55360e4 | 854 | struct iwl_rx_queue *rxq = &priv->rxq; |
b481de9c ZY |
855 | u32 r, i; |
856 | int reclaim; | |
857 | unsigned long flags; | |
5c0eef96 | 858 | u8 fill_rx = 0; |
d68ab680 | 859 | u32 count = 8; |
4752c93c | 860 | int total_empty; |
b481de9c | 861 | |
6440adb5 BC |
862 | /* uCode's read index (stored in shared DRAM) indicates the last Rx |
863 | * buffer that the driver may process (last buffer filled by ucode). */ | |
8d86422a | 864 | r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF; |
b481de9c ZY |
865 | i = rxq->read; |
866 | ||
867 | /* Rx interrupt, but nothing sent from uCode */ | |
868 | if (i == r) | |
e1623446 | 869 | IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i); |
b481de9c | 870 | |
4752c93c | 871 | /* calculate total frames need to be restock after handling RX */ |
7300515d | 872 | total_empty = r - rxq->write_actual; |
4752c93c MA |
873 | if (total_empty < 0) |
874 | total_empty += RX_QUEUE_SIZE; | |
875 | ||
876 | if (total_empty > (RX_QUEUE_SIZE / 2)) | |
5c0eef96 MA |
877 | fill_rx = 1; |
878 | ||
b481de9c | 879 | while (i != r) { |
f4989d9b JB |
880 | int len; |
881 | ||
b481de9c ZY |
882 | rxb = rxq->queue[i]; |
883 | ||
9fbab516 | 884 | /* If an RXB doesn't have a Rx queue slot associated with it, |
b481de9c ZY |
885 | * then a bug has been introduced in the queue refilling |
886 | * routines -- catch it here */ | |
887 | BUG_ON(rxb == NULL); | |
888 | ||
889 | rxq->queue[i] = NULL; | |
890 | ||
2f301227 ZY |
891 | pci_unmap_page(priv->pci_dev, rxb->page_dma, |
892 | PAGE_SIZE << priv->hw_params.rx_page_order, | |
893 | PCI_DMA_FROMDEVICE); | |
894 | pkt = rxb_addr(rxb); | |
b481de9c | 895 | |
f4989d9b JB |
896 | len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK; |
897 | len += sizeof(u32); /* account for status word */ | |
898 | trace_iwlwifi_dev_rx(priv, pkt, len); | |
be1a71a1 | 899 | |
b481de9c ZY |
900 | /* Reclaim a command buffer only if this packet is a response |
901 | * to a (driver-originated) command. | |
902 | * If the packet (e.g. Rx frame) originated from uCode, | |
903 | * there is no command buffer to reclaim. | |
904 | * Ucode should set SEQ_RX_FRAME bit if ucode-originated, | |
905 | * but apparently a few don't get set; catch them here. */ | |
906 | reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) && | |
907 | (pkt->hdr.cmd != REPLY_RX_PHY_CMD) && | |
857485c0 | 908 | (pkt->hdr.cmd != REPLY_RX) && |
7dddaf1a | 909 | (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) && |
cfe01709 | 910 | (pkt->hdr.cmd != REPLY_COMPRESSED_BA) && |
b481de9c ZY |
911 | (pkt->hdr.cmd != STATISTICS_NOTIFICATION) && |
912 | (pkt->hdr.cmd != REPLY_TX); | |
913 | ||
7194207c JB |
914 | /* |
915 | * Do the notification wait before RX handlers so | |
916 | * even if the RX handler consumes the RXB we have | |
917 | * access to it in the notification wait entry. | |
918 | */ | |
919 | if (!list_empty(&priv->_agn.notif_waits)) { | |
920 | struct iwl_notification_wait *w; | |
921 | ||
922 | spin_lock(&priv->_agn.notif_wait_lock); | |
923 | list_for_each_entry(w, &priv->_agn.notif_waits, list) { | |
924 | if (w->cmd == pkt->hdr.cmd) { | |
925 | w->triggered = true; | |
926 | if (w->fn) | |
927 | w->fn(priv, pkt); | |
928 | } | |
929 | } | |
930 | spin_unlock(&priv->_agn.notif_wait_lock); | |
931 | ||
932 | wake_up_all(&priv->_agn.notif_waitq); | |
933 | } | |
934 | ||
b481de9c ZY |
935 | /* Based on type of command response or notification, |
936 | * handle those that need handling via function in | |
5b9f8cd3 | 937 | * rx_handlers table. See iwl_setup_rx_handlers() */ |
b481de9c | 938 | if (priv->rx_handlers[pkt->hdr.cmd]) { |
e1623446 | 939 | IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r, |
f3d67999 | 940 | i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd); |
a83b9141 | 941 | priv->isr_stats.rx_handlers[pkt->hdr.cmd]++; |
29b1b268 | 942 | priv->rx_handlers[pkt->hdr.cmd] (priv, rxb); |
b481de9c ZY |
943 | } else { |
944 | /* No handling needed */ | |
e1623446 | 945 | IWL_DEBUG_RX(priv, |
b481de9c ZY |
946 | "r %d i %d No handler needed for %s, 0x%02x\n", |
947 | r, i, get_cmd_string(pkt->hdr.cmd), | |
948 | pkt->hdr.cmd); | |
949 | } | |
950 | ||
29b1b268 ZY |
951 | /* |
952 | * XXX: After here, we should always check rxb->page | |
953 | * against NULL before touching it or its virtual | |
954 | * memory (pkt). Because some rx_handler might have | |
955 | * already taken or freed the pages. | |
956 | */ | |
957 | ||
b481de9c | 958 | if (reclaim) { |
2f301227 ZY |
959 | /* Invoke any callbacks, transfer the buffer to caller, |
960 | * and fire off the (possibly) blocking iwl_send_cmd() | |
b481de9c | 961 | * as we reclaim the driver command queue */ |
29b1b268 | 962 | if (rxb->page) |
17b88929 | 963 | iwl_tx_cmd_complete(priv, rxb); |
b481de9c | 964 | else |
39aadf8c | 965 | IWL_WARN(priv, "Claim null rxb?\n"); |
b481de9c ZY |
966 | } |
967 | ||
7300515d ZY |
968 | /* Reuse the page if possible. For notification packets and |
969 | * SKBs that fail to Rx correctly, add them back into the | |
970 | * rx_free list for reuse later. */ | |
971 | spin_lock_irqsave(&rxq->lock, flags); | |
2f301227 | 972 | if (rxb->page != NULL) { |
7300515d ZY |
973 | rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page, |
974 | 0, PAGE_SIZE << priv->hw_params.rx_page_order, | |
975 | PCI_DMA_FROMDEVICE); | |
976 | list_add_tail(&rxb->list, &rxq->rx_free); | |
977 | rxq->free_count++; | |
978 | } else | |
979 | list_add_tail(&rxb->list, &rxq->rx_used); | |
b481de9c | 980 | |
b481de9c | 981 | spin_unlock_irqrestore(&rxq->lock, flags); |
7300515d | 982 | |
b481de9c | 983 | i = (i + 1) & RX_QUEUE_MASK; |
5c0eef96 MA |
984 | /* If there are a lot of unused frames, |
985 | * restock the Rx queue so ucode wont assert. */ | |
986 | if (fill_rx) { | |
987 | count++; | |
988 | if (count >= 8) { | |
7300515d | 989 | rxq->read = i; |
54b81550 | 990 | iwlagn_rx_replenish_now(priv); |
5c0eef96 MA |
991 | count = 0; |
992 | } | |
993 | } | |
b481de9c ZY |
994 | } |
995 | ||
996 | /* Backtrack one entry */ | |
7300515d | 997 | rxq->read = i; |
4752c93c | 998 | if (fill_rx) |
54b81550 | 999 | iwlagn_rx_replenish_now(priv); |
4752c93c | 1000 | else |
54b81550 | 1001 | iwlagn_rx_queue_restock(priv); |
a55360e4 | 1002 | } |
a55360e4 | 1003 | |
0359facc MA |
1004 | /* call this function to flush any scheduled tasklet */ |
1005 | static inline void iwl_synchronize_irq(struct iwl_priv *priv) | |
1006 | { | |
a96a27f9 | 1007 | /* wait to make sure we flush pending tasklet*/ |
0359facc MA |
1008 | synchronize_irq(priv->pci_dev->irq); |
1009 | tasklet_kill(&priv->irq_tasklet); | |
1010 | } | |
1011 | ||
ef850d7c | 1012 | static void iwl_irq_tasklet_legacy(struct iwl_priv *priv) |
b481de9c ZY |
1013 | { |
1014 | u32 inta, handled = 0; | |
1015 | u32 inta_fh; | |
1016 | unsigned long flags; | |
c2e61da2 | 1017 | u32 i; |
0a6857e7 | 1018 | #ifdef CONFIG_IWLWIFI_DEBUG |
b481de9c ZY |
1019 | u32 inta_mask; |
1020 | #endif | |
1021 | ||
1022 | spin_lock_irqsave(&priv->lock, flags); | |
1023 | ||
1024 | /* Ack/clear/reset pending uCode interrupts. | |
1025 | * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS, | |
1026 | * and will clear only when CSR_FH_INT_STATUS gets cleared. */ | |
3395f6e9 TW |
1027 | inta = iwl_read32(priv, CSR_INT); |
1028 | iwl_write32(priv, CSR_INT, inta); | |
b481de9c ZY |
1029 | |
1030 | /* Ack/clear/reset pending flow-handler (DMA) interrupts. | |
1031 | * Any new interrupts that happen after this, either while we're | |
1032 | * in this tasklet, or later, will show up in next ISR/tasklet. */ | |
3395f6e9 TW |
1033 | inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS); |
1034 | iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh); | |
b481de9c | 1035 | |
0a6857e7 | 1036 | #ifdef CONFIG_IWLWIFI_DEBUG |
3d816c77 | 1037 | if (iwl_get_debug_level(priv) & IWL_DL_ISR) { |
9fbab516 | 1038 | /* just for debug */ |
3395f6e9 | 1039 | inta_mask = iwl_read32(priv, CSR_INT_MASK); |
e1623446 | 1040 | IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", |
b481de9c ZY |
1041 | inta, inta_mask, inta_fh); |
1042 | } | |
1043 | #endif | |
1044 | ||
2f301227 ZY |
1045 | spin_unlock_irqrestore(&priv->lock, flags); |
1046 | ||
b481de9c ZY |
1047 | /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not |
1048 | * atomic, make sure that inta covers all the interrupts that | |
1049 | * we've discovered, even if FH interrupt came in just after | |
1050 | * reading CSR_INT. */ | |
6f83eaa1 | 1051 | if (inta_fh & CSR49_FH_INT_RX_MASK) |
b481de9c | 1052 | inta |= CSR_INT_BIT_FH_RX; |
6f83eaa1 | 1053 | if (inta_fh & CSR49_FH_INT_TX_MASK) |
b481de9c ZY |
1054 | inta |= CSR_INT_BIT_FH_TX; |
1055 | ||
1056 | /* Now service all interrupt bits discovered above. */ | |
1057 | if (inta & CSR_INT_BIT_HW_ERR) { | |
58dba728 | 1058 | IWL_ERR(priv, "Hardware error detected. Restarting.\n"); |
b481de9c ZY |
1059 | |
1060 | /* Tell the device to stop sending interrupts */ | |
5b9f8cd3 | 1061 | iwl_disable_interrupts(priv); |
b481de9c | 1062 | |
a83b9141 | 1063 | priv->isr_stats.hw++; |
5b9f8cd3 | 1064 | iwl_irq_handle_error(priv); |
b481de9c ZY |
1065 | |
1066 | handled |= CSR_INT_BIT_HW_ERR; | |
1067 | ||
b481de9c ZY |
1068 | return; |
1069 | } | |
1070 | ||
0a6857e7 | 1071 | #ifdef CONFIG_IWLWIFI_DEBUG |
3d816c77 | 1072 | if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) { |
b481de9c | 1073 | /* NIC fires this, but we don't use it, redundant with WAKEUP */ |
a83b9141 | 1074 | if (inta & CSR_INT_BIT_SCD) { |
e1623446 | 1075 | IWL_DEBUG_ISR(priv, "Scheduler finished to transmit " |
25c03d8e | 1076 | "the frame/frames.\n"); |
a83b9141 WYG |
1077 | priv->isr_stats.sch++; |
1078 | } | |
b481de9c ZY |
1079 | |
1080 | /* Alive notification via Rx interrupt will do the real work */ | |
a83b9141 | 1081 | if (inta & CSR_INT_BIT_ALIVE) { |
e1623446 | 1082 | IWL_DEBUG_ISR(priv, "Alive interrupt\n"); |
a83b9141 WYG |
1083 | priv->isr_stats.alive++; |
1084 | } | |
b481de9c ZY |
1085 | } |
1086 | #endif | |
1087 | /* Safely ignore these bits for debug checks below */ | |
25c03d8e | 1088 | inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE); |
b481de9c | 1089 | |
9fbab516 | 1090 | /* HW RF KILL switch toggled */ |
b481de9c ZY |
1091 | if (inta & CSR_INT_BIT_RF_KILL) { |
1092 | int hw_rf_kill = 0; | |
3395f6e9 | 1093 | if (!(iwl_read32(priv, CSR_GP_CNTRL) & |
b481de9c ZY |
1094 | CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)) |
1095 | hw_rf_kill = 1; | |
1096 | ||
4c423a2b | 1097 | IWL_WARN(priv, "RF_KILL bit toggled to %s.\n", |
c3056065 | 1098 | hw_rf_kill ? "disable radio" : "enable radio"); |
b481de9c | 1099 | |
a83b9141 WYG |
1100 | priv->isr_stats.rfkill++; |
1101 | ||
a9efa652 | 1102 | /* driver only loads ucode once setting the interface up. |
6cd0b1cb HS |
1103 | * the driver allows loading the ucode even if the radio |
1104 | * is killed. Hence update the killswitch state here. The | |
1105 | * rfkill handler will care about restarting if needed. | |
a9efa652 | 1106 | */ |
6cd0b1cb HS |
1107 | if (!test_bit(STATUS_ALIVE, &priv->status)) { |
1108 | if (hw_rf_kill) | |
1109 | set_bit(STATUS_RF_KILL_HW, &priv->status); | |
1110 | else | |
1111 | clear_bit(STATUS_RF_KILL_HW, &priv->status); | |
a60e77e5 | 1112 | wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill); |
edb34228 | 1113 | } |
b481de9c ZY |
1114 | |
1115 | handled |= CSR_INT_BIT_RF_KILL; | |
1116 | } | |
1117 | ||
9fbab516 | 1118 | /* Chip got too hot and stopped itself */ |
b481de9c | 1119 | if (inta & CSR_INT_BIT_CT_KILL) { |
15b1687c | 1120 | IWL_ERR(priv, "Microcode CT kill error detected.\n"); |
a83b9141 | 1121 | priv->isr_stats.ctkill++; |
b481de9c ZY |
1122 | handled |= CSR_INT_BIT_CT_KILL; |
1123 | } | |
1124 | ||
1125 | /* Error detected by uCode */ | |
1126 | if (inta & CSR_INT_BIT_SW_ERR) { | |
15b1687c WT |
1127 | IWL_ERR(priv, "Microcode SW error detected. " |
1128 | " Restarting 0x%X.\n", inta); | |
a83b9141 | 1129 | priv->isr_stats.sw++; |
5b9f8cd3 | 1130 | iwl_irq_handle_error(priv); |
b481de9c ZY |
1131 | handled |= CSR_INT_BIT_SW_ERR; |
1132 | } | |
1133 | ||
c2e61da2 BC |
1134 | /* |
1135 | * uCode wakes up after power-down sleep. | |
1136 | * Tell device about any new tx or host commands enqueued, | |
1137 | * and about any Rx buffers made available while asleep. | |
1138 | */ | |
b481de9c | 1139 | if (inta & CSR_INT_BIT_WAKEUP) { |
e1623446 | 1140 | IWL_DEBUG_ISR(priv, "Wakeup interrupt\n"); |
a55360e4 | 1141 | iwl_rx_queue_update_write_ptr(priv, &priv->rxq); |
c2e61da2 BC |
1142 | for (i = 0; i < priv->hw_params.max_txq_num; i++) |
1143 | iwl_txq_update_write_ptr(priv, &priv->txq[i]); | |
a83b9141 | 1144 | priv->isr_stats.wakeup++; |
b481de9c ZY |
1145 | handled |= CSR_INT_BIT_WAKEUP; |
1146 | } | |
1147 | ||
1148 | /* All uCode command responses, including Tx command responses, | |
1149 | * Rx "responses" (frame-received notification), and other | |
1150 | * notifications from uCode come through here*/ | |
1151 | if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) { | |
a55360e4 | 1152 | iwl_rx_handle(priv); |
a83b9141 | 1153 | priv->isr_stats.rx++; |
b481de9c ZY |
1154 | handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX); |
1155 | } | |
1156 | ||
c72cd19f | 1157 | /* This "Tx" DMA channel is used only for loading uCode */ |
b481de9c | 1158 | if (inta & CSR_INT_BIT_FH_TX) { |
c72cd19f | 1159 | IWL_DEBUG_ISR(priv, "uCode load interrupt\n"); |
a83b9141 | 1160 | priv->isr_stats.tx++; |
b481de9c | 1161 | handled |= CSR_INT_BIT_FH_TX; |
c72cd19f | 1162 | /* Wake up uCode load routine, now that load is complete */ |
dbb983b7 RR |
1163 | priv->ucode_write_complete = 1; |
1164 | wake_up_interruptible(&priv->wait_command_queue); | |
b481de9c ZY |
1165 | } |
1166 | ||
a83b9141 | 1167 | if (inta & ~handled) { |
15b1687c | 1168 | IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled); |
a83b9141 WYG |
1169 | priv->isr_stats.unhandled++; |
1170 | } | |
b481de9c | 1171 | |
40cefda9 | 1172 | if (inta & ~(priv->inta_mask)) { |
39aadf8c | 1173 | IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n", |
40cefda9 | 1174 | inta & ~priv->inta_mask); |
39aadf8c | 1175 | IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh); |
b481de9c ZY |
1176 | } |
1177 | ||
1178 | /* Re-enable all interrupts */ | |
62e45c14 | 1179 | /* only Re-enable if disabled by irq */ |
0359facc | 1180 | if (test_bit(STATUS_INT_ENABLED, &priv->status)) |
5b9f8cd3 | 1181 | iwl_enable_interrupts(priv); |
b481de9c | 1182 | |
0a6857e7 | 1183 | #ifdef CONFIG_IWLWIFI_DEBUG |
3d816c77 | 1184 | if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) { |
3395f6e9 TW |
1185 | inta = iwl_read32(priv, CSR_INT); |
1186 | inta_mask = iwl_read32(priv, CSR_INT_MASK); | |
1187 | inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS); | |
e1623446 | 1188 | IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, " |
b481de9c ZY |
1189 | "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags); |
1190 | } | |
1191 | #endif | |
b481de9c ZY |
1192 | } |
1193 | ||
ef850d7c MA |
1194 | /* tasklet for iwlagn interrupt */ |
1195 | static void iwl_irq_tasklet(struct iwl_priv *priv) | |
1196 | { | |
1197 | u32 inta = 0; | |
1198 | u32 handled = 0; | |
1199 | unsigned long flags; | |
8756990f | 1200 | u32 i; |
ef850d7c MA |
1201 | #ifdef CONFIG_IWLWIFI_DEBUG |
1202 | u32 inta_mask; | |
1203 | #endif | |
1204 | ||
1205 | spin_lock_irqsave(&priv->lock, flags); | |
1206 | ||
1207 | /* Ack/clear/reset pending uCode interrupts. | |
1208 | * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS, | |
1209 | */ | |
48a6be6a SZ |
1210 | /* There is a hardware bug in the interrupt mask function that some |
1211 | * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if | |
1212 | * they are disabled in the CSR_INT_MASK register. Furthermore the | |
1213 | * ICT interrupt handling mechanism has another bug that might cause | |
1214 | * these unmasked interrupts fail to be detected. We workaround the | |
1215 | * hardware bugs here by ACKing all the possible interrupts so that | |
1216 | * interrupt coalescing can still be achieved. | |
1217 | */ | |
4a35ecf8 | 1218 | iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask); |
ef850d7c | 1219 | |
a4c8b2a6 | 1220 | inta = priv->_agn.inta; |
ef850d7c MA |
1221 | |
1222 | #ifdef CONFIG_IWLWIFI_DEBUG | |
3d816c77 | 1223 | if (iwl_get_debug_level(priv) & IWL_DL_ISR) { |
ef850d7c MA |
1224 | /* just for debug */ |
1225 | inta_mask = iwl_read32(priv, CSR_INT_MASK); | |
1226 | IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ", | |
1227 | inta, inta_mask); | |
1228 | } | |
1229 | #endif | |
2f301227 ZY |
1230 | |
1231 | spin_unlock_irqrestore(&priv->lock, flags); | |
1232 | ||
a4c8b2a6 JB |
1233 | /* saved interrupt in inta variable now we can reset priv->_agn.inta */ |
1234 | priv->_agn.inta = 0; | |
ef850d7c MA |
1235 | |
1236 | /* Now service all interrupt bits discovered above. */ | |
1237 | if (inta & CSR_INT_BIT_HW_ERR) { | |
58dba728 | 1238 | IWL_ERR(priv, "Hardware error detected. Restarting.\n"); |
ef850d7c MA |
1239 | |
1240 | /* Tell the device to stop sending interrupts */ | |
1241 | iwl_disable_interrupts(priv); | |
1242 | ||
1243 | priv->isr_stats.hw++; | |
1244 | iwl_irq_handle_error(priv); | |
1245 | ||
1246 | handled |= CSR_INT_BIT_HW_ERR; | |
1247 | ||
ef850d7c MA |
1248 | return; |
1249 | } | |
1250 | ||
1251 | #ifdef CONFIG_IWLWIFI_DEBUG | |
3d816c77 | 1252 | if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) { |
ef850d7c MA |
1253 | /* NIC fires this, but we don't use it, redundant with WAKEUP */ |
1254 | if (inta & CSR_INT_BIT_SCD) { | |
1255 | IWL_DEBUG_ISR(priv, "Scheduler finished to transmit " | |
1256 | "the frame/frames.\n"); | |
1257 | priv->isr_stats.sch++; | |
1258 | } | |
1259 | ||
1260 | /* Alive notification via Rx interrupt will do the real work */ | |
1261 | if (inta & CSR_INT_BIT_ALIVE) { | |
1262 | IWL_DEBUG_ISR(priv, "Alive interrupt\n"); | |
1263 | priv->isr_stats.alive++; | |
1264 | } | |
1265 | } | |
1266 | #endif | |
1267 | /* Safely ignore these bits for debug checks below */ | |
1268 | inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE); | |
1269 | ||
1270 | /* HW RF KILL switch toggled */ | |
1271 | if (inta & CSR_INT_BIT_RF_KILL) { | |
1272 | int hw_rf_kill = 0; | |
1273 | if (!(iwl_read32(priv, CSR_GP_CNTRL) & | |
1274 | CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)) | |
1275 | hw_rf_kill = 1; | |
1276 | ||
4c423a2b | 1277 | IWL_WARN(priv, "RF_KILL bit toggled to %s.\n", |
ef850d7c MA |
1278 | hw_rf_kill ? "disable radio" : "enable radio"); |
1279 | ||
1280 | priv->isr_stats.rfkill++; | |
1281 | ||
1282 | /* driver only loads ucode once setting the interface up. | |
1283 | * the driver allows loading the ucode even if the radio | |
1284 | * is killed. Hence update the killswitch state here. The | |
1285 | * rfkill handler will care about restarting if needed. | |
1286 | */ | |
1287 | if (!test_bit(STATUS_ALIVE, &priv->status)) { | |
1288 | if (hw_rf_kill) | |
1289 | set_bit(STATUS_RF_KILL_HW, &priv->status); | |
1290 | else | |
1291 | clear_bit(STATUS_RF_KILL_HW, &priv->status); | |
a60e77e5 | 1292 | wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill); |
ef850d7c MA |
1293 | } |
1294 | ||
1295 | handled |= CSR_INT_BIT_RF_KILL; | |
1296 | } | |
1297 | ||
1298 | /* Chip got too hot and stopped itself */ | |
1299 | if (inta & CSR_INT_BIT_CT_KILL) { | |
1300 | IWL_ERR(priv, "Microcode CT kill error detected.\n"); | |
1301 | priv->isr_stats.ctkill++; | |
1302 | handled |= CSR_INT_BIT_CT_KILL; | |
1303 | } | |
1304 | ||
1305 | /* Error detected by uCode */ | |
1306 | if (inta & CSR_INT_BIT_SW_ERR) { | |
1307 | IWL_ERR(priv, "Microcode SW error detected. " | |
1308 | " Restarting 0x%X.\n", inta); | |
1309 | priv->isr_stats.sw++; | |
ef850d7c MA |
1310 | iwl_irq_handle_error(priv); |
1311 | handled |= CSR_INT_BIT_SW_ERR; | |
1312 | } | |
1313 | ||
1314 | /* uCode wakes up after power-down sleep */ | |
1315 | if (inta & CSR_INT_BIT_WAKEUP) { | |
1316 | IWL_DEBUG_ISR(priv, "Wakeup interrupt\n"); | |
1317 | iwl_rx_queue_update_write_ptr(priv, &priv->rxq); | |
8756990f BC |
1318 | for (i = 0; i < priv->hw_params.max_txq_num; i++) |
1319 | iwl_txq_update_write_ptr(priv, &priv->txq[i]); | |
ef850d7c MA |
1320 | |
1321 | priv->isr_stats.wakeup++; | |
1322 | ||
1323 | handled |= CSR_INT_BIT_WAKEUP; | |
1324 | } | |
1325 | ||
1326 | /* All uCode command responses, including Tx command responses, | |
1327 | * Rx "responses" (frame-received notification), and other | |
1328 | * notifications from uCode come through here*/ | |
40cefda9 MA |
1329 | if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX | |
1330 | CSR_INT_BIT_RX_PERIODIC)) { | |
ef850d7c | 1331 | IWL_DEBUG_ISR(priv, "Rx interrupt\n"); |
40cefda9 MA |
1332 | if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) { |
1333 | handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX); | |
1334 | iwl_write32(priv, CSR_FH_INT_STATUS, | |
1335 | CSR49_FH_INT_RX_MASK); | |
1336 | } | |
1337 | if (inta & CSR_INT_BIT_RX_PERIODIC) { | |
1338 | handled |= CSR_INT_BIT_RX_PERIODIC; | |
1339 | iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC); | |
1340 | } | |
1341 | /* Sending RX interrupt require many steps to be done in the | |
1342 | * the device: | |
1343 | * 1- write interrupt to current index in ICT table. | |
1344 | * 2- dma RX frame. | |
1345 | * 3- update RX shared data to indicate last write index. | |
1346 | * 4- send interrupt. | |
1347 | * This could lead to RX race, driver could receive RX interrupt | |
74ba67ed BC |
1348 | * but the shared data changes does not reflect this; |
1349 | * periodic interrupt will detect any dangling Rx activity. | |
40cefda9 | 1350 | */ |
74ba67ed BC |
1351 | |
1352 | /* Disable periodic interrupt; we use it as just a one-shot. */ | |
1353 | iwl_write8(priv, CSR_INT_PERIODIC_REG, | |
40cefda9 | 1354 | CSR_INT_PERIODIC_DIS); |
ef850d7c | 1355 | iwl_rx_handle(priv); |
74ba67ed BC |
1356 | |
1357 | /* | |
1358 | * Enable periodic interrupt in 8 msec only if we received | |
1359 | * real RX interrupt (instead of just periodic int), to catch | |
1360 | * any dangling Rx interrupt. If it was just the periodic | |
1361 | * interrupt, there was no dangling Rx activity, and no need | |
1362 | * to extend the periodic interrupt; one-shot is enough. | |
1363 | */ | |
40cefda9 | 1364 | if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) |
74ba67ed | 1365 | iwl_write8(priv, CSR_INT_PERIODIC_REG, |
40cefda9 MA |
1366 | CSR_INT_PERIODIC_ENA); |
1367 | ||
ef850d7c | 1368 | priv->isr_stats.rx++; |
ef850d7c MA |
1369 | } |
1370 | ||
c72cd19f | 1371 | /* This "Tx" DMA channel is used only for loading uCode */ |
ef850d7c MA |
1372 | if (inta & CSR_INT_BIT_FH_TX) { |
1373 | iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK); | |
c72cd19f | 1374 | IWL_DEBUG_ISR(priv, "uCode load interrupt\n"); |
ef850d7c MA |
1375 | priv->isr_stats.tx++; |
1376 | handled |= CSR_INT_BIT_FH_TX; | |
c72cd19f | 1377 | /* Wake up uCode load routine, now that load is complete */ |
ef850d7c MA |
1378 | priv->ucode_write_complete = 1; |
1379 | wake_up_interruptible(&priv->wait_command_queue); | |
1380 | } | |
1381 | ||
1382 | if (inta & ~handled) { | |
1383 | IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled); | |
1384 | priv->isr_stats.unhandled++; | |
1385 | } | |
1386 | ||
40cefda9 | 1387 | if (inta & ~(priv->inta_mask)) { |
ef850d7c | 1388 | IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n", |
40cefda9 | 1389 | inta & ~priv->inta_mask); |
ef850d7c MA |
1390 | } |
1391 | ||
ef850d7c | 1392 | /* Re-enable all interrupts */ |
62e45c14 | 1393 | /* only Re-enable if disabled by irq */ |
ef850d7c MA |
1394 | if (test_bit(STATUS_INT_ENABLED, &priv->status)) |
1395 | iwl_enable_interrupts(priv); | |
ef850d7c MA |
1396 | } |
1397 | ||
872c8ddc WYG |
1398 | /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */ |
1399 | #define ACK_CNT_RATIO (50) | |
1400 | #define BA_TIMEOUT_CNT (5) | |
1401 | #define BA_TIMEOUT_MAX (16) | |
1402 | ||
1403 | /** | |
1404 | * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries. | |
1405 | * | |
1406 | * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding | |
1407 | * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal | |
1408 | * operation state. | |
1409 | */ | |
1410 | bool iwl_good_ack_health(struct iwl_priv *priv, | |
1411 | struct iwl_rx_packet *pkt) | |
1412 | { | |
1413 | bool rc = true; | |
1414 | int actual_ack_cnt_delta, expected_ack_cnt_delta; | |
1415 | int ba_timeout_delta; | |
1416 | ||
1417 | actual_ack_cnt_delta = | |
1418 | le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) - | |
f3aebeee | 1419 | le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt); |
872c8ddc WYG |
1420 | expected_ack_cnt_delta = |
1421 | le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) - | |
f3aebeee | 1422 | le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt); |
872c8ddc WYG |
1423 | ba_timeout_delta = |
1424 | le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) - | |
f3aebeee | 1425 | le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout); |
872c8ddc WYG |
1426 | if ((priv->_agn.agg_tids_count > 0) && |
1427 | (expected_ack_cnt_delta > 0) && | |
1428 | (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta) | |
1429 | < ACK_CNT_RATIO) && | |
1430 | (ba_timeout_delta > BA_TIMEOUT_CNT)) { | |
1431 | IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d," | |
1432 | " expected_ack_cnt = %d\n", | |
1433 | actual_ack_cnt_delta, expected_ack_cnt_delta); | |
1434 | ||
d73e4923 JB |
1435 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
1436 | /* | |
1437 | * This is ifdef'ed on DEBUGFS because otherwise the | |
1438 | * statistics aren't available. If DEBUGFS is set but | |
1439 | * DEBUG is not, these will just compile out. | |
1440 | */ | |
872c8ddc | 1441 | IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n", |
f3aebeee | 1442 | priv->_agn.delta_statistics.tx.rx_detected_cnt); |
872c8ddc WYG |
1443 | IWL_DEBUG_RADIO(priv, |
1444 | "ack_or_ba_timeout_collision delta = %d\n", | |
f3aebeee | 1445 | priv->_agn.delta_statistics.tx. |
872c8ddc WYG |
1446 | ack_or_ba_timeout_collision); |
1447 | #endif | |
1448 | IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n", | |
1449 | ba_timeout_delta); | |
1450 | if (!actual_ack_cnt_delta && | |
1451 | (ba_timeout_delta >= BA_TIMEOUT_MAX)) | |
1452 | rc = false; | |
1453 | } | |
1454 | return rc; | |
1455 | } | |
1456 | ||
a83b9141 | 1457 | |
7d47618a EG |
1458 | /***************************************************************************** |
1459 | * | |
1460 | * sysfs attributes | |
1461 | * | |
1462 | *****************************************************************************/ | |
1463 | ||
1464 | #ifdef CONFIG_IWLWIFI_DEBUG | |
1465 | ||
1466 | /* | |
1467 | * The following adds a new attribute to the sysfs representation | |
1468 | * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/) | |
1469 | * used for controlling the debug level. | |
1470 | * | |
1471 | * See the level definitions in iwl for details. | |
1472 | * | |
1473 | * The debug_level being managed using sysfs below is a per device debug | |
1474 | * level that is used instead of the global debug level if it (the per | |
1475 | * device debug level) is set. | |
1476 | */ | |
1477 | static ssize_t show_debug_level(struct device *d, | |
1478 | struct device_attribute *attr, char *buf) | |
1479 | { | |
1480 | struct iwl_priv *priv = dev_get_drvdata(d); | |
1481 | return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv)); | |
1482 | } | |
1483 | static ssize_t store_debug_level(struct device *d, | |
1484 | struct device_attribute *attr, | |
1485 | const char *buf, size_t count) | |
1486 | { | |
1487 | struct iwl_priv *priv = dev_get_drvdata(d); | |
1488 | unsigned long val; | |
1489 | int ret; | |
1490 | ||
1491 | ret = strict_strtoul(buf, 0, &val); | |
1492 | if (ret) | |
1493 | IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf); | |
1494 | else { | |
1495 | priv->debug_level = val; | |
1496 | if (iwl_alloc_traffic_mem(priv)) | |
1497 | IWL_ERR(priv, | |
1498 | "Not enough memory to generate traffic log\n"); | |
1499 | } | |
1500 | return strnlen(buf, count); | |
1501 | } | |
1502 | ||
1503 | static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO, | |
1504 | show_debug_level, store_debug_level); | |
1505 | ||
1506 | ||
1507 | #endif /* CONFIG_IWLWIFI_DEBUG */ | |
1508 | ||
1509 | ||
1510 | static ssize_t show_temperature(struct device *d, | |
1511 | struct device_attribute *attr, char *buf) | |
1512 | { | |
1513 | struct iwl_priv *priv = dev_get_drvdata(d); | |
1514 | ||
1515 | if (!iwl_is_alive(priv)) | |
1516 | return -EAGAIN; | |
1517 | ||
1518 | return sprintf(buf, "%d\n", priv->temperature); | |
1519 | } | |
1520 | ||
1521 | static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL); | |
1522 | ||
1523 | static ssize_t show_tx_power(struct device *d, | |
1524 | struct device_attribute *attr, char *buf) | |
1525 | { | |
1526 | struct iwl_priv *priv = dev_get_drvdata(d); | |
1527 | ||
1528 | if (!iwl_is_ready_rf(priv)) | |
1529 | return sprintf(buf, "off\n"); | |
1530 | else | |
1531 | return sprintf(buf, "%d\n", priv->tx_power_user_lmt); | |
1532 | } | |
1533 | ||
1534 | static ssize_t store_tx_power(struct device *d, | |
1535 | struct device_attribute *attr, | |
1536 | const char *buf, size_t count) | |
1537 | { | |
1538 | struct iwl_priv *priv = dev_get_drvdata(d); | |
1539 | unsigned long val; | |
1540 | int ret; | |
1541 | ||
1542 | ret = strict_strtoul(buf, 10, &val); | |
1543 | if (ret) | |
1544 | IWL_INFO(priv, "%s is not in decimal form.\n", buf); | |
1545 | else { | |
1546 | ret = iwl_set_tx_power(priv, val, false); | |
1547 | if (ret) | |
1548 | IWL_ERR(priv, "failed setting tx power (0x%d).\n", | |
1549 | ret); | |
1550 | else | |
1551 | ret = count; | |
1552 | } | |
1553 | return ret; | |
1554 | } | |
1555 | ||
1556 | static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power); | |
1557 | ||
7d47618a EG |
1558 | static struct attribute *iwl_sysfs_entries[] = { |
1559 | &dev_attr_temperature.attr, | |
1560 | &dev_attr_tx_power.attr, | |
7d47618a EG |
1561 | #ifdef CONFIG_IWLWIFI_DEBUG |
1562 | &dev_attr_debug_level.attr, | |
1563 | #endif | |
1564 | NULL | |
1565 | }; | |
1566 | ||
1567 | static struct attribute_group iwl_attribute_group = { | |
1568 | .name = NULL, /* put in device directory */ | |
1569 | .attrs = iwl_sysfs_entries, | |
1570 | }; | |
1571 | ||
b481de9c ZY |
1572 | /****************************************************************************** |
1573 | * | |
1574 | * uCode download functions | |
1575 | * | |
1576 | ******************************************************************************/ | |
1577 | ||
5b9f8cd3 | 1578 | static void iwl_dealloc_ucode_pci(struct iwl_priv *priv) |
b481de9c | 1579 | { |
98c92211 TW |
1580 | iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code); |
1581 | iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data); | |
1582 | iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup); | |
1583 | iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init); | |
1584 | iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data); | |
1585 | iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot); | |
b481de9c ZY |
1586 | } |
1587 | ||
5b9f8cd3 | 1588 | static void iwl_nic_start(struct iwl_priv *priv) |
edcdf8b2 RR |
1589 | { |
1590 | /* Remove all resets to allow NIC to operate */ | |
1591 | iwl_write32(priv, CSR_RESET, 0); | |
1592 | } | |
1593 | ||
dd7a2509 JB |
1594 | struct iwlagn_ucode_capabilities { |
1595 | u32 max_probe_length; | |
6a822d06 | 1596 | u32 standard_phy_calibration_size; |
ece9c4ee | 1597 | bool pan; |
dd7a2509 | 1598 | }; |
edcdf8b2 | 1599 | |
b08dfd04 | 1600 | static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context); |
dd7a2509 JB |
1601 | static int iwl_mac_setup_register(struct iwl_priv *priv, |
1602 | struct iwlagn_ucode_capabilities *capa); | |
b08dfd04 | 1603 | |
39396085 JS |
1604 | #define UCODE_EXPERIMENTAL_INDEX 100 |
1605 | #define UCODE_EXPERIMENTAL_TAG "exp" | |
1606 | ||
b08dfd04 JB |
1607 | static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first) |
1608 | { | |
1609 | const char *name_pre = priv->cfg->fw_name_pre; | |
39396085 | 1610 | char tag[8]; |
b08dfd04 | 1611 | |
39396085 JS |
1612 | if (first) { |
1613 | #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE | |
1614 | priv->fw_index = UCODE_EXPERIMENTAL_INDEX; | |
1615 | strcpy(tag, UCODE_EXPERIMENTAL_TAG); | |
1616 | } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) { | |
1617 | #endif | |
b08dfd04 | 1618 | priv->fw_index = priv->cfg->ucode_api_max; |
39396085 JS |
1619 | sprintf(tag, "%d", priv->fw_index); |
1620 | } else { | |
b08dfd04 | 1621 | priv->fw_index--; |
39396085 JS |
1622 | sprintf(tag, "%d", priv->fw_index); |
1623 | } | |
b08dfd04 JB |
1624 | |
1625 | if (priv->fw_index < priv->cfg->ucode_api_min) { | |
1626 | IWL_ERR(priv, "no suitable firmware found!\n"); | |
1627 | return -ENOENT; | |
1628 | } | |
1629 | ||
39396085 | 1630 | sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode"); |
b08dfd04 | 1631 | |
39396085 JS |
1632 | IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n", |
1633 | (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) | |
1634 | ? "EXPERIMENTAL " : "", | |
b08dfd04 JB |
1635 | priv->firmware_name); |
1636 | ||
1637 | return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name, | |
1638 | &priv->pci_dev->dev, GFP_KERNEL, priv, | |
1639 | iwl_ucode_callback); | |
1640 | } | |
1641 | ||
0e9a44dc JB |
1642 | struct iwlagn_firmware_pieces { |
1643 | const void *inst, *data, *init, *init_data, *boot; | |
1644 | size_t inst_size, data_size, init_size, init_data_size, boot_size; | |
1645 | ||
1646 | u32 build; | |
b2e640d4 JB |
1647 | |
1648 | u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr; | |
1649 | u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr; | |
0e9a44dc JB |
1650 | }; |
1651 | ||
1652 | static int iwlagn_load_legacy_firmware(struct iwl_priv *priv, | |
1653 | const struct firmware *ucode_raw, | |
1654 | struct iwlagn_firmware_pieces *pieces) | |
1655 | { | |
1656 | struct iwl_ucode_header *ucode = (void *)ucode_raw->data; | |
1657 | u32 api_ver, hdr_size; | |
1658 | const u8 *src; | |
1659 | ||
1660 | priv->ucode_ver = le32_to_cpu(ucode->ver); | |
1661 | api_ver = IWL_UCODE_API(priv->ucode_ver); | |
1662 | ||
1663 | switch (api_ver) { | |
1664 | default: | |
1665 | /* | |
1666 | * 4965 doesn't revision the firmware file format | |
1667 | * along with the API version, it always uses v1 | |
1668 | * file format. | |
1669 | */ | |
1670 | if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) != | |
1671 | CSR_HW_REV_TYPE_4965) { | |
1672 | hdr_size = 28; | |
1673 | if (ucode_raw->size < hdr_size) { | |
1674 | IWL_ERR(priv, "File size too small!\n"); | |
1675 | return -EINVAL; | |
1676 | } | |
1677 | pieces->build = le32_to_cpu(ucode->u.v2.build); | |
1678 | pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size); | |
1679 | pieces->data_size = le32_to_cpu(ucode->u.v2.data_size); | |
1680 | pieces->init_size = le32_to_cpu(ucode->u.v2.init_size); | |
1681 | pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size); | |
1682 | pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size); | |
1683 | src = ucode->u.v2.data; | |
1684 | break; | |
1685 | } | |
1686 | /* fall through for 4965 */ | |
1687 | case 0: | |
1688 | case 1: | |
1689 | case 2: | |
1690 | hdr_size = 24; | |
1691 | if (ucode_raw->size < hdr_size) { | |
1692 | IWL_ERR(priv, "File size too small!\n"); | |
1693 | return -EINVAL; | |
1694 | } | |
1695 | pieces->build = 0; | |
1696 | pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size); | |
1697 | pieces->data_size = le32_to_cpu(ucode->u.v1.data_size); | |
1698 | pieces->init_size = le32_to_cpu(ucode->u.v1.init_size); | |
1699 | pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size); | |
1700 | pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size); | |
1701 | src = ucode->u.v1.data; | |
1702 | break; | |
1703 | } | |
1704 | ||
1705 | /* Verify size of file vs. image size info in file's header */ | |
1706 | if (ucode_raw->size != hdr_size + pieces->inst_size + | |
1707 | pieces->data_size + pieces->init_size + | |
1708 | pieces->init_data_size + pieces->boot_size) { | |
1709 | ||
1710 | IWL_ERR(priv, | |
1711 | "uCode file size %d does not match expected size\n", | |
1712 | (int)ucode_raw->size); | |
1713 | return -EINVAL; | |
1714 | } | |
1715 | ||
1716 | pieces->inst = src; | |
1717 | src += pieces->inst_size; | |
1718 | pieces->data = src; | |
1719 | src += pieces->data_size; | |
1720 | pieces->init = src; | |
1721 | src += pieces->init_size; | |
1722 | pieces->init_data = src; | |
1723 | src += pieces->init_data_size; | |
1724 | pieces->boot = src; | |
1725 | src += pieces->boot_size; | |
1726 | ||
1727 | return 0; | |
1728 | } | |
1729 | ||
dd7a2509 JB |
1730 | static int iwlagn_wanted_ucode_alternative = 1; |
1731 | ||
1732 | static int iwlagn_load_firmware(struct iwl_priv *priv, | |
1733 | const struct firmware *ucode_raw, | |
1734 | struct iwlagn_firmware_pieces *pieces, | |
1735 | struct iwlagn_ucode_capabilities *capa) | |
1736 | { | |
1737 | struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data; | |
1738 | struct iwl_ucode_tlv *tlv; | |
1739 | size_t len = ucode_raw->size; | |
1740 | const u8 *data; | |
1741 | int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp; | |
1742 | u64 alternatives; | |
ad8d8333 WYG |
1743 | u32 tlv_len; |
1744 | enum iwl_ucode_tlv_type tlv_type; | |
1745 | const u8 *tlv_data; | |
dd7a2509 | 1746 | |
ad8d8333 WYG |
1747 | if (len < sizeof(*ucode)) { |
1748 | IWL_ERR(priv, "uCode has invalid length: %zd\n", len); | |
dd7a2509 | 1749 | return -EINVAL; |
ad8d8333 | 1750 | } |
dd7a2509 | 1751 | |
ad8d8333 WYG |
1752 | if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) { |
1753 | IWL_ERR(priv, "invalid uCode magic: 0X%x\n", | |
1754 | le32_to_cpu(ucode->magic)); | |
dd7a2509 | 1755 | return -EINVAL; |
ad8d8333 | 1756 | } |
dd7a2509 JB |
1757 | |
1758 | /* | |
1759 | * Check which alternatives are present, and "downgrade" | |
1760 | * when the chosen alternative is not present, warning | |
1761 | * the user when that happens. Some files may not have | |
1762 | * any alternatives, so don't warn in that case. | |
1763 | */ | |
1764 | alternatives = le64_to_cpu(ucode->alternatives); | |
1765 | tmp = wanted_alternative; | |
1766 | if (wanted_alternative > 63) | |
1767 | wanted_alternative = 63; | |
1768 | while (wanted_alternative && !(alternatives & BIT(wanted_alternative))) | |
1769 | wanted_alternative--; | |
1770 | if (wanted_alternative && wanted_alternative != tmp) | |
1771 | IWL_WARN(priv, | |
1772 | "uCode alternative %d not available, choosing %d\n", | |
1773 | tmp, wanted_alternative); | |
1774 | ||
1775 | priv->ucode_ver = le32_to_cpu(ucode->ver); | |
1776 | pieces->build = le32_to_cpu(ucode->build); | |
1777 | data = ucode->data; | |
1778 | ||
1779 | len -= sizeof(*ucode); | |
1780 | ||
704da534 | 1781 | while (len >= sizeof(*tlv)) { |
dd7a2509 | 1782 | u16 tlv_alt; |
dd7a2509 JB |
1783 | |
1784 | len -= sizeof(*tlv); | |
1785 | tlv = (void *)data; | |
1786 | ||
1787 | tlv_len = le32_to_cpu(tlv->length); | |
1788 | tlv_type = le16_to_cpu(tlv->type); | |
1789 | tlv_alt = le16_to_cpu(tlv->alternative); | |
1790 | tlv_data = tlv->data; | |
1791 | ||
ad8d8333 WYG |
1792 | if (len < tlv_len) { |
1793 | IWL_ERR(priv, "invalid TLV len: %zd/%u\n", | |
1794 | len, tlv_len); | |
dd7a2509 | 1795 | return -EINVAL; |
ad8d8333 | 1796 | } |
dd7a2509 JB |
1797 | len -= ALIGN(tlv_len, 4); |
1798 | data += sizeof(*tlv) + ALIGN(tlv_len, 4); | |
1799 | ||
1800 | /* | |
1801 | * Alternative 0 is always valid. | |
1802 | * | |
1803 | * Skip alternative TLVs that are not selected. | |
1804 | */ | |
1805 | if (tlv_alt != 0 && tlv_alt != wanted_alternative) | |
1806 | continue; | |
1807 | ||
1808 | switch (tlv_type) { | |
1809 | case IWL_UCODE_TLV_INST: | |
1810 | pieces->inst = tlv_data; | |
1811 | pieces->inst_size = tlv_len; | |
1812 | break; | |
1813 | case IWL_UCODE_TLV_DATA: | |
1814 | pieces->data = tlv_data; | |
1815 | pieces->data_size = tlv_len; | |
1816 | break; | |
1817 | case IWL_UCODE_TLV_INIT: | |
1818 | pieces->init = tlv_data; | |
1819 | pieces->init_size = tlv_len; | |
1820 | break; | |
1821 | case IWL_UCODE_TLV_INIT_DATA: | |
1822 | pieces->init_data = tlv_data; | |
1823 | pieces->init_data_size = tlv_len; | |
1824 | break; | |
1825 | case IWL_UCODE_TLV_BOOT: | |
1826 | pieces->boot = tlv_data; | |
1827 | pieces->boot_size = tlv_len; | |
1828 | break; | |
1829 | case IWL_UCODE_TLV_PROBE_MAX_LEN: | |
704da534 JB |
1830 | if (tlv_len != sizeof(u32)) |
1831 | goto invalid_tlv_len; | |
1832 | capa->max_probe_length = | |
ad8d8333 | 1833 | le32_to_cpup((__le32 *)tlv_data); |
dd7a2509 | 1834 | break; |
ece9c4ee JB |
1835 | case IWL_UCODE_TLV_PAN: |
1836 | if (tlv_len) | |
1837 | goto invalid_tlv_len; | |
1838 | capa->pan = true; | |
1839 | break; | |
b2e640d4 | 1840 | case IWL_UCODE_TLV_INIT_EVTLOG_PTR: |
704da534 JB |
1841 | if (tlv_len != sizeof(u32)) |
1842 | goto invalid_tlv_len; | |
1843 | pieces->init_evtlog_ptr = | |
ad8d8333 | 1844 | le32_to_cpup((__le32 *)tlv_data); |
b2e640d4 JB |
1845 | break; |
1846 | case IWL_UCODE_TLV_INIT_EVTLOG_SIZE: | |
704da534 JB |
1847 | if (tlv_len != sizeof(u32)) |
1848 | goto invalid_tlv_len; | |
1849 | pieces->init_evtlog_size = | |
ad8d8333 | 1850 | le32_to_cpup((__le32 *)tlv_data); |
b2e640d4 JB |
1851 | break; |
1852 | case IWL_UCODE_TLV_INIT_ERRLOG_PTR: | |
704da534 JB |
1853 | if (tlv_len != sizeof(u32)) |
1854 | goto invalid_tlv_len; | |
1855 | pieces->init_errlog_ptr = | |
ad8d8333 | 1856 | le32_to_cpup((__le32 *)tlv_data); |
b2e640d4 JB |
1857 | break; |
1858 | case IWL_UCODE_TLV_RUNT_EVTLOG_PTR: | |
704da534 JB |
1859 | if (tlv_len != sizeof(u32)) |
1860 | goto invalid_tlv_len; | |
1861 | pieces->inst_evtlog_ptr = | |
ad8d8333 | 1862 | le32_to_cpup((__le32 *)tlv_data); |
b2e640d4 JB |
1863 | break; |
1864 | case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE: | |
704da534 JB |
1865 | if (tlv_len != sizeof(u32)) |
1866 | goto invalid_tlv_len; | |
1867 | pieces->inst_evtlog_size = | |
ad8d8333 | 1868 | le32_to_cpup((__le32 *)tlv_data); |
b2e640d4 JB |
1869 | break; |
1870 | case IWL_UCODE_TLV_RUNT_ERRLOG_PTR: | |
704da534 JB |
1871 | if (tlv_len != sizeof(u32)) |
1872 | goto invalid_tlv_len; | |
1873 | pieces->inst_errlog_ptr = | |
ad8d8333 | 1874 | le32_to_cpup((__le32 *)tlv_data); |
b2e640d4 | 1875 | break; |
c8312fac WYG |
1876 | case IWL_UCODE_TLV_ENHANCE_SENS_TBL: |
1877 | if (tlv_len) | |
704da534 JB |
1878 | goto invalid_tlv_len; |
1879 | priv->enhance_sensitivity_table = true; | |
c8312fac | 1880 | break; |
6a822d06 | 1881 | case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE: |
704da534 JB |
1882 | if (tlv_len != sizeof(u32)) |
1883 | goto invalid_tlv_len; | |
1884 | capa->standard_phy_calibration_size = | |
6a822d06 WYG |
1885 | le32_to_cpup((__le32 *)tlv_data); |
1886 | break; | |
dd7a2509 | 1887 | default: |
ad8d8333 | 1888 | IWL_WARN(priv, "unknown TLV: %d\n", tlv_type); |
dd7a2509 JB |
1889 | break; |
1890 | } | |
1891 | } | |
1892 | ||
ad8d8333 WYG |
1893 | if (len) { |
1894 | IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len); | |
1895 | iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len); | |
704da534 | 1896 | return -EINVAL; |
ad8d8333 | 1897 | } |
dd7a2509 | 1898 | |
704da534 JB |
1899 | return 0; |
1900 | ||
1901 | invalid_tlv_len: | |
1902 | IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len); | |
1903 | iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len); | |
1904 | ||
1905 | return -EINVAL; | |
dd7a2509 JB |
1906 | } |
1907 | ||
b481de9c | 1908 | /** |
b08dfd04 | 1909 | * iwl_ucode_callback - callback when firmware was loaded |
b481de9c | 1910 | * |
b08dfd04 JB |
1911 | * If loaded successfully, copies the firmware into buffers |
1912 | * for the card to fetch (via DMA). | |
b481de9c | 1913 | */ |
b08dfd04 | 1914 | static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context) |
b481de9c | 1915 | { |
b08dfd04 | 1916 | struct iwl_priv *priv = context; |
cc0f555d | 1917 | struct iwl_ucode_header *ucode; |
0e9a44dc JB |
1918 | int err; |
1919 | struct iwlagn_firmware_pieces pieces; | |
a0987a8d RC |
1920 | const unsigned int api_max = priv->cfg->ucode_api_max; |
1921 | const unsigned int api_min = priv->cfg->ucode_api_min; | |
0e9a44dc | 1922 | u32 api_ver; |
3e4de761 | 1923 | char buildstr[25]; |
0e9a44dc | 1924 | u32 build; |
dd7a2509 JB |
1925 | struct iwlagn_ucode_capabilities ucode_capa = { |
1926 | .max_probe_length = 200, | |
6a822d06 | 1927 | .standard_phy_calibration_size = |
642454cc | 1928 | IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE, |
dd7a2509 | 1929 | }; |
0e9a44dc JB |
1930 | |
1931 | memset(&pieces, 0, sizeof(pieces)); | |
b481de9c | 1932 | |
b08dfd04 | 1933 | if (!ucode_raw) { |
39396085 JS |
1934 | if (priv->fw_index <= priv->cfg->ucode_api_max) |
1935 | IWL_ERR(priv, | |
1936 | "request for firmware file '%s' failed.\n", | |
1937 | priv->firmware_name); | |
b08dfd04 | 1938 | goto try_again; |
b481de9c ZY |
1939 | } |
1940 | ||
b08dfd04 JB |
1941 | IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n", |
1942 | priv->firmware_name, ucode_raw->size); | |
b481de9c | 1943 | |
22adba2a JB |
1944 | /* Make sure that we got at least the API version number */ |
1945 | if (ucode_raw->size < 4) { | |
15b1687c | 1946 | IWL_ERR(priv, "File size way too small!\n"); |
b08dfd04 | 1947 | goto try_again; |
b481de9c ZY |
1948 | } |
1949 | ||
1950 | /* Data from ucode file: header followed by uCode images */ | |
cc0f555d | 1951 | ucode = (struct iwl_ucode_header *)ucode_raw->data; |
b481de9c | 1952 | |
0e9a44dc JB |
1953 | if (ucode->ver) |
1954 | err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces); | |
1955 | else | |
dd7a2509 JB |
1956 | err = iwlagn_load_firmware(priv, ucode_raw, &pieces, |
1957 | &ucode_capa); | |
22adba2a | 1958 | |
0e9a44dc JB |
1959 | if (err) |
1960 | goto try_again; | |
b481de9c | 1961 | |
a0987a8d | 1962 | api_ver = IWL_UCODE_API(priv->ucode_ver); |
0e9a44dc | 1963 | build = pieces.build; |
a0987a8d | 1964 | |
0e9a44dc JB |
1965 | /* |
1966 | * api_ver should match the api version forming part of the | |
1967 | * firmware filename ... but we don't check for that and only rely | |
1968 | * on the API version read from firmware header from here on forward | |
1969 | */ | |
65cccfb0 WYG |
1970 | /* no api version check required for experimental uCode */ |
1971 | if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) { | |
1972 | if (api_ver < api_min || api_ver > api_max) { | |
1973 | IWL_ERR(priv, | |
1974 | "Driver unable to support your firmware API. " | |
1975 | "Driver supports v%u, firmware is v%u.\n", | |
1976 | api_max, api_ver); | |
1977 | goto try_again; | |
1978 | } | |
b08dfd04 | 1979 | |
65cccfb0 WYG |
1980 | if (api_ver != api_max) |
1981 | IWL_ERR(priv, | |
1982 | "Firmware has old API version. Expected v%u, " | |
1983 | "got v%u. New firmware can be obtained " | |
1984 | "from http://www.intellinuxwireless.org.\n", | |
1985 | api_max, api_ver); | |
1986 | } | |
a0987a8d | 1987 | |
3e4de761 | 1988 | if (build) |
39396085 JS |
1989 | sprintf(buildstr, " build %u%s", build, |
1990 | (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) | |
1991 | ? " (EXP)" : ""); | |
3e4de761 JB |
1992 | else |
1993 | buildstr[0] = '\0'; | |
1994 | ||
1995 | IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n", | |
1996 | IWL_UCODE_MAJOR(priv->ucode_ver), | |
1997 | IWL_UCODE_MINOR(priv->ucode_ver), | |
1998 | IWL_UCODE_API(priv->ucode_ver), | |
1999 | IWL_UCODE_SERIAL(priv->ucode_ver), | |
2000 | buildstr); | |
a0987a8d | 2001 | |
5ebeb5a6 RC |
2002 | snprintf(priv->hw->wiphy->fw_version, |
2003 | sizeof(priv->hw->wiphy->fw_version), | |
3e4de761 | 2004 | "%u.%u.%u.%u%s", |
5ebeb5a6 RC |
2005 | IWL_UCODE_MAJOR(priv->ucode_ver), |
2006 | IWL_UCODE_MINOR(priv->ucode_ver), | |
2007 | IWL_UCODE_API(priv->ucode_ver), | |
3e4de761 JB |
2008 | IWL_UCODE_SERIAL(priv->ucode_ver), |
2009 | buildstr); | |
b481de9c | 2010 | |
b08dfd04 JB |
2011 | /* |
2012 | * For any of the failures below (before allocating pci memory) | |
2013 | * we will try to load a version with a smaller API -- maybe the | |
2014 | * user just got a corrupted version of the latest API. | |
2015 | */ | |
2016 | ||
0e9a44dc JB |
2017 | IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n", |
2018 | priv->ucode_ver); | |
2019 | IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n", | |
2020 | pieces.inst_size); | |
2021 | IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n", | |
2022 | pieces.data_size); | |
2023 | IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n", | |
2024 | pieces.init_size); | |
2025 | IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n", | |
2026 | pieces.init_data_size); | |
2027 | IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n", | |
2028 | pieces.boot_size); | |
b481de9c ZY |
2029 | |
2030 | /* Verify that uCode images will fit in card's SRAM */ | |
0e9a44dc JB |
2031 | if (pieces.inst_size > priv->hw_params.max_inst_size) { |
2032 | IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n", | |
2033 | pieces.inst_size); | |
b08dfd04 | 2034 | goto try_again; |
b481de9c ZY |
2035 | } |
2036 | ||
0e9a44dc JB |
2037 | if (pieces.data_size > priv->hw_params.max_data_size) { |
2038 | IWL_ERR(priv, "uCode data len %Zd too large to fit in\n", | |
2039 | pieces.data_size); | |
b08dfd04 | 2040 | goto try_again; |
b481de9c | 2041 | } |
0e9a44dc JB |
2042 | |
2043 | if (pieces.init_size > priv->hw_params.max_inst_size) { | |
2044 | IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n", | |
2045 | pieces.init_size); | |
b08dfd04 | 2046 | goto try_again; |
b481de9c | 2047 | } |
0e9a44dc JB |
2048 | |
2049 | if (pieces.init_data_size > priv->hw_params.max_data_size) { | |
2050 | IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n", | |
2051 | pieces.init_data_size); | |
b08dfd04 | 2052 | goto try_again; |
b481de9c | 2053 | } |
0e9a44dc JB |
2054 | |
2055 | if (pieces.boot_size > priv->hw_params.max_bsm_size) { | |
2056 | IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n", | |
2057 | pieces.boot_size); | |
b08dfd04 | 2058 | goto try_again; |
b481de9c ZY |
2059 | } |
2060 | ||
2061 | /* Allocate ucode buffers for card's bus-master loading ... */ | |
2062 | ||
2063 | /* Runtime instructions and 2 copies of data: | |
2064 | * 1) unmodified from disk | |
2065 | * 2) backup cache for save/restore during power-downs */ | |
0e9a44dc | 2066 | priv->ucode_code.len = pieces.inst_size; |
98c92211 | 2067 | iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code); |
b481de9c | 2068 | |
0e9a44dc | 2069 | priv->ucode_data.len = pieces.data_size; |
98c92211 | 2070 | iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data); |
b481de9c | 2071 | |
0e9a44dc | 2072 | priv->ucode_data_backup.len = pieces.data_size; |
98c92211 | 2073 | iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup); |
b481de9c | 2074 | |
1f304e4e ZY |
2075 | if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr || |
2076 | !priv->ucode_data_backup.v_addr) | |
2077 | goto err_pci_alloc; | |
2078 | ||
b481de9c | 2079 | /* Initialization instructions and data */ |
0e9a44dc JB |
2080 | if (pieces.init_size && pieces.init_data_size) { |
2081 | priv->ucode_init.len = pieces.init_size; | |
98c92211 | 2082 | iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init); |
90e759d1 | 2083 | |
0e9a44dc | 2084 | priv->ucode_init_data.len = pieces.init_data_size; |
98c92211 | 2085 | iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data); |
90e759d1 TW |
2086 | |
2087 | if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr) | |
2088 | goto err_pci_alloc; | |
2089 | } | |
b481de9c ZY |
2090 | |
2091 | /* Bootstrap (instructions only, no data) */ | |
0e9a44dc JB |
2092 | if (pieces.boot_size) { |
2093 | priv->ucode_boot.len = pieces.boot_size; | |
98c92211 | 2094 | iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot); |
b481de9c | 2095 | |
90e759d1 TW |
2096 | if (!priv->ucode_boot.v_addr) |
2097 | goto err_pci_alloc; | |
2098 | } | |
b481de9c | 2099 | |
b2e640d4 JB |
2100 | /* Now that we can no longer fail, copy information */ |
2101 | ||
2102 | /* | |
2103 | * The (size - 16) / 12 formula is based on the information recorded | |
2104 | * for each event, which is of mode 1 (including timestamp) for all | |
2105 | * new microcodes that include this information. | |
2106 | */ | |
2107 | priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr; | |
2108 | if (pieces.init_evtlog_size) | |
2109 | priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12; | |
2110 | else | |
7cb1b088 WYG |
2111 | priv->_agn.init_evtlog_size = |
2112 | priv->cfg->base_params->max_event_log_size; | |
b2e640d4 JB |
2113 | priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr; |
2114 | priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr; | |
2115 | if (pieces.inst_evtlog_size) | |
2116 | priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12; | |
2117 | else | |
7cb1b088 WYG |
2118 | priv->_agn.inst_evtlog_size = |
2119 | priv->cfg->base_params->max_event_log_size; | |
b2e640d4 JB |
2120 | priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr; |
2121 | ||
ece9c4ee JB |
2122 | if (ucode_capa.pan) { |
2123 | priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN); | |
c10afb6e | 2124 | priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN; |
ece9c4ee JB |
2125 | } else |
2126 | priv->sta_key_max_num = STA_KEY_MAX_NUM; | |
c10afb6e | 2127 | |
b481de9c ZY |
2128 | /* Copy images into buffers for card's bus-master reads ... */ |
2129 | ||
2130 | /* Runtime instructions (first block of data in file) */ | |
0e9a44dc JB |
2131 | IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n", |
2132 | pieces.inst_size); | |
2133 | memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size); | |
cc0f555d | 2134 | |
e1623446 | 2135 | IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n", |
b481de9c ZY |
2136 | priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr); |
2137 | ||
0e9a44dc JB |
2138 | /* |
2139 | * Runtime data | |
2140 | * NOTE: Copy into backup buffer will be done in iwl_up() | |
2141 | */ | |
2142 | IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n", | |
2143 | pieces.data_size); | |
2144 | memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size); | |
2145 | memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size); | |
2146 | ||
2147 | /* Initialization instructions */ | |
2148 | if (pieces.init_size) { | |
e1623446 | 2149 | IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n", |
0e9a44dc JB |
2150 | pieces.init_size); |
2151 | memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size); | |
b481de9c ZY |
2152 | } |
2153 | ||
0e9a44dc JB |
2154 | /* Initialization data */ |
2155 | if (pieces.init_data_size) { | |
e1623446 | 2156 | IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n", |
0e9a44dc JB |
2157 | pieces.init_data_size); |
2158 | memcpy(priv->ucode_init_data.v_addr, pieces.init_data, | |
2159 | pieces.init_data_size); | |
b481de9c ZY |
2160 | } |
2161 | ||
0e9a44dc JB |
2162 | /* Bootstrap instructions */ |
2163 | IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n", | |
2164 | pieces.boot_size); | |
2165 | memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size); | |
b481de9c | 2166 | |
6a822d06 WYG |
2167 | /* |
2168 | * figure out the offset of chain noise reset and gain commands | |
2169 | * base on the size of standard phy calibration commands table size | |
2170 | */ | |
2171 | if (ucode_capa.standard_phy_calibration_size > | |
2172 | IWL_MAX_PHY_CALIBRATE_TBL_SIZE) | |
2173 | ucode_capa.standard_phy_calibration_size = | |
2174 | IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE; | |
2175 | ||
2176 | priv->_agn.phy_calib_chain_noise_reset_cmd = | |
2177 | ucode_capa.standard_phy_calibration_size; | |
2178 | priv->_agn.phy_calib_chain_noise_gain_cmd = | |
2179 | ucode_capa.standard_phy_calibration_size + 1; | |
2180 | ||
b08dfd04 JB |
2181 | /************************************************** |
2182 | * This is still part of probe() in a sense... | |
2183 | * | |
2184 | * 9. Setup and register with mac80211 and debugfs | |
2185 | **************************************************/ | |
dd7a2509 | 2186 | err = iwl_mac_setup_register(priv, &ucode_capa); |
b08dfd04 JB |
2187 | if (err) |
2188 | goto out_unbind; | |
2189 | ||
2190 | err = iwl_dbgfs_register(priv, DRV_NAME); | |
2191 | if (err) | |
2192 | IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err); | |
2193 | ||
7d47618a EG |
2194 | err = sysfs_create_group(&priv->pci_dev->dev.kobj, |
2195 | &iwl_attribute_group); | |
2196 | if (err) { | |
2197 | IWL_ERR(priv, "failed to create sysfs device attributes\n"); | |
2198 | goto out_unbind; | |
2199 | } | |
2200 | ||
b481de9c ZY |
2201 | /* We have our copies now, allow OS release its copies */ |
2202 | release_firmware(ucode_raw); | |
a15707d8 | 2203 | complete(&priv->_agn.firmware_loading_complete); |
b08dfd04 JB |
2204 | return; |
2205 | ||
2206 | try_again: | |
2207 | /* try next, if any */ | |
2208 | if (iwl_request_firmware(priv, false)) | |
2209 | goto out_unbind; | |
2210 | release_firmware(ucode_raw); | |
2211 | return; | |
b481de9c ZY |
2212 | |
2213 | err_pci_alloc: | |
15b1687c | 2214 | IWL_ERR(priv, "failed to allocate pci memory\n"); |
5b9f8cd3 | 2215 | iwl_dealloc_ucode_pci(priv); |
b08dfd04 | 2216 | out_unbind: |
a15707d8 | 2217 | complete(&priv->_agn.firmware_loading_complete); |
b08dfd04 | 2218 | device_release_driver(&priv->pci_dev->dev); |
b481de9c | 2219 | release_firmware(ucode_raw); |
b481de9c ZY |
2220 | } |
2221 | ||
b7a79404 RC |
2222 | static const char *desc_lookup_text[] = { |
2223 | "OK", | |
2224 | "FAIL", | |
2225 | "BAD_PARAM", | |
2226 | "BAD_CHECKSUM", | |
2227 | "NMI_INTERRUPT_WDG", | |
2228 | "SYSASSERT", | |
2229 | "FATAL_ERROR", | |
2230 | "BAD_COMMAND", | |
2231 | "HW_ERROR_TUNE_LOCK", | |
2232 | "HW_ERROR_TEMPERATURE", | |
2233 | "ILLEGAL_CHAN_FREQ", | |
2234 | "VCC_NOT_STABLE", | |
2235 | "FH_ERROR", | |
2236 | "NMI_INTERRUPT_HOST", | |
2237 | "NMI_INTERRUPT_ACTION_PT", | |
2238 | "NMI_INTERRUPT_UNKNOWN", | |
2239 | "UCODE_VERSION_MISMATCH", | |
2240 | "HW_ERROR_ABS_LOCK", | |
2241 | "HW_ERROR_CAL_LOCK_FAIL", | |
2242 | "NMI_INTERRUPT_INST_ACTION_PT", | |
2243 | "NMI_INTERRUPT_DATA_ACTION_PT", | |
2244 | "NMI_TRM_HW_ER", | |
2245 | "NMI_INTERRUPT_TRM", | |
2246 | "NMI_INTERRUPT_BREAK_POINT" | |
2247 | "DEBUG_0", | |
2248 | "DEBUG_1", | |
2249 | "DEBUG_2", | |
2250 | "DEBUG_3", | |
b7a79404 RC |
2251 | }; |
2252 | ||
4b58645c JS |
2253 | static struct { char *name; u8 num; } advanced_lookup[] = { |
2254 | { "NMI_INTERRUPT_WDG", 0x34 }, | |
2255 | { "SYSASSERT", 0x35 }, | |
2256 | { "UCODE_VERSION_MISMATCH", 0x37 }, | |
2257 | { "BAD_COMMAND", 0x38 }, | |
2258 | { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C }, | |
2259 | { "FATAL_ERROR", 0x3D }, | |
2260 | { "NMI_TRM_HW_ERR", 0x46 }, | |
2261 | { "NMI_INTERRUPT_TRM", 0x4C }, | |
2262 | { "NMI_INTERRUPT_BREAK_POINT", 0x54 }, | |
2263 | { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C }, | |
2264 | { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 }, | |
2265 | { "NMI_INTERRUPT_HOST", 0x66 }, | |
2266 | { "NMI_INTERRUPT_ACTION_PT", 0x7C }, | |
2267 | { "NMI_INTERRUPT_UNKNOWN", 0x84 }, | |
2268 | { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 }, | |
2269 | { "ADVANCED_SYSASSERT", 0 }, | |
2270 | }; | |
2271 | ||
2272 | static const char *desc_lookup(u32 num) | |
b7a79404 | 2273 | { |
4b58645c JS |
2274 | int i; |
2275 | int max = ARRAY_SIZE(desc_lookup_text); | |
b7a79404 | 2276 | |
4b58645c JS |
2277 | if (num < max) |
2278 | return desc_lookup_text[num]; | |
b7a79404 | 2279 | |
4b58645c JS |
2280 | max = ARRAY_SIZE(advanced_lookup) - 1; |
2281 | for (i = 0; i < max; i++) { | |
2282 | if (advanced_lookup[i].num == num) | |
2283 | break;; | |
2284 | } | |
2285 | return advanced_lookup[i].name; | |
b7a79404 RC |
2286 | } |
2287 | ||
2288 | #define ERROR_START_OFFSET (1 * sizeof(u32)) | |
2289 | #define ERROR_ELEM_SIZE (7 * sizeof(u32)) | |
2290 | ||
2291 | void iwl_dump_nic_error_log(struct iwl_priv *priv) | |
2292 | { | |
2293 | u32 data2, line; | |
2294 | u32 desc, time, count, base, data1; | |
2295 | u32 blink1, blink2, ilink1, ilink2; | |
461ef382 | 2296 | u32 pc, hcmd; |
b7a79404 | 2297 | |
b2e640d4 | 2298 | if (priv->ucode_type == UCODE_INIT) { |
b7a79404 | 2299 | base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr); |
b2e640d4 JB |
2300 | if (!base) |
2301 | base = priv->_agn.init_errlog_ptr; | |
2302 | } else { | |
b7a79404 | 2303 | base = le32_to_cpu(priv->card_alive.error_event_table_ptr); |
b2e640d4 JB |
2304 | if (!base) |
2305 | base = priv->_agn.inst_errlog_ptr; | |
2306 | } | |
b7a79404 RC |
2307 | |
2308 | if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) { | |
212fb575 WYG |
2309 | IWL_ERR(priv, |
2310 | "Not valid error log pointer 0x%08X for %s uCode\n", | |
2311 | base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT"); | |
b7a79404 RC |
2312 | return; |
2313 | } | |
2314 | ||
2315 | count = iwl_read_targ_mem(priv, base); | |
2316 | ||
2317 | if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) { | |
2318 | IWL_ERR(priv, "Start IWL Error Log Dump:\n"); | |
2319 | IWL_ERR(priv, "Status: 0x%08lX, count: %d\n", | |
2320 | priv->status, count); | |
2321 | } | |
2322 | ||
2323 | desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32)); | |
6e6ebf4b | 2324 | priv->isr_stats.err_code = desc; |
461ef382 | 2325 | pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32)); |
b7a79404 RC |
2326 | blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32)); |
2327 | blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32)); | |
2328 | ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32)); | |
2329 | ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32)); | |
2330 | data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32)); | |
2331 | data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32)); | |
2332 | line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32)); | |
2333 | time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32)); | |
461ef382 | 2334 | hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32)); |
b7a79404 | 2335 | |
be1a71a1 JB |
2336 | trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line, |
2337 | blink1, blink2, ilink1, ilink2); | |
2338 | ||
87563715 | 2339 | IWL_ERR(priv, "Desc Time " |
b7a79404 | 2340 | "data1 data2 line\n"); |
87563715 | 2341 | IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n", |
b7a79404 | 2342 | desc_lookup(desc), desc, time, data1, data2, line); |
461ef382 WYG |
2343 | IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n"); |
2344 | IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n", | |
2345 | pc, blink1, blink2, ilink1, ilink2, hcmd); | |
b7a79404 RC |
2346 | } |
2347 | ||
2348 | #define EVENT_START_OFFSET (4 * sizeof(u32)) | |
2349 | ||
2350 | /** | |
2351 | * iwl_print_event_log - Dump error event log to syslog | |
2352 | * | |
2353 | */ | |
b03d7d0f WYG |
2354 | static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx, |
2355 | u32 num_events, u32 mode, | |
2356 | int pos, char **buf, size_t bufsz) | |
b7a79404 RC |
2357 | { |
2358 | u32 i; | |
2359 | u32 base; /* SRAM byte address of event log header */ | |
2360 | u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */ | |
2361 | u32 ptr; /* SRAM byte address of log data */ | |
2362 | u32 ev, time, data; /* event log data */ | |
e5854471 | 2363 | unsigned long reg_flags; |
b7a79404 RC |
2364 | |
2365 | if (num_events == 0) | |
b03d7d0f | 2366 | return pos; |
b2e640d4 JB |
2367 | |
2368 | if (priv->ucode_type == UCODE_INIT) { | |
b7a79404 | 2369 | base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr); |
b2e640d4 JB |
2370 | if (!base) |
2371 | base = priv->_agn.init_evtlog_ptr; | |
2372 | } else { | |
b7a79404 | 2373 | base = le32_to_cpu(priv->card_alive.log_event_table_ptr); |
b2e640d4 JB |
2374 | if (!base) |
2375 | base = priv->_agn.inst_evtlog_ptr; | |
2376 | } | |
b7a79404 RC |
2377 | |
2378 | if (mode == 0) | |
2379 | event_size = 2 * sizeof(u32); | |
2380 | else | |
2381 | event_size = 3 * sizeof(u32); | |
2382 | ||
2383 | ptr = base + EVENT_START_OFFSET + (start_idx * event_size); | |
2384 | ||
e5854471 BC |
2385 | /* Make sure device is powered up for SRAM reads */ |
2386 | spin_lock_irqsave(&priv->reg_lock, reg_flags); | |
2387 | iwl_grab_nic_access(priv); | |
2388 | ||
2389 | /* Set starting address; reads will auto-increment */ | |
2390 | _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr); | |
2391 | rmb(); | |
2392 | ||
b7a79404 RC |
2393 | /* "time" is actually "data" for mode 0 (no timestamp). |
2394 | * place event id # at far right for easier visual parsing. */ | |
2395 | for (i = 0; i < num_events; i++) { | |
e5854471 BC |
2396 | ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT); |
2397 | time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT); | |
b7a79404 RC |
2398 | if (mode == 0) { |
2399 | /* data, ev */ | |
b03d7d0f WYG |
2400 | if (bufsz) { |
2401 | pos += scnprintf(*buf + pos, bufsz - pos, | |
2402 | "EVT_LOG:0x%08x:%04u\n", | |
2403 | time, ev); | |
2404 | } else { | |
2405 | trace_iwlwifi_dev_ucode_event(priv, 0, | |
2406 | time, ev); | |
2407 | IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n", | |
2408 | time, ev); | |
2409 | } | |
b7a79404 | 2410 | } else { |
e5854471 | 2411 | data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT); |
b03d7d0f WYG |
2412 | if (bufsz) { |
2413 | pos += scnprintf(*buf + pos, bufsz - pos, | |
2414 | "EVT_LOGT:%010u:0x%08x:%04u\n", | |
2415 | time, data, ev); | |
2416 | } else { | |
2417 | IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n", | |
b7a79404 | 2418 | time, data, ev); |
b03d7d0f WYG |
2419 | trace_iwlwifi_dev_ucode_event(priv, time, |
2420 | data, ev); | |
2421 | } | |
b7a79404 RC |
2422 | } |
2423 | } | |
e5854471 BC |
2424 | |
2425 | /* Allow device to power down */ | |
2426 | iwl_release_nic_access(priv); | |
2427 | spin_unlock_irqrestore(&priv->reg_lock, reg_flags); | |
b03d7d0f | 2428 | return pos; |
b7a79404 RC |
2429 | } |
2430 | ||
c341ddb2 WYG |
2431 | /** |
2432 | * iwl_print_last_event_logs - Dump the newest # of event log to syslog | |
2433 | */ | |
b03d7d0f WYG |
2434 | static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity, |
2435 | u32 num_wraps, u32 next_entry, | |
2436 | u32 size, u32 mode, | |
2437 | int pos, char **buf, size_t bufsz) | |
c341ddb2 WYG |
2438 | { |
2439 | /* | |
2440 | * display the newest DEFAULT_LOG_ENTRIES entries | |
2441 | * i.e the entries just before the next ont that uCode would fill. | |
2442 | */ | |
2443 | if (num_wraps) { | |
2444 | if (next_entry < size) { | |
b03d7d0f WYG |
2445 | pos = iwl_print_event_log(priv, |
2446 | capacity - (size - next_entry), | |
2447 | size - next_entry, mode, | |
2448 | pos, buf, bufsz); | |
2449 | pos = iwl_print_event_log(priv, 0, | |
2450 | next_entry, mode, | |
2451 | pos, buf, bufsz); | |
c341ddb2 | 2452 | } else |
b03d7d0f WYG |
2453 | pos = iwl_print_event_log(priv, next_entry - size, |
2454 | size, mode, pos, buf, bufsz); | |
c341ddb2 | 2455 | } else { |
b03d7d0f WYG |
2456 | if (next_entry < size) { |
2457 | pos = iwl_print_event_log(priv, 0, next_entry, | |
2458 | mode, pos, buf, bufsz); | |
2459 | } else { | |
2460 | pos = iwl_print_event_log(priv, next_entry - size, | |
2461 | size, mode, pos, buf, bufsz); | |
2462 | } | |
c341ddb2 | 2463 | } |
b03d7d0f | 2464 | return pos; |
c341ddb2 WYG |
2465 | } |
2466 | ||
c341ddb2 WYG |
2467 | #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20) |
2468 | ||
b03d7d0f WYG |
2469 | int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log, |
2470 | char **buf, bool display) | |
b7a79404 RC |
2471 | { |
2472 | u32 base; /* SRAM byte address of event log header */ | |
2473 | u32 capacity; /* event log capacity in # entries */ | |
2474 | u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */ | |
2475 | u32 num_wraps; /* # times uCode wrapped to top of log */ | |
2476 | u32 next_entry; /* index of next entry to be written by uCode */ | |
2477 | u32 size; /* # entries that we'll print */ | |
b2e640d4 | 2478 | u32 logsize; |
b03d7d0f WYG |
2479 | int pos = 0; |
2480 | size_t bufsz = 0; | |
b7a79404 | 2481 | |
b2e640d4 | 2482 | if (priv->ucode_type == UCODE_INIT) { |
b7a79404 | 2483 | base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr); |
b2e640d4 JB |
2484 | logsize = priv->_agn.init_evtlog_size; |
2485 | if (!base) | |
2486 | base = priv->_agn.init_evtlog_ptr; | |
2487 | } else { | |
b7a79404 | 2488 | base = le32_to_cpu(priv->card_alive.log_event_table_ptr); |
b2e640d4 JB |
2489 | logsize = priv->_agn.inst_evtlog_size; |
2490 | if (!base) | |
2491 | base = priv->_agn.inst_evtlog_ptr; | |
2492 | } | |
b7a79404 RC |
2493 | |
2494 | if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) { | |
212fb575 WYG |
2495 | IWL_ERR(priv, |
2496 | "Invalid event log pointer 0x%08X for %s uCode\n", | |
2497 | base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT"); | |
937c397e | 2498 | return -EINVAL; |
b7a79404 RC |
2499 | } |
2500 | ||
2501 | /* event log header */ | |
2502 | capacity = iwl_read_targ_mem(priv, base); | |
2503 | mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32))); | |
2504 | num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32))); | |
2505 | next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32))); | |
2506 | ||
b2e640d4 | 2507 | if (capacity > logsize) { |
84c40692 | 2508 | IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n", |
b2e640d4 JB |
2509 | capacity, logsize); |
2510 | capacity = logsize; | |
84c40692 BC |
2511 | } |
2512 | ||
b2e640d4 | 2513 | if (next_entry > logsize) { |
84c40692 | 2514 | IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n", |
b2e640d4 JB |
2515 | next_entry, logsize); |
2516 | next_entry = logsize; | |
84c40692 BC |
2517 | } |
2518 | ||
b7a79404 RC |
2519 | size = num_wraps ? capacity : next_entry; |
2520 | ||
2521 | /* bail out if nothing in log */ | |
2522 | if (size == 0) { | |
2523 | IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n"); | |
b03d7d0f | 2524 | return pos; |
b7a79404 RC |
2525 | } |
2526 | ||
9f28ebc3 | 2527 | /* enable/disable bt channel inhibition */ |
f37837c9 WYG |
2528 | priv->bt_ch_announce = iwlagn_bt_ch_announce; |
2529 | ||
c341ddb2 | 2530 | #ifdef CONFIG_IWLWIFI_DEBUG |
521d9bce | 2531 | if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log) |
c341ddb2 WYG |
2532 | size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES) |
2533 | ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size; | |
2534 | #else | |
2535 | size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES) | |
2536 | ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size; | |
2537 | #endif | |
2538 | IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n", | |
2539 | size); | |
b7a79404 | 2540 | |
c341ddb2 | 2541 | #ifdef CONFIG_IWLWIFI_DEBUG |
b03d7d0f WYG |
2542 | if (display) { |
2543 | if (full_log) | |
2544 | bufsz = capacity * 48; | |
2545 | else | |
2546 | bufsz = size * 48; | |
2547 | *buf = kmalloc(bufsz, GFP_KERNEL); | |
2548 | if (!*buf) | |
937c397e | 2549 | return -ENOMEM; |
b03d7d0f | 2550 | } |
c341ddb2 WYG |
2551 | if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) { |
2552 | /* | |
2553 | * if uCode has wrapped back to top of log, | |
2554 | * start at the oldest entry, | |
2555 | * i.e the next one that uCode would fill. | |
2556 | */ | |
2557 | if (num_wraps) | |
b03d7d0f WYG |
2558 | pos = iwl_print_event_log(priv, next_entry, |
2559 | capacity - next_entry, mode, | |
2560 | pos, buf, bufsz); | |
c341ddb2 | 2561 | /* (then/else) start at top of log */ |
b03d7d0f WYG |
2562 | pos = iwl_print_event_log(priv, 0, |
2563 | next_entry, mode, pos, buf, bufsz); | |
c341ddb2 | 2564 | } else |
b03d7d0f WYG |
2565 | pos = iwl_print_last_event_logs(priv, capacity, num_wraps, |
2566 | next_entry, size, mode, | |
2567 | pos, buf, bufsz); | |
c341ddb2 | 2568 | #else |
b03d7d0f WYG |
2569 | pos = iwl_print_last_event_logs(priv, capacity, num_wraps, |
2570 | next_entry, size, mode, | |
2571 | pos, buf, bufsz); | |
b7a79404 | 2572 | #endif |
b03d7d0f | 2573 | return pos; |
c341ddb2 | 2574 | } |
b7a79404 | 2575 | |
0975cc8f WYG |
2576 | static void iwl_rf_kill_ct_config(struct iwl_priv *priv) |
2577 | { | |
2578 | struct iwl_ct_kill_config cmd; | |
2579 | struct iwl_ct_kill_throttling_config adv_cmd; | |
2580 | unsigned long flags; | |
2581 | int ret = 0; | |
2582 | ||
2583 | spin_lock_irqsave(&priv->lock, flags); | |
2584 | iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, | |
2585 | CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT); | |
2586 | spin_unlock_irqrestore(&priv->lock, flags); | |
2587 | priv->thermal_throttle.ct_kill_toggle = false; | |
2588 | ||
7cb1b088 | 2589 | if (priv->cfg->base_params->support_ct_kill_exit) { |
0975cc8f WYG |
2590 | adv_cmd.critical_temperature_enter = |
2591 | cpu_to_le32(priv->hw_params.ct_kill_threshold); | |
2592 | adv_cmd.critical_temperature_exit = | |
2593 | cpu_to_le32(priv->hw_params.ct_kill_exit_threshold); | |
2594 | ||
2595 | ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD, | |
2596 | sizeof(adv_cmd), &adv_cmd); | |
2597 | if (ret) | |
2598 | IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n"); | |
2599 | else | |
2600 | IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD " | |
2601 | "succeeded, " | |
2602 | "critical temperature enter is %d," | |
2603 | "exit is %d\n", | |
2604 | priv->hw_params.ct_kill_threshold, | |
2605 | priv->hw_params.ct_kill_exit_threshold); | |
2606 | } else { | |
2607 | cmd.critical_temperature_R = | |
2608 | cpu_to_le32(priv->hw_params.ct_kill_threshold); | |
2609 | ||
2610 | ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD, | |
2611 | sizeof(cmd), &cmd); | |
2612 | if (ret) | |
2613 | IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n"); | |
2614 | else | |
2615 | IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD " | |
2616 | "succeeded, " | |
2617 | "critical temperature is %d\n", | |
2618 | priv->hw_params.ct_kill_threshold); | |
2619 | } | |
2620 | } | |
2621 | ||
6d6a1afd SZ |
2622 | static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg) |
2623 | { | |
2624 | struct iwl_calib_cfg_cmd calib_cfg_cmd; | |
2625 | struct iwl_host_cmd cmd = { | |
2626 | .id = CALIBRATION_CFG_CMD, | |
2627 | .len = sizeof(struct iwl_calib_cfg_cmd), | |
2628 | .data = &calib_cfg_cmd, | |
2629 | }; | |
2630 | ||
2631 | memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd)); | |
2632 | calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL; | |
7cb1b088 | 2633 | calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg); |
6d6a1afd SZ |
2634 | |
2635 | return iwl_send_cmd(priv, &cmd); | |
2636 | } | |
2637 | ||
2638 | ||
b481de9c | 2639 | /** |
4a4a9e81 | 2640 | * iwl_alive_start - called after REPLY_ALIVE notification received |
b481de9c | 2641 | * from protocol/runtime uCode (initialization uCode's |
4a4a9e81 | 2642 | * Alive gets handled by iwl_init_alive_start()). |
b481de9c | 2643 | */ |
4a4a9e81 | 2644 | static void iwl_alive_start(struct iwl_priv *priv) |
b481de9c | 2645 | { |
57aab75a | 2646 | int ret = 0; |
246ed355 | 2647 | struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS]; |
b481de9c | 2648 | |
e1623446 | 2649 | IWL_DEBUG_INFO(priv, "Runtime Alive received.\n"); |
b481de9c ZY |
2650 | |
2651 | if (priv->card_alive.is_valid != UCODE_VALID_OK) { | |
2652 | /* We had an error bringing up the hardware, so take it | |
2653 | * all the way back down so we can try again */ | |
e1623446 | 2654 | IWL_DEBUG_INFO(priv, "Alive failed.\n"); |
b481de9c ZY |
2655 | goto restart; |
2656 | } | |
2657 | ||
2658 | /* Initialize uCode has loaded Runtime uCode ... verify inst image. | |
2659 | * This is a paranoid check, because we would not have gotten the | |
2660 | * "runtime" alive if code weren't properly loaded. */ | |
b0692f2f | 2661 | if (iwl_verify_ucode(priv)) { |
b481de9c ZY |
2662 | /* Runtime instruction load was bad; |
2663 | * take it all the way back down so we can try again */ | |
e1623446 | 2664 | IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n"); |
b481de9c ZY |
2665 | goto restart; |
2666 | } | |
2667 | ||
57aab75a TW |
2668 | ret = priv->cfg->ops->lib->alive_notify(priv); |
2669 | if (ret) { | |
39aadf8c WT |
2670 | IWL_WARN(priv, |
2671 | "Could not complete ALIVE transition [ntf]: %d\n", ret); | |
b481de9c ZY |
2672 | goto restart; |
2673 | } | |
2674 | ||
6d6a1afd | 2675 | |
5b9f8cd3 | 2676 | /* After the ALIVE response, we can send host commands to the uCode */ |
b481de9c ZY |
2677 | set_bit(STATUS_ALIVE, &priv->status); |
2678 | ||
22de94de SG |
2679 | /* Enable watchdog to monitor the driver tx queues */ |
2680 | iwl_setup_watchdog(priv); | |
b74e31a9 | 2681 | |
fee1247a | 2682 | if (iwl_is_rfkill(priv)) |
b481de9c ZY |
2683 | return; |
2684 | ||
bc795df1 | 2685 | /* download priority table before any calibration request */ |
7cb1b088 WYG |
2686 | if (priv->cfg->bt_params && |
2687 | priv->cfg->bt_params->advanced_bt_coexist) { | |
f7322f8f WYG |
2688 | /* Configure Bluetooth device coexistence support */ |
2689 | priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK; | |
2690 | priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT; | |
2691 | priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT; | |
2692 | priv->cfg->ops->hcmd->send_bt_config(priv); | |
2693 | priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS; | |
a5901cbb | 2694 | iwlagn_send_prio_tbl(priv); |
f7322f8f WYG |
2695 | |
2696 | /* FIXME: w/a to force change uCode BT state machine */ | |
2697 | iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN, | |
2698 | BT_COEX_PRIO_TBL_EVT_INIT_CALIB2); | |
2699 | iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE, | |
2700 | BT_COEX_PRIO_TBL_EVT_INIT_CALIB2); | |
2701 | } | |
bc795df1 WYG |
2702 | if (priv->hw_params.calib_rt_cfg) |
2703 | iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg); | |
2704 | ||
36d6825b | 2705 | ieee80211_wake_queues(priv->hw); |
b481de9c | 2706 | |
470ab2dd | 2707 | priv->active_rate = IWL_RATES_MASK; |
b481de9c | 2708 | |
2f748dec WYG |
2709 | /* Configure Tx antenna selection based on H/W config */ |
2710 | if (priv->cfg->ops->hcmd->set_tx_ant) | |
2711 | priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant); | |
2712 | ||
246ed355 | 2713 | if (iwl_is_associated_ctx(ctx)) { |
c1adf9fb | 2714 | struct iwl_rxon_cmd *active_rxon = |
246ed355 | 2715 | (struct iwl_rxon_cmd *)&ctx->active; |
019fb97d | 2716 | /* apply any changes in staging */ |
246ed355 | 2717 | ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK; |
b481de9c ZY |
2718 | active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK; |
2719 | } else { | |
d0fe478c | 2720 | struct iwl_rxon_context *tmp; |
b481de9c | 2721 | /* Initialize our rx_config data */ |
d0fe478c JB |
2722 | for_each_context(priv, tmp) |
2723 | iwl_connection_init_rx_config(priv, tmp); | |
45823531 AK |
2724 | |
2725 | if (priv->cfg->ops->hcmd->set_rxon_chain) | |
246ed355 | 2726 | priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx); |
b481de9c ZY |
2727 | } |
2728 | ||
7cb1b088 WYG |
2729 | if (priv->cfg->bt_params && |
2730 | !priv->cfg->bt_params->advanced_bt_coexist) { | |
aeb4a2ee WYG |
2731 | /* Configure Bluetooth device coexistence support */ |
2732 | priv->cfg->ops->hcmd->send_bt_config(priv); | |
2733 | } | |
b481de9c | 2734 | |
4a4a9e81 TW |
2735 | iwl_reset_run_time_calib(priv); |
2736 | ||
9e2e7422 WYG |
2737 | set_bit(STATUS_READY, &priv->status); |
2738 | ||
b481de9c | 2739 | /* Configure the adapter for unassociated operation */ |
246ed355 | 2740 | iwlcore_commit_rxon(priv, ctx); |
b481de9c ZY |
2741 | |
2742 | /* At this point, the NIC is initialized and operational */ | |
47f4a587 | 2743 | iwl_rf_kill_ct_config(priv); |
5a66926a | 2744 | |
e1623446 | 2745 | IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n"); |
5a66926a | 2746 | wake_up_interruptible(&priv->wait_command_queue); |
b481de9c | 2747 | |
e312c24c | 2748 | iwl_power_update_mode(priv, true); |
7e246191 RC |
2749 | IWL_DEBUG_INFO(priv, "Updated power mode\n"); |
2750 | ||
c46fbefa | 2751 | |
b481de9c ZY |
2752 | return; |
2753 | ||
2754 | restart: | |
2755 | queue_work(priv->workqueue, &priv->restart); | |
2756 | } | |
2757 | ||
4e39317d | 2758 | static void iwl_cancel_deferred_work(struct iwl_priv *priv); |
b481de9c | 2759 | |
5b9f8cd3 | 2760 | static void __iwl_down(struct iwl_priv *priv) |
b481de9c ZY |
2761 | { |
2762 | unsigned long flags; | |
2763 | int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status); | |
b481de9c | 2764 | |
e1623446 | 2765 | IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n"); |
b481de9c | 2766 | |
d745d472 SG |
2767 | iwl_scan_cancel_timeout(priv, 200); |
2768 | ||
2769 | exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status); | |
b481de9c | 2770 | |
b62177a0 SG |
2771 | /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set |
2772 | * to prevent rearm timer */ | |
22de94de | 2773 | del_timer_sync(&priv->watchdog); |
b62177a0 | 2774 | |
dcef732c | 2775 | iwl_clear_ucode_stations(priv, NULL); |
a194e324 | 2776 | iwl_dealloc_bcast_stations(priv); |
db125c78 | 2777 | iwl_clear_driver_stations(priv); |
b481de9c | 2778 | |
a1174138 | 2779 | /* reset BT coex data */ |
da5dbb97 | 2780 | priv->bt_status = 0; |
7cb1b088 WYG |
2781 | if (priv->cfg->bt_params) |
2782 | priv->bt_traffic_load = | |
2783 | priv->cfg->bt_params->bt_init_traffic_load; | |
2784 | else | |
2785 | priv->bt_traffic_load = 0; | |
a1174138 | 2786 | priv->bt_sco_active = false; |
bee008b7 WYG |
2787 | priv->bt_full_concurrent = false; |
2788 | priv->bt_ci_compliance = 0; | |
a1174138 | 2789 | |
b481de9c ZY |
2790 | /* Unblock any waiting calls */ |
2791 | wake_up_interruptible_all(&priv->wait_command_queue); | |
2792 | ||
b481de9c ZY |
2793 | /* Wipe out the EXIT_PENDING status bit if we are not actually |
2794 | * exiting the module */ | |
2795 | if (!exit_pending) | |
2796 | clear_bit(STATUS_EXIT_PENDING, &priv->status); | |
2797 | ||
2798 | /* stop and reset the on-board processor */ | |
3395f6e9 | 2799 | iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET); |
b481de9c ZY |
2800 | |
2801 | /* tell the device to stop sending interrupts */ | |
0359facc | 2802 | spin_lock_irqsave(&priv->lock, flags); |
5b9f8cd3 | 2803 | iwl_disable_interrupts(priv); |
0359facc MA |
2804 | spin_unlock_irqrestore(&priv->lock, flags); |
2805 | iwl_synchronize_irq(priv); | |
b481de9c ZY |
2806 | |
2807 | if (priv->mac80211_registered) | |
2808 | ieee80211_stop_queues(priv->hw); | |
2809 | ||
5b9f8cd3 | 2810 | /* If we have not previously called iwl_init() then |
a60e77e5 | 2811 | * clear all bits but the RF Kill bit and return */ |
fee1247a | 2812 | if (!iwl_is_init(priv)) { |
b481de9c ZY |
2813 | priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) << |
2814 | STATUS_RF_KILL_HW | | |
9788864e RC |
2815 | test_bit(STATUS_GEO_CONFIGURED, &priv->status) << |
2816 | STATUS_GEO_CONFIGURED | | |
052ec3f1 MA |
2817 | test_bit(STATUS_EXIT_PENDING, &priv->status) << |
2818 | STATUS_EXIT_PENDING; | |
b481de9c ZY |
2819 | goto exit; |
2820 | } | |
2821 | ||
6da3a13e | 2822 | /* ...otherwise clear out all the status bits but the RF Kill |
a60e77e5 | 2823 | * bit and continue taking the NIC down. */ |
b481de9c ZY |
2824 | priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) << |
2825 | STATUS_RF_KILL_HW | | |
9788864e RC |
2826 | test_bit(STATUS_GEO_CONFIGURED, &priv->status) << |
2827 | STATUS_GEO_CONFIGURED | | |
b481de9c | 2828 | test_bit(STATUS_FW_ERROR, &priv->status) << |
052ec3f1 MA |
2829 | STATUS_FW_ERROR | |
2830 | test_bit(STATUS_EXIT_PENDING, &priv->status) << | |
2831 | STATUS_EXIT_PENDING; | |
b481de9c | 2832 | |
ef850d7c | 2833 | /* device going down, Stop using ICT table */ |
e39fdee1 WYG |
2834 | if (priv->cfg->ops->lib->isr_ops.disable) |
2835 | priv->cfg->ops->lib->isr_ops.disable(priv); | |
b481de9c | 2836 | |
74bcdb33 | 2837 | iwlagn_txq_ctx_stop(priv); |
54b81550 | 2838 | iwlagn_rxq_stop(priv); |
b481de9c | 2839 | |
309e731a BC |
2840 | /* Power-down device's busmaster DMA clocks */ |
2841 | iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT); | |
b481de9c ZY |
2842 | udelay(5); |
2843 | ||
309e731a BC |
2844 | /* Make sure (redundant) we've released our request to stay awake */ |
2845 | iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
2846 | ||
4d2ccdb9 | 2847 | /* Stop the device, and put it in low power state */ |
14e8e4af | 2848 | iwl_apm_stop(priv); |
4d2ccdb9 | 2849 | |
b481de9c | 2850 | exit: |
885ba202 | 2851 | memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp)); |
b481de9c | 2852 | |
77834543 | 2853 | dev_kfree_skb(priv->beacon_skb); |
12e934dc | 2854 | priv->beacon_skb = NULL; |
b481de9c ZY |
2855 | |
2856 | /* clear out any free frames */ | |
fcab423d | 2857 | iwl_clear_free_frames(priv); |
b481de9c ZY |
2858 | } |
2859 | ||
5b9f8cd3 | 2860 | static void iwl_down(struct iwl_priv *priv) |
b481de9c ZY |
2861 | { |
2862 | mutex_lock(&priv->mutex); | |
5b9f8cd3 | 2863 | __iwl_down(priv); |
b481de9c | 2864 | mutex_unlock(&priv->mutex); |
b24d22b1 | 2865 | |
4e39317d | 2866 | iwl_cancel_deferred_work(priv); |
b481de9c ZY |
2867 | } |
2868 | ||
086ed117 MA |
2869 | #define HW_READY_TIMEOUT (50) |
2870 | ||
2871 | static int iwl_set_hw_ready(struct iwl_priv *priv) | |
2872 | { | |
2873 | int ret = 0; | |
2874 | ||
2875 | iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG, | |
2876 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY); | |
2877 | ||
2878 | /* See if we got it */ | |
2879 | ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG, | |
2880 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, | |
2881 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, | |
2882 | HW_READY_TIMEOUT); | |
2883 | if (ret != -ETIMEDOUT) | |
2884 | priv->hw_ready = true; | |
2885 | else | |
2886 | priv->hw_ready = false; | |
2887 | ||
2888 | IWL_DEBUG_INFO(priv, "hardware %s\n", | |
2889 | (priv->hw_ready == 1) ? "ready" : "not ready"); | |
2890 | return ret; | |
2891 | } | |
2892 | ||
2893 | static int iwl_prepare_card_hw(struct iwl_priv *priv) | |
2894 | { | |
2895 | int ret = 0; | |
2896 | ||
91dd6c27 | 2897 | IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n"); |
086ed117 | 2898 | |
3354a0f6 MA |
2899 | ret = iwl_set_hw_ready(priv); |
2900 | if (priv->hw_ready) | |
2901 | return ret; | |
2902 | ||
2903 | /* If HW is not ready, prepare the conditions to check again */ | |
086ed117 MA |
2904 | iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG, |
2905 | CSR_HW_IF_CONFIG_REG_PREPARE); | |
2906 | ||
2907 | ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG, | |
2908 | ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, | |
2909 | CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000); | |
2910 | ||
3354a0f6 | 2911 | /* HW should be ready by now, check again. */ |
086ed117 MA |
2912 | if (ret != -ETIMEDOUT) |
2913 | iwl_set_hw_ready(priv); | |
2914 | ||
2915 | return ret; | |
2916 | } | |
2917 | ||
b481de9c ZY |
2918 | #define MAX_HW_RESTARTS 5 |
2919 | ||
5b9f8cd3 | 2920 | static int __iwl_up(struct iwl_priv *priv) |
b481de9c | 2921 | { |
a194e324 | 2922 | struct iwl_rxon_context *ctx; |
57aab75a TW |
2923 | int i; |
2924 | int ret; | |
b481de9c ZY |
2925 | |
2926 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) { | |
39aadf8c | 2927 | IWL_WARN(priv, "Exit pending; will not bring the NIC up\n"); |
b481de9c ZY |
2928 | return -EIO; |
2929 | } | |
2930 | ||
e903fbd4 | 2931 | if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) { |
15b1687c | 2932 | IWL_ERR(priv, "ucode not available for device bringup\n"); |
e903fbd4 RC |
2933 | return -EIO; |
2934 | } | |
2935 | ||
a194e324 | 2936 | for_each_context(priv, ctx) { |
a30e3112 | 2937 | ret = iwlagn_alloc_bcast_station(priv, ctx); |
a194e324 JB |
2938 | if (ret) { |
2939 | iwl_dealloc_bcast_stations(priv); | |
2940 | return ret; | |
2941 | } | |
2942 | } | |
2c810ccd | 2943 | |
086ed117 MA |
2944 | iwl_prepare_card_hw(priv); |
2945 | ||
2946 | if (!priv->hw_ready) { | |
2947 | IWL_WARN(priv, "Exit HW not ready\n"); | |
2948 | return -EIO; | |
2949 | } | |
2950 | ||
e655b9f0 | 2951 | /* If platform's RF_KILL switch is NOT set to KILL */ |
c1842d61 | 2952 | if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW) |
e655b9f0 | 2953 | clear_bit(STATUS_RF_KILL_HW, &priv->status); |
3bff19c2 | 2954 | else |
e655b9f0 | 2955 | set_bit(STATUS_RF_KILL_HW, &priv->status); |
3bff19c2 | 2956 | |
c1842d61 | 2957 | if (iwl_is_rfkill(priv)) { |
a60e77e5 JB |
2958 | wiphy_rfkill_set_hw_state(priv->hw->wiphy, true); |
2959 | ||
5b9f8cd3 | 2960 | iwl_enable_interrupts(priv); |
a60e77e5 | 2961 | IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n"); |
c1842d61 | 2962 | return 0; |
b481de9c ZY |
2963 | } |
2964 | ||
3395f6e9 | 2965 | iwl_write32(priv, CSR_INT, 0xFFFFFFFF); |
b481de9c | 2966 | |
13bb9483 | 2967 | /* must be initialised before iwl_hw_nic_init */ |
751ca305 JB |
2968 | if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS)) |
2969 | priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM; | |
2970 | else | |
2971 | priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM; | |
13bb9483 | 2972 | |
74bcdb33 | 2973 | ret = iwlagn_hw_nic_init(priv); |
57aab75a | 2974 | if (ret) { |
15b1687c | 2975 | IWL_ERR(priv, "Unable to init nic\n"); |
57aab75a | 2976 | return ret; |
b481de9c ZY |
2977 | } |
2978 | ||
2979 | /* make sure rfkill handshake bits are cleared */ | |
3395f6e9 TW |
2980 | iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
2981 | iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, | |
b481de9c ZY |
2982 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
2983 | ||
2984 | /* clear (again), then enable host interrupts */ | |
3395f6e9 | 2985 | iwl_write32(priv, CSR_INT, 0xFFFFFFFF); |
5b9f8cd3 | 2986 | iwl_enable_interrupts(priv); |
b481de9c ZY |
2987 | |
2988 | /* really make sure rfkill handshake bits are cleared */ | |
3395f6e9 TW |
2989 | iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
2990 | iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); | |
b481de9c ZY |
2991 | |
2992 | /* Copy original ucode data image from disk into backup cache. | |
2993 | * This will be used to initialize the on-board processor's | |
2994 | * data SRAM for a clean start when the runtime program first loads. */ | |
2995 | memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr, | |
5a66926a | 2996 | priv->ucode_data.len); |
b481de9c | 2997 | |
b481de9c ZY |
2998 | for (i = 0; i < MAX_HW_RESTARTS; i++) { |
2999 | ||
b481de9c ZY |
3000 | /* load bootstrap state machine, |
3001 | * load bootstrap program into processor's memory, | |
3002 | * prepare to load the "initialize" uCode */ | |
57aab75a | 3003 | ret = priv->cfg->ops->lib->load_ucode(priv); |
b481de9c | 3004 | |
57aab75a | 3005 | if (ret) { |
15b1687c WT |
3006 | IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n", |
3007 | ret); | |
b481de9c ZY |
3008 | continue; |
3009 | } | |
3010 | ||
3011 | /* start card; "initialize" will load runtime ucode */ | |
5b9f8cd3 | 3012 | iwl_nic_start(priv); |
b481de9c | 3013 | |
e1623446 | 3014 | IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n"); |
b481de9c ZY |
3015 | |
3016 | return 0; | |
3017 | } | |
3018 | ||
3019 | set_bit(STATUS_EXIT_PENDING, &priv->status); | |
5b9f8cd3 | 3020 | __iwl_down(priv); |
64e72c3e | 3021 | clear_bit(STATUS_EXIT_PENDING, &priv->status); |
b481de9c ZY |
3022 | |
3023 | /* tried to restart and config the device for as long as our | |
3024 | * patience could withstand */ | |
15b1687c | 3025 | IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i); |
b481de9c ZY |
3026 | return -EIO; |
3027 | } | |
3028 | ||
3029 | ||
3030 | /***************************************************************************** | |
3031 | * | |
3032 | * Workqueue callbacks | |
3033 | * | |
3034 | *****************************************************************************/ | |
3035 | ||
4a4a9e81 | 3036 | static void iwl_bg_init_alive_start(struct work_struct *data) |
b481de9c | 3037 | { |
c79dd5b5 TW |
3038 | struct iwl_priv *priv = |
3039 | container_of(data, struct iwl_priv, init_alive_start.work); | |
b481de9c ZY |
3040 | |
3041 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
3042 | return; | |
3043 | ||
3044 | mutex_lock(&priv->mutex); | |
f3ccc08c | 3045 | priv->cfg->ops->lib->init_alive_start(priv); |
b481de9c ZY |
3046 | mutex_unlock(&priv->mutex); |
3047 | } | |
3048 | ||
4a4a9e81 | 3049 | static void iwl_bg_alive_start(struct work_struct *data) |
b481de9c | 3050 | { |
c79dd5b5 TW |
3051 | struct iwl_priv *priv = |
3052 | container_of(data, struct iwl_priv, alive_start.work); | |
b481de9c ZY |
3053 | |
3054 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
3055 | return; | |
3056 | ||
258c44a0 | 3057 | /* enable dram interrupt */ |
e39fdee1 WYG |
3058 | if (priv->cfg->ops->lib->isr_ops.reset) |
3059 | priv->cfg->ops->lib->isr_ops.reset(priv); | |
258c44a0 | 3060 | |
b481de9c | 3061 | mutex_lock(&priv->mutex); |
4a4a9e81 | 3062 | iwl_alive_start(priv); |
b481de9c ZY |
3063 | mutex_unlock(&priv->mutex); |
3064 | } | |
3065 | ||
16e727e8 EG |
3066 | static void iwl_bg_run_time_calib_work(struct work_struct *work) |
3067 | { | |
3068 | struct iwl_priv *priv = container_of(work, struct iwl_priv, | |
3069 | run_time_calib_work); | |
3070 | ||
3071 | mutex_lock(&priv->mutex); | |
3072 | ||
3073 | if (test_bit(STATUS_EXIT_PENDING, &priv->status) || | |
3074 | test_bit(STATUS_SCANNING, &priv->status)) { | |
3075 | mutex_unlock(&priv->mutex); | |
3076 | return; | |
3077 | } | |
3078 | ||
3079 | if (priv->start_calib) { | |
7cb1b088 WYG |
3080 | if (priv->cfg->bt_params && |
3081 | priv->cfg->bt_params->bt_statistics) { | |
7980fba5 WYG |
3082 | iwl_chain_noise_calibration(priv, |
3083 | (void *)&priv->_agn.statistics_bt); | |
3084 | iwl_sensitivity_calibration(priv, | |
3085 | (void *)&priv->_agn.statistics_bt); | |
3086 | } else { | |
3087 | iwl_chain_noise_calibration(priv, | |
3088 | (void *)&priv->_agn.statistics); | |
3089 | iwl_sensitivity_calibration(priv, | |
3090 | (void *)&priv->_agn.statistics); | |
3091 | } | |
16e727e8 EG |
3092 | } |
3093 | ||
3094 | mutex_unlock(&priv->mutex); | |
16e727e8 EG |
3095 | } |
3096 | ||
5b9f8cd3 | 3097 | static void iwl_bg_restart(struct work_struct *data) |
b481de9c | 3098 | { |
c79dd5b5 | 3099 | struct iwl_priv *priv = container_of(data, struct iwl_priv, restart); |
b481de9c ZY |
3100 | |
3101 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
3102 | return; | |
3103 | ||
19cc1087 | 3104 | if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) { |
8bd413e6 | 3105 | struct iwl_rxon_context *ctx; |
bee008b7 WYG |
3106 | bool bt_sco, bt_full_concurrent; |
3107 | u8 bt_ci_compliance; | |
511b082d | 3108 | u8 bt_load; |
da5dbb97 | 3109 | u8 bt_status; |
511b082d | 3110 | |
19cc1087 | 3111 | mutex_lock(&priv->mutex); |
8bd413e6 JB |
3112 | for_each_context(priv, ctx) |
3113 | ctx->vif = NULL; | |
19cc1087 | 3114 | priv->is_open = 0; |
511b082d JB |
3115 | |
3116 | /* | |
3117 | * __iwl_down() will clear the BT status variables, | |
3118 | * which is correct, but when we restart we really | |
3119 | * want to keep them so restore them afterwards. | |
3120 | * | |
3121 | * The restart process will later pick them up and | |
3122 | * re-configure the hw when we reconfigure the BT | |
3123 | * command. | |
3124 | */ | |
3125 | bt_sco = priv->bt_sco_active; | |
bee008b7 WYG |
3126 | bt_full_concurrent = priv->bt_full_concurrent; |
3127 | bt_ci_compliance = priv->bt_ci_compliance; | |
511b082d | 3128 | bt_load = priv->bt_traffic_load; |
da5dbb97 | 3129 | bt_status = priv->bt_status; |
511b082d | 3130 | |
a1174138 | 3131 | __iwl_down(priv); |
511b082d JB |
3132 | |
3133 | priv->bt_sco_active = bt_sco; | |
bee008b7 WYG |
3134 | priv->bt_full_concurrent = bt_full_concurrent; |
3135 | priv->bt_ci_compliance = bt_ci_compliance; | |
511b082d | 3136 | priv->bt_traffic_load = bt_load; |
da5dbb97 | 3137 | priv->bt_status = bt_status; |
511b082d | 3138 | |
19cc1087 | 3139 | mutex_unlock(&priv->mutex); |
a1174138 | 3140 | iwl_cancel_deferred_work(priv); |
19cc1087 JB |
3141 | ieee80211_restart_hw(priv->hw); |
3142 | } else { | |
3143 | iwl_down(priv); | |
80676518 JB |
3144 | |
3145 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
3146 | return; | |
3147 | ||
3148 | mutex_lock(&priv->mutex); | |
3149 | __iwl_up(priv); | |
3150 | mutex_unlock(&priv->mutex); | |
19cc1087 | 3151 | } |
b481de9c ZY |
3152 | } |
3153 | ||
5b9f8cd3 | 3154 | static void iwl_bg_rx_replenish(struct work_struct *data) |
b481de9c | 3155 | { |
c79dd5b5 TW |
3156 | struct iwl_priv *priv = |
3157 | container_of(data, struct iwl_priv, rx_replenish); | |
b481de9c ZY |
3158 | |
3159 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) | |
3160 | return; | |
3161 | ||
3162 | mutex_lock(&priv->mutex); | |
54b81550 | 3163 | iwlagn_rx_replenish(priv); |
b481de9c ZY |
3164 | mutex_unlock(&priv->mutex); |
3165 | } | |
3166 | ||
b481de9c ZY |
3167 | /***************************************************************************** |
3168 | * | |
3169 | * mac80211 entry point functions | |
3170 | * | |
3171 | *****************************************************************************/ | |
3172 | ||
154b25ce | 3173 | #define UCODE_READY_TIMEOUT (4 * HZ) |
5a66926a | 3174 | |
f0b6e2e8 RC |
3175 | /* |
3176 | * Not a mac80211 entry point function, but it fits in with all the | |
3177 | * other mac80211 functions grouped here. | |
3178 | */ | |
dd7a2509 JB |
3179 | static int iwl_mac_setup_register(struct iwl_priv *priv, |
3180 | struct iwlagn_ucode_capabilities *capa) | |
f0b6e2e8 RC |
3181 | { |
3182 | int ret; | |
3183 | struct ieee80211_hw *hw = priv->hw; | |
d0fe478c JB |
3184 | struct iwl_rxon_context *ctx; |
3185 | ||
f0b6e2e8 RC |
3186 | hw->rate_control_algorithm = "iwl-agn-rs"; |
3187 | ||
3188 | /* Tell mac80211 our characteristics */ | |
3189 | hw->flags = IEEE80211_HW_SIGNAL_DBM | | |
f0b6e2e8 | 3190 | IEEE80211_HW_AMPDU_AGGREGATION | |
2491fa42 | 3191 | IEEE80211_HW_NEED_DTIM_PERIOD | |
6fb5511a JB |
3192 | IEEE80211_HW_SPECTRUM_MGMT | |
3193 | IEEE80211_HW_REPORTS_TX_ACK_STATUS; | |
f0b6e2e8 | 3194 | |
7cb1b088 | 3195 | if (!priv->cfg->base_params->broken_powersave) |
f0b6e2e8 RC |
3196 | hw->flags |= IEEE80211_HW_SUPPORTS_PS | |
3197 | IEEE80211_HW_SUPPORTS_DYNAMIC_PS; | |
3198 | ||
ba37a3d0 JB |
3199 | if (priv->cfg->sku & IWL_SKU_N) |
3200 | hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS | | |
3201 | IEEE80211_HW_SUPPORTS_STATIC_SMPS; | |
3202 | ||
8d9698b3 | 3203 | hw->sta_data_size = sizeof(struct iwl_station_priv); |
fd1af15d JB |
3204 | hw->vif_data_size = sizeof(struct iwl_vif_priv); |
3205 | ||
d0fe478c JB |
3206 | for_each_context(priv, ctx) { |
3207 | hw->wiphy->interface_modes |= ctx->interface_modes; | |
3208 | hw->wiphy->interface_modes |= ctx->exclusive_interface_modes; | |
3209 | } | |
f0b6e2e8 | 3210 | |
f6c8f152 | 3211 | hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY | |
5be83de5 | 3212 | WIPHY_FLAG_DISABLE_BEACON_HINTS; |
f0b6e2e8 RC |
3213 | |
3214 | /* | |
3215 | * For now, disable PS by default because it affects | |
3216 | * RX performance significantly. | |
3217 | */ | |
5be83de5 | 3218 | hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT; |
f0b6e2e8 | 3219 | |
1382c71c | 3220 | hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX; |
f0b6e2e8 | 3221 | /* we create the 802.11 header and a zero-length SSID element */ |
dd7a2509 | 3222 | hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2; |
f0b6e2e8 RC |
3223 | |
3224 | /* Default value; 4 EDCA QOS priorities */ | |
3225 | hw->queues = 4; | |
3226 | ||
3227 | hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL; | |
3228 | ||
3229 | if (priv->bands[IEEE80211_BAND_2GHZ].n_channels) | |
3230 | priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] = | |
3231 | &priv->bands[IEEE80211_BAND_2GHZ]; | |
3232 | if (priv->bands[IEEE80211_BAND_5GHZ].n_channels) | |
3233 | priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] = | |
3234 | &priv->bands[IEEE80211_BAND_5GHZ]; | |
3235 | ||
5ed540ae WYG |
3236 | iwl_leds_init(priv); |
3237 | ||
f0b6e2e8 RC |
3238 | ret = ieee80211_register_hw(priv->hw); |
3239 | if (ret) { | |
3240 | IWL_ERR(priv, "Failed to register hw (error %d)\n", ret); | |
3241 | return ret; | |
3242 | } | |
3243 | priv->mac80211_registered = 1; | |
3244 | ||
3245 | return 0; | |
3246 | } | |
3247 | ||
3248 | ||
2295c66b | 3249 | int iwlagn_mac_start(struct ieee80211_hw *hw) |
b481de9c | 3250 | { |
c79dd5b5 | 3251 | struct iwl_priv *priv = hw->priv; |
5a66926a | 3252 | int ret; |
b481de9c | 3253 | |
e1623446 | 3254 | IWL_DEBUG_MAC80211(priv, "enter\n"); |
b481de9c ZY |
3255 | |
3256 | /* we should be verifying the device is ready to be opened */ | |
3257 | mutex_lock(&priv->mutex); | |
5b9f8cd3 | 3258 | ret = __iwl_up(priv); |
b481de9c | 3259 | mutex_unlock(&priv->mutex); |
5a66926a | 3260 | |
e655b9f0 | 3261 | if (ret) |
6cd0b1cb | 3262 | return ret; |
e655b9f0 | 3263 | |
c1842d61 TW |
3264 | if (iwl_is_rfkill(priv)) |
3265 | goto out; | |
3266 | ||
e1623446 | 3267 | IWL_DEBUG_INFO(priv, "Start UP work done.\n"); |
e655b9f0 | 3268 | |
fe9b6b72 | 3269 | /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from |
5a66926a | 3270 | * mac80211 will not be run successfully. */ |
154b25ce EG |
3271 | ret = wait_event_interruptible_timeout(priv->wait_command_queue, |
3272 | test_bit(STATUS_READY, &priv->status), | |
3273 | UCODE_READY_TIMEOUT); | |
3274 | if (!ret) { | |
3275 | if (!test_bit(STATUS_READY, &priv->status)) { | |
15b1687c | 3276 | IWL_ERR(priv, "START_ALIVE timeout after %dms.\n", |
154b25ce | 3277 | jiffies_to_msecs(UCODE_READY_TIMEOUT)); |
6cd0b1cb | 3278 | return -ETIMEDOUT; |
5a66926a | 3279 | } |
fe9b6b72 | 3280 | } |
0a078ffa | 3281 | |
5ed540ae | 3282 | iwlagn_led_enable(priv); |
e932a609 | 3283 | |
c1842d61 | 3284 | out: |
0a078ffa | 3285 | priv->is_open = 1; |
e1623446 | 3286 | IWL_DEBUG_MAC80211(priv, "leave\n"); |
b481de9c ZY |
3287 | return 0; |
3288 | } | |
3289 | ||
2295c66b | 3290 | void iwlagn_mac_stop(struct ieee80211_hw *hw) |
b481de9c | 3291 | { |
c79dd5b5 | 3292 | struct iwl_priv *priv = hw->priv; |
b481de9c | 3293 | |
e1623446 | 3294 | IWL_DEBUG_MAC80211(priv, "enter\n"); |
948c171c | 3295 | |
19cc1087 | 3296 | if (!priv->is_open) |
e655b9f0 | 3297 | return; |
e655b9f0 | 3298 | |
b481de9c | 3299 | priv->is_open = 0; |
5a66926a | 3300 | |
5b9f8cd3 | 3301 | iwl_down(priv); |
5a66926a ZY |
3302 | |
3303 | flush_workqueue(priv->workqueue); | |
6cd0b1cb | 3304 | |
554d1d02 SG |
3305 | /* User space software may expect getting rfkill changes |
3306 | * even if interface is down */ | |
6cd0b1cb | 3307 | iwl_write32(priv, CSR_INT, 0xFFFFFFFF); |
554d1d02 | 3308 | iwl_enable_rfkill_int(priv); |
948c171c | 3309 | |
e1623446 | 3310 | IWL_DEBUG_MAC80211(priv, "leave\n"); |
b481de9c ZY |
3311 | } |
3312 | ||
2295c66b | 3313 | int iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb) |
b481de9c | 3314 | { |
c79dd5b5 | 3315 | struct iwl_priv *priv = hw->priv; |
b481de9c | 3316 | |
e1623446 | 3317 | IWL_DEBUG_MACDUMP(priv, "enter\n"); |
b481de9c | 3318 | |
e1623446 | 3319 | IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len, |
e039fa4a | 3320 | ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate); |
b481de9c | 3321 | |
74bcdb33 | 3322 | if (iwlagn_tx_skb(priv, skb)) |
b481de9c ZY |
3323 | dev_kfree_skb_any(skb); |
3324 | ||
e1623446 | 3325 | IWL_DEBUG_MACDUMP(priv, "leave\n"); |
637f8837 | 3326 | return NETDEV_TX_OK; |
b481de9c ZY |
3327 | } |
3328 | ||
2295c66b JB |
3329 | void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw, |
3330 | struct ieee80211_vif *vif, | |
3331 | struct ieee80211_key_conf *keyconf, | |
3332 | struct ieee80211_sta *sta, | |
3333 | u32 iv32, u16 *phase1key) | |
ab885f8c | 3334 | { |
9f58671e | 3335 | struct iwl_priv *priv = hw->priv; |
a194e324 JB |
3336 | struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv; |
3337 | ||
e1623446 | 3338 | IWL_DEBUG_MAC80211(priv, "enter\n"); |
ab885f8c | 3339 | |
a194e324 | 3340 | iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta, |
b3fbdcf4 | 3341 | iv32, phase1key); |
ab885f8c | 3342 | |
e1623446 | 3343 | IWL_DEBUG_MAC80211(priv, "leave\n"); |
ab885f8c EG |
3344 | } |
3345 | ||
2295c66b JB |
3346 | int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd, |
3347 | struct ieee80211_vif *vif, struct ieee80211_sta *sta, | |
3348 | struct ieee80211_key_conf *key) | |
b481de9c | 3349 | { |
c79dd5b5 | 3350 | struct iwl_priv *priv = hw->priv; |
a194e324 | 3351 | struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv; |
c10afb6e | 3352 | struct iwl_rxon_context *ctx = vif_priv->ctx; |
42986796 WT |
3353 | int ret; |
3354 | u8 sta_id; | |
3355 | bool is_default_wep_key = false; | |
b481de9c | 3356 | |
e1623446 | 3357 | IWL_DEBUG_MAC80211(priv, "enter\n"); |
b481de9c | 3358 | |
90e8e424 | 3359 | if (priv->cfg->mod_params->sw_crypto) { |
e1623446 | 3360 | IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n"); |
b481de9c ZY |
3361 | return -EOPNOTSUPP; |
3362 | } | |
b481de9c | 3363 | |
a194e324 | 3364 | sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta); |
0af8bcae JB |
3365 | if (sta_id == IWL_INVALID_STATION) |
3366 | return -EINVAL; | |
b481de9c | 3367 | |
6974e363 | 3368 | mutex_lock(&priv->mutex); |
2a421b91 | 3369 | iwl_scan_cancel_timeout(priv, 100); |
6974e363 | 3370 | |
a90178fa JB |
3371 | /* |
3372 | * If we are getting WEP group key and we didn't receive any key mapping | |
6974e363 EG |
3373 | * so far, we are in legacy wep mode (group key only), otherwise we are |
3374 | * in 1X mode. | |
a90178fa JB |
3375 | * In legacy wep mode, we use another host command to the uCode. |
3376 | */ | |
97359d12 JB |
3377 | if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 || |
3378 | key->cipher == WLAN_CIPHER_SUITE_WEP104) && | |
54c8067a | 3379 | !sta) { |
6974e363 | 3380 | if (cmd == SET_KEY) |
c10afb6e | 3381 | is_default_wep_key = !ctx->key_mapping_keys; |
6974e363 | 3382 | else |
ccc038ab EG |
3383 | is_default_wep_key = |
3384 | (key->hw_key_idx == HW_KEY_DEFAULT); | |
6974e363 | 3385 | } |
052c4b9f | 3386 | |
b481de9c | 3387 | switch (cmd) { |
deb09c43 | 3388 | case SET_KEY: |
6974e363 | 3389 | if (is_default_wep_key) |
2995bafa | 3390 | ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key); |
deb09c43 | 3391 | else |
a194e324 JB |
3392 | ret = iwl_set_dynamic_key(priv, vif_priv->ctx, |
3393 | key, sta_id); | |
deb09c43 | 3394 | |
e1623446 | 3395 | IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n"); |
b481de9c ZY |
3396 | break; |
3397 | case DISABLE_KEY: | |
6974e363 | 3398 | if (is_default_wep_key) |
c10afb6e | 3399 | ret = iwl_remove_default_wep_key(priv, ctx, key); |
deb09c43 | 3400 | else |
c10afb6e | 3401 | ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id); |
deb09c43 | 3402 | |
e1623446 | 3403 | IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n"); |
b481de9c ZY |
3404 | break; |
3405 | default: | |
deb09c43 | 3406 | ret = -EINVAL; |
b481de9c ZY |
3407 | } |
3408 | ||
72e15d71 | 3409 | mutex_unlock(&priv->mutex); |
e1623446 | 3410 | IWL_DEBUG_MAC80211(priv, "leave\n"); |
b481de9c | 3411 | |
deb09c43 | 3412 | return ret; |
b481de9c ZY |
3413 | } |
3414 | ||
2295c66b JB |
3415 | int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw, |
3416 | struct ieee80211_vif *vif, | |
3417 | enum ieee80211_ampdu_mlme_action action, | |
0b01f030 JB |
3418 | struct ieee80211_sta *sta, u16 tid, u16 *ssn, |
3419 | u8 buf_size) | |
d783b061 TW |
3420 | { |
3421 | struct iwl_priv *priv = hw->priv; | |
4620fefa | 3422 | int ret = -EINVAL; |
d783b061 | 3423 | |
e1623446 | 3424 | IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n", |
e174961c | 3425 | sta->addr, tid); |
d783b061 TW |
3426 | |
3427 | if (!(priv->cfg->sku & IWL_SKU_N)) | |
3428 | return -EACCES; | |
3429 | ||
4620fefa JB |
3430 | mutex_lock(&priv->mutex); |
3431 | ||
d783b061 TW |
3432 | switch (action) { |
3433 | case IEEE80211_AMPDU_RX_START: | |
e1623446 | 3434 | IWL_DEBUG_HT(priv, "start Rx\n"); |
4620fefa JB |
3435 | ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn); |
3436 | break; | |
d783b061 | 3437 | case IEEE80211_AMPDU_RX_STOP: |
e1623446 | 3438 | IWL_DEBUG_HT(priv, "stop Rx\n"); |
619753ff | 3439 | ret = iwl_sta_rx_agg_stop(priv, sta, tid); |
5c2207c6 | 3440 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) |
4620fefa JB |
3441 | ret = 0; |
3442 | break; | |
d783b061 | 3443 | case IEEE80211_AMPDU_TX_START: |
e1623446 | 3444 | IWL_DEBUG_HT(priv, "start Tx\n"); |
619753ff | 3445 | ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn); |
d5a0ffa3 WYG |
3446 | if (ret == 0) { |
3447 | priv->_agn.agg_tids_count++; | |
3448 | IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n", | |
3449 | priv->_agn.agg_tids_count); | |
3450 | } | |
4620fefa | 3451 | break; |
d783b061 | 3452 | case IEEE80211_AMPDU_TX_STOP: |
e1623446 | 3453 | IWL_DEBUG_HT(priv, "stop Tx\n"); |
619753ff | 3454 | ret = iwlagn_tx_agg_stop(priv, vif, sta, tid); |
d5a0ffa3 WYG |
3455 | if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) { |
3456 | priv->_agn.agg_tids_count--; | |
3457 | IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n", | |
3458 | priv->_agn.agg_tids_count); | |
3459 | } | |
5c2207c6 | 3460 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) |
4620fefa | 3461 | ret = 0; |
7cb1b088 WYG |
3462 | if (priv->cfg->ht_params && |
3463 | priv->cfg->ht_params->use_rts_for_aggregation) { | |
94597ab2 JB |
3464 | struct iwl_station_priv *sta_priv = |
3465 | (void *) sta->drv_priv; | |
3466 | /* | |
3467 | * switch off RTS/CTS if it was previously enabled | |
3468 | */ | |
3469 | ||
3470 | sta_priv->lq_sta.lq.general_params.flags &= | |
3471 | ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK; | |
7e6a5886 JB |
3472 | iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif), |
3473 | &sta_priv->lq_sta.lq, CMD_ASYNC, false); | |
94597ab2 | 3474 | } |
4620fefa | 3475 | break; |
f0527971 | 3476 | case IEEE80211_AMPDU_TX_OPERATIONAL: |
7cb1b088 WYG |
3477 | if (priv->cfg->ht_params && |
3478 | priv->cfg->ht_params->use_rts_for_aggregation) { | |
94597ab2 JB |
3479 | struct iwl_station_priv *sta_priv = |
3480 | (void *) sta->drv_priv; | |
3481 | ||
cfecc6b4 WYG |
3482 | /* |
3483 | * switch to RTS/CTS if it is the prefer protection | |
3484 | * method for HT traffic | |
3485 | */ | |
94597ab2 JB |
3486 | |
3487 | sta_priv->lq_sta.lq.general_params.flags |= | |
3488 | LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK; | |
7e6a5886 JB |
3489 | iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif), |
3490 | &sta_priv->lq_sta.lq, CMD_ASYNC, false); | |
cfecc6b4 WYG |
3491 | } |
3492 | ret = 0; | |
d783b061 TW |
3493 | break; |
3494 | } | |
4620fefa JB |
3495 | mutex_unlock(&priv->mutex); |
3496 | ||
3497 | return ret; | |
d783b061 | 3498 | } |
9f58671e | 3499 | |
2295c66b JB |
3500 | int iwlagn_mac_sta_add(struct ieee80211_hw *hw, |
3501 | struct ieee80211_vif *vif, | |
3502 | struct ieee80211_sta *sta) | |
fe6b23dd RC |
3503 | { |
3504 | struct iwl_priv *priv = hw->priv; | |
3505 | struct iwl_station_priv *sta_priv = (void *)sta->drv_priv; | |
a194e324 | 3506 | struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv; |
eafdfbd3 | 3507 | bool is_ap = vif->type == NL80211_IFTYPE_STATION; |
fe6b23dd RC |
3508 | int ret; |
3509 | u8 sta_id; | |
3510 | ||
3511 | IWL_DEBUG_INFO(priv, "received request to add station %pM\n", | |
3512 | sta->addr); | |
da5ae1cf RC |
3513 | mutex_lock(&priv->mutex); |
3514 | IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n", | |
3515 | sta->addr); | |
3516 | sta_priv->common.sta_id = IWL_INVALID_STATION; | |
fe6b23dd RC |
3517 | |
3518 | atomic_set(&sta_priv->pending_frames, 0); | |
3519 | if (vif->type == NL80211_IFTYPE_AP) | |
3520 | sta_priv->client = true; | |
3521 | ||
a194e324 | 3522 | ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr, |
238d781d | 3523 | is_ap, sta, &sta_id); |
fe6b23dd RC |
3524 | if (ret) { |
3525 | IWL_ERR(priv, "Unable to add station %pM (%d)\n", | |
3526 | sta->addr, ret); | |
3527 | /* Should we return success if return code is EEXIST ? */ | |
da5ae1cf | 3528 | mutex_unlock(&priv->mutex); |
fe6b23dd RC |
3529 | return ret; |
3530 | } | |
3531 | ||
fd1af15d JB |
3532 | sta_priv->common.sta_id = sta_id; |
3533 | ||
fe6b23dd | 3534 | /* Initialize rate scaling */ |
91dd6c27 | 3535 | IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n", |
fe6b23dd RC |
3536 | sta->addr); |
3537 | iwl_rs_rate_init(priv, sta, sta_id); | |
da5ae1cf | 3538 | mutex_unlock(&priv->mutex); |
fe6b23dd | 3539 | |
fd1af15d | 3540 | return 0; |
fe6b23dd RC |
3541 | } |
3542 | ||
2295c66b JB |
3543 | void iwlagn_mac_channel_switch(struct ieee80211_hw *hw, |
3544 | struct ieee80211_channel_switch *ch_switch) | |
79d07325 WYG |
3545 | { |
3546 | struct iwl_priv *priv = hw->priv; | |
3547 | const struct iwl_channel_info *ch_info; | |
3548 | struct ieee80211_conf *conf = &hw->conf; | |
aa2dc6b5 | 3549 | struct ieee80211_channel *channel = ch_switch->channel; |
79d07325 | 3550 | struct iwl_ht_config *ht_conf = &priv->current_ht_config; |
246ed355 JB |
3551 | /* |
3552 | * MULTI-FIXME | |
3553 | * When we add support for multiple interfaces, we need to | |
3554 | * revisit this. The channel switch command in the device | |
3555 | * only affects the BSS context, but what does that really | |
3556 | * mean? And what if we get a CSA on the second interface? | |
3557 | * This needs a lot of work. | |
3558 | */ | |
3559 | struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS]; | |
79d07325 WYG |
3560 | u16 ch; |
3561 | unsigned long flags = 0; | |
3562 | ||
3563 | IWL_DEBUG_MAC80211(priv, "enter\n"); | |
3564 | ||
3565 | if (iwl_is_rfkill(priv)) | |
3566 | goto out_exit; | |
3567 | ||
3568 | if (test_bit(STATUS_EXIT_PENDING, &priv->status) || | |
3569 | test_bit(STATUS_SCANNING, &priv->status)) | |
3570 | goto out_exit; | |
3571 | ||
246ed355 | 3572 | if (!iwl_is_associated_ctx(ctx)) |
79d07325 WYG |
3573 | goto out_exit; |
3574 | ||
3575 | /* channel switch in progress */ | |
3576 | if (priv->switch_rxon.switch_in_progress == true) | |
3577 | goto out_exit; | |
3578 | ||
3579 | mutex_lock(&priv->mutex); | |
3580 | if (priv->cfg->ops->lib->set_channel_switch) { | |
3581 | ||
aa2dc6b5 | 3582 | ch = channel->hw_value; |
246ed355 | 3583 | if (le16_to_cpu(ctx->active.channel) != ch) { |
79d07325 | 3584 | ch_info = iwl_get_channel_info(priv, |
aa2dc6b5 | 3585 | channel->band, |
79d07325 WYG |
3586 | ch); |
3587 | if (!is_channel_valid(ch_info)) { | |
3588 | IWL_DEBUG_MAC80211(priv, "invalid channel\n"); | |
3589 | goto out; | |
3590 | } | |
3591 | spin_lock_irqsave(&priv->lock, flags); | |
3592 | ||
3593 | priv->current_ht_config.smps = conf->smps_mode; | |
3594 | ||
3595 | /* Configure HT40 channels */ | |
7e6a5886 JB |
3596 | ctx->ht.enabled = conf_is_ht(conf); |
3597 | if (ctx->ht.enabled) { | |
79d07325 | 3598 | if (conf_is_ht40_minus(conf)) { |
7e6a5886 | 3599 | ctx->ht.extension_chan_offset = |
79d07325 | 3600 | IEEE80211_HT_PARAM_CHA_SEC_BELOW; |
7e6a5886 | 3601 | ctx->ht.is_40mhz = true; |
79d07325 | 3602 | } else if (conf_is_ht40_plus(conf)) { |
7e6a5886 | 3603 | ctx->ht.extension_chan_offset = |
79d07325 | 3604 | IEEE80211_HT_PARAM_CHA_SEC_ABOVE; |
7e6a5886 | 3605 | ctx->ht.is_40mhz = true; |
79d07325 | 3606 | } else { |
7e6a5886 | 3607 | ctx->ht.extension_chan_offset = |
79d07325 | 3608 | IEEE80211_HT_PARAM_CHA_SEC_NONE; |
7e6a5886 | 3609 | ctx->ht.is_40mhz = false; |
79d07325 WYG |
3610 | } |
3611 | } else | |
7e6a5886 | 3612 | ctx->ht.is_40mhz = false; |
79d07325 | 3613 | |
246ed355 JB |
3614 | if ((le16_to_cpu(ctx->staging.channel) != ch)) |
3615 | ctx->staging.flags = 0; | |
79d07325 | 3616 | |
246ed355 | 3617 | iwl_set_rxon_channel(priv, channel, ctx); |
79d07325 | 3618 | iwl_set_rxon_ht(priv, ht_conf); |
246ed355 | 3619 | iwl_set_flags_for_band(priv, ctx, channel->band, |
8bd413e6 | 3620 | ctx->vif); |
79d07325 WYG |
3621 | spin_unlock_irqrestore(&priv->lock, flags); |
3622 | ||
3623 | iwl_set_rate(priv); | |
3624 | /* | |
3625 | * at this point, staging_rxon has the | |
3626 | * configuration for channel switch | |
3627 | */ | |
3628 | if (priv->cfg->ops->lib->set_channel_switch(priv, | |
3629 | ch_switch)) | |
3630 | priv->switch_rxon.switch_in_progress = false; | |
3631 | } | |
3632 | } | |
3633 | out: | |
3634 | mutex_unlock(&priv->mutex); | |
3635 | out_exit: | |
3636 | if (!priv->switch_rxon.switch_in_progress) | |
8bd413e6 | 3637 | ieee80211_chswitch_done(ctx->vif, false); |
79d07325 WYG |
3638 | IWL_DEBUG_MAC80211(priv, "leave\n"); |
3639 | } | |
3640 | ||
2295c66b JB |
3641 | void iwlagn_configure_filter(struct ieee80211_hw *hw, |
3642 | unsigned int changed_flags, | |
3643 | unsigned int *total_flags, | |
3644 | u64 multicast) | |
8b8ab9d5 JB |
3645 | { |
3646 | struct iwl_priv *priv = hw->priv; | |
3647 | __le32 filter_or = 0, filter_nand = 0; | |
246ed355 | 3648 | struct iwl_rxon_context *ctx; |
8b8ab9d5 JB |
3649 | |
3650 | #define CHK(test, flag) do { \ | |
3651 | if (*total_flags & (test)) \ | |
3652 | filter_or |= (flag); \ | |
3653 | else \ | |
3654 | filter_nand |= (flag); \ | |
3655 | } while (0) | |
3656 | ||
3657 | IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n", | |
3658 | changed_flags, *total_flags); | |
3659 | ||
3660 | CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK); | |
bdb84fec JB |
3661 | /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */ |
3662 | CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK); | |
8b8ab9d5 JB |
3663 | CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK); |
3664 | ||
3665 | #undef CHK | |
3666 | ||
3667 | mutex_lock(&priv->mutex); | |
3668 | ||
246ed355 JB |
3669 | for_each_context(priv, ctx) { |
3670 | ctx->staging.filter_flags &= ~filter_nand; | |
3671 | ctx->staging.filter_flags |= filter_or; | |
749ff4ef SG |
3672 | |
3673 | /* | |
3674 | * Not committing directly because hardware can perform a scan, | |
3675 | * but we'll eventually commit the filter flags change anyway. | |
3676 | */ | |
246ed355 | 3677 | } |
8b8ab9d5 JB |
3678 | |
3679 | mutex_unlock(&priv->mutex); | |
3680 | ||
3681 | /* | |
3682 | * Receiving all multicast frames is always enabled by the | |
3683 | * default flags setup in iwl_connection_init_rx_config() | |
3684 | * since we currently do not support programming multicast | |
3685 | * filters into the device. | |
3686 | */ | |
3687 | *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS | | |
3688 | FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL; | |
3689 | } | |
3690 | ||
2295c66b | 3691 | void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop) |
716c74b0 WYG |
3692 | { |
3693 | struct iwl_priv *priv = hw->priv; | |
3694 | ||
3695 | mutex_lock(&priv->mutex); | |
3696 | IWL_DEBUG_MAC80211(priv, "enter\n"); | |
3697 | ||
3698 | /* do not support "flush" */ | |
3699 | if (!priv->cfg->ops->lib->txfifo_flush) | |
3700 | goto done; | |
3701 | ||
3702 | if (test_bit(STATUS_EXIT_PENDING, &priv->status)) { | |
3703 | IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n"); | |
3704 | goto done; | |
3705 | } | |
3706 | if (iwl_is_rfkill(priv)) { | |
3707 | IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n"); | |
3708 | goto done; | |
3709 | } | |
3710 | ||
3711 | /* | |
3712 | * mac80211 will not push any more frames for transmit | |
3713 | * until the flush is completed | |
3714 | */ | |
3715 | if (drop) { | |
3716 | IWL_DEBUG_MAC80211(priv, "send flush command\n"); | |
3717 | if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) { | |
3718 | IWL_ERR(priv, "flush request fail\n"); | |
3719 | goto done; | |
3720 | } | |
3721 | } | |
3722 | IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n"); | |
3723 | iwlagn_wait_tx_queue_empty(priv); | |
3724 | done: | |
3725 | mutex_unlock(&priv->mutex); | |
3726 | IWL_DEBUG_MAC80211(priv, "leave\n"); | |
3727 | } | |
3728 | ||
b481de9c ZY |
3729 | /***************************************************************************** |
3730 | * | |
3731 | * driver setup and teardown | |
3732 | * | |
3733 | *****************************************************************************/ | |
3734 | ||
4e39317d | 3735 | static void iwl_setup_deferred_work(struct iwl_priv *priv) |
b481de9c | 3736 | { |
d21050c7 | 3737 | priv->workqueue = create_singlethread_workqueue(DRV_NAME); |
b481de9c ZY |
3738 | |
3739 | init_waitqueue_head(&priv->wait_command_queue); | |
3740 | ||
5b9f8cd3 EG |
3741 | INIT_WORK(&priv->restart, iwl_bg_restart); |
3742 | INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish); | |
5b9f8cd3 | 3743 | INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update); |
16e727e8 | 3744 | INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work); |
65550636 | 3745 | INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush); |
bee008b7 | 3746 | INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency); |
fbba9410 | 3747 | INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config); |
4a4a9e81 TW |
3748 | INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start); |
3749 | INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start); | |
2a421b91 | 3750 | |
2a421b91 | 3751 | iwl_setup_scan_deferred_work(priv); |
bb8c093b | 3752 | |
4e39317d EG |
3753 | if (priv->cfg->ops->lib->setup_deferred_work) |
3754 | priv->cfg->ops->lib->setup_deferred_work(priv); | |
3755 | ||
3756 | init_timer(&priv->statistics_periodic); | |
3757 | priv->statistics_periodic.data = (unsigned long)priv; | |
5b9f8cd3 | 3758 | priv->statistics_periodic.function = iwl_bg_statistics_periodic; |
b481de9c | 3759 | |
a9e1cb6a WYG |
3760 | init_timer(&priv->ucode_trace); |
3761 | priv->ucode_trace.data = (unsigned long)priv; | |
3762 | priv->ucode_trace.function = iwl_bg_ucode_trace; | |
3763 | ||
22de94de SG |
3764 | init_timer(&priv->watchdog); |
3765 | priv->watchdog.data = (unsigned long)priv; | |
3766 | priv->watchdog.function = iwl_bg_watchdog; | |
b74e31a9 | 3767 | |
7cb1b088 | 3768 | if (!priv->cfg->base_params->use_isr_legacy) |
ef850d7c MA |
3769 | tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long)) |
3770 | iwl_irq_tasklet, (unsigned long)priv); | |
3771 | else | |
3772 | tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long)) | |
3773 | iwl_irq_tasklet_legacy, (unsigned long)priv); | |
b481de9c ZY |
3774 | } |
3775 | ||
4e39317d | 3776 | static void iwl_cancel_deferred_work(struct iwl_priv *priv) |
b481de9c | 3777 | { |
4e39317d EG |
3778 | if (priv->cfg->ops->lib->cancel_deferred_work) |
3779 | priv->cfg->ops->lib->cancel_deferred_work(priv); | |
b481de9c | 3780 | |
3ae6a054 | 3781 | cancel_delayed_work_sync(&priv->init_alive_start); |
b481de9c | 3782 | cancel_delayed_work(&priv->alive_start); |
815e629b | 3783 | cancel_work_sync(&priv->run_time_calib_work); |
b481de9c | 3784 | cancel_work_sync(&priv->beacon_update); |
e7e16b90 SG |
3785 | |
3786 | iwl_cancel_scan_deferred_work(priv); | |
3787 | ||
bee008b7 | 3788 | cancel_work_sync(&priv->bt_full_concurrency); |
fbba9410 | 3789 | cancel_work_sync(&priv->bt_runtime_config); |
e7e16b90 | 3790 | |
4e39317d | 3791 | del_timer_sync(&priv->statistics_periodic); |
a9e1cb6a | 3792 | del_timer_sync(&priv->ucode_trace); |
b481de9c ZY |
3793 | } |
3794 | ||
89f186a8 RC |
3795 | static void iwl_init_hw_rates(struct iwl_priv *priv, |
3796 | struct ieee80211_rate *rates) | |
3797 | { | |
3798 | int i; | |
3799 | ||
3800 | for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) { | |
3801 | rates[i].bitrate = iwl_rates[i].ieee * 5; | |
3802 | rates[i].hw_value = i; /* Rate scaling will work on indexes */ | |
3803 | rates[i].hw_value_short = i; | |
3804 | rates[i].flags = 0; | |
3805 | if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) { | |
3806 | /* | |
3807 | * If CCK != 1M then set short preamble rate flag. | |
3808 | */ | |
3809 | rates[i].flags |= | |
3810 | (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ? | |
3811 | 0 : IEEE80211_RATE_SHORT_PREAMBLE; | |
3812 | } | |
3813 | } | |
3814 | } | |
3815 | ||
3816 | static int iwl_init_drv(struct iwl_priv *priv) | |
3817 | { | |
3818 | int ret; | |
3819 | ||
89f186a8 RC |
3820 | spin_lock_init(&priv->sta_lock); |
3821 | spin_lock_init(&priv->hcmd_lock); | |
3822 | ||
3823 | INIT_LIST_HEAD(&priv->free_frames); | |
3824 | ||
3825 | mutex_init(&priv->mutex); | |
d2dfe6df | 3826 | mutex_init(&priv->sync_cmd_mutex); |
89f186a8 | 3827 | |
89f186a8 RC |
3828 | priv->ieee_channels = NULL; |
3829 | priv->ieee_rates = NULL; | |
3830 | priv->band = IEEE80211_BAND_2GHZ; | |
3831 | ||
3832 | priv->iw_mode = NL80211_IFTYPE_STATION; | |
ba37a3d0 | 3833 | priv->current_ht_config.smps = IEEE80211_SMPS_STATIC; |
a13d276f | 3834 | priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF; |
d5a0ffa3 | 3835 | priv->_agn.agg_tids_count = 0; |
89f186a8 | 3836 | |
8a472da4 WYG |
3837 | /* initialize force reset */ |
3838 | priv->force_reset[IWL_RF_RESET].reset_duration = | |
3839 | IWL_DELAY_NEXT_FORCE_RF_RESET; | |
3840 | priv->force_reset[IWL_FW_RESET].reset_duration = | |
3841 | IWL_DELAY_NEXT_FORCE_FW_RELOAD; | |
89f186a8 RC |
3842 | |
3843 | /* Choose which receivers/antennas to use */ | |
3844 | if (priv->cfg->ops->hcmd->set_rxon_chain) | |
246ed355 JB |
3845 | priv->cfg->ops->hcmd->set_rxon_chain(priv, |
3846 | &priv->contexts[IWL_RXON_CTX_BSS]); | |
89f186a8 RC |
3847 | |
3848 | iwl_init_scan_params(priv); | |
3849 | ||
22bf59a0 | 3850 | /* init bt coex */ |
7cb1b088 WYG |
3851 | if (priv->cfg->bt_params && |
3852 | priv->cfg->bt_params->advanced_bt_coexist) { | |
b6e116e8 WYG |
3853 | priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT; |
3854 | priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT; | |
3855 | priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK; | |
22bf59a0 WYG |
3856 | priv->bt_on_thresh = BT_ON_THRESHOLD_DEF; |
3857 | priv->bt_duration = BT_DURATION_LIMIT_DEF; | |
3858 | priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF; | |
22bf59a0 WYG |
3859 | } |
3860 | ||
89f186a8 RC |
3861 | /* Set the tx_power_user_lmt to the lowest power level |
3862 | * this value will get overwritten by channel max power avg | |
3863 | * from eeprom */ | |
b744cb79 | 3864 | priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN; |
a25a66ac | 3865 | priv->tx_power_next = IWLAGN_TX_POWER_TARGET_POWER_MIN; |
89f186a8 RC |
3866 | |
3867 | ret = iwl_init_channel_map(priv); | |
3868 | if (ret) { | |
3869 | IWL_ERR(priv, "initializing regulatory failed: %d\n", ret); | |
3870 | goto err; | |
3871 | } | |
3872 | ||
3873 | ret = iwlcore_init_geos(priv); | |
3874 | if (ret) { | |
3875 | IWL_ERR(priv, "initializing geos failed: %d\n", ret); | |
3876 | goto err_free_channel_map; | |
3877 | } | |
3878 | iwl_init_hw_rates(priv, priv->ieee_rates); | |
3879 | ||
3880 | return 0; | |
3881 | ||
3882 | err_free_channel_map: | |
3883 | iwl_free_channel_map(priv); | |
3884 | err: | |
3885 | return ret; | |
3886 | } | |
3887 | ||
3888 | static void iwl_uninit_drv(struct iwl_priv *priv) | |
3889 | { | |
3890 | iwl_calib_free_results(priv); | |
3891 | iwlcore_free_geos(priv); | |
3892 | iwl_free_channel_map(priv); | |
811ecc99 | 3893 | kfree(priv->scan_cmd); |
89f186a8 RC |
3894 | } |
3895 | ||
ae79d23d | 3896 | #ifdef CONFIG_IWL5000 |
dc21b545 | 3897 | struct ieee80211_ops iwlagn_hw_ops = { |
2295c66b JB |
3898 | .tx = iwlagn_mac_tx, |
3899 | .start = iwlagn_mac_start, | |
3900 | .stop = iwlagn_mac_stop, | |
5b9f8cd3 EG |
3901 | .add_interface = iwl_mac_add_interface, |
3902 | .remove_interface = iwl_mac_remove_interface, | |
d4daaea6 | 3903 | .change_interface = iwl_mac_change_interface, |
2295c66b | 3904 | .config = iwlagn_mac_config, |
8b8ab9d5 | 3905 | .configure_filter = iwlagn_configure_filter, |
2295c66b JB |
3906 | .set_key = iwlagn_mac_set_key, |
3907 | .update_tkip_key = iwlagn_mac_update_tkip_key, | |
5b9f8cd3 | 3908 | .conf_tx = iwl_mac_conf_tx, |
2295c66b JB |
3909 | .bss_info_changed = iwlagn_bss_info_changed, |
3910 | .ampdu_action = iwlagn_mac_ampdu_action, | |
6ab10ff8 | 3911 | .hw_scan = iwl_mac_hw_scan, |
2295c66b | 3912 | .sta_notify = iwlagn_mac_sta_notify, |
fe6b23dd RC |
3913 | .sta_add = iwlagn_mac_sta_add, |
3914 | .sta_remove = iwl_mac_sta_remove, | |
2295c66b JB |
3915 | .channel_switch = iwlagn_mac_channel_switch, |
3916 | .flush = iwlagn_mac_flush, | |
a85d7cca | 3917 | .tx_last_beacon = iwl_mac_tx_last_beacon, |
b481de9c | 3918 | }; |
ae79d23d | 3919 | #endif |
b481de9c | 3920 | |
3867fe04 WYG |
3921 | static void iwl_hw_detect(struct iwl_priv *priv) |
3922 | { | |
3923 | priv->hw_rev = _iwl_read32(priv, CSR_HW_REV); | |
3924 | priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG); | |
3925 | pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id); | |
49ded76b | 3926 | IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id); |
3867fe04 WYG |
3927 | } |
3928 | ||
07d4f1ad WYG |
3929 | static int iwl_set_hw_params(struct iwl_priv *priv) |
3930 | { | |
3931 | priv->hw_params.max_rxq_size = RX_QUEUE_SIZE; | |
3932 | priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG; | |
3933 | if (priv->cfg->mod_params->amsdu_size_8K) | |
3934 | priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K); | |
3935 | else | |
3936 | priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K); | |
3937 | ||
3938 | priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL; | |
3939 | ||
3940 | if (priv->cfg->mod_params->disable_11n) | |
3941 | priv->cfg->sku &= ~IWL_SKU_N; | |
3942 | ||
3943 | /* Device-specific setup */ | |
3944 | return priv->cfg->ops->lib->set_hw_params(priv); | |
3945 | } | |
3946 | ||
e72f368b JB |
3947 | static const u8 iwlagn_bss_ac_to_fifo[] = { |
3948 | IWL_TX_FIFO_VO, | |
3949 | IWL_TX_FIFO_VI, | |
3950 | IWL_TX_FIFO_BE, | |
3951 | IWL_TX_FIFO_BK, | |
3952 | }; | |
3953 | ||
3954 | static const u8 iwlagn_bss_ac_to_queue[] = { | |
3955 | 0, 1, 2, 3, | |
3956 | }; | |
3957 | ||
3958 | static const u8 iwlagn_pan_ac_to_fifo[] = { | |
3959 | IWL_TX_FIFO_VO_IPAN, | |
3960 | IWL_TX_FIFO_VI_IPAN, | |
3961 | IWL_TX_FIFO_BE_IPAN, | |
3962 | IWL_TX_FIFO_BK_IPAN, | |
3963 | }; | |
3964 | ||
3965 | static const u8 iwlagn_pan_ac_to_queue[] = { | |
3966 | 7, 6, 5, 4, | |
3967 | }; | |
3968 | ||
5b9f8cd3 | 3969 | static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
b481de9c | 3970 | { |
246ed355 | 3971 | int err = 0, i; |
c79dd5b5 | 3972 | struct iwl_priv *priv; |
b481de9c | 3973 | struct ieee80211_hw *hw; |
82b9a121 | 3974 | struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data); |
0359facc | 3975 | unsigned long flags; |
c6fa17ed | 3976 | u16 pci_cmd, num_mac; |
b481de9c | 3977 | |
316c30d9 AK |
3978 | /************************ |
3979 | * 1. Allocating HW data | |
3980 | ************************/ | |
3981 | ||
6440adb5 BC |
3982 | /* Disabling hardware scan means that mac80211 will perform scans |
3983 | * "the hard way", rather than using device's scan. */ | |
1ea87396 | 3984 | if (cfg->mod_params->disable_hw_scan) { |
72645eff WYG |
3985 | dev_printk(KERN_DEBUG, &(pdev->dev), |
3986 | "sw scan support is deprecated\n"); | |
ae79d23d | 3987 | #ifdef CONFIG_IWL5000 |
dc21b545 | 3988 | iwlagn_hw_ops.hw_scan = NULL; |
ae79d23d | 3989 | #endif |
2295c66b JB |
3990 | #ifdef CONFIG_IWL4965 |
3991 | iwl4965_hw_ops.hw_scan = NULL; | |
3992 | #endif | |
b481de9c ZY |
3993 | } |
3994 | ||
dc21b545 | 3995 | hw = iwl_alloc_all(cfg); |
1d0a082d | 3996 | if (!hw) { |
b481de9c ZY |
3997 | err = -ENOMEM; |
3998 | goto out; | |
3999 | } | |
1d0a082d AK |
4000 | priv = hw->priv; |
4001 | /* At this point both hw and priv are allocated. */ | |
4002 | ||
246ed355 JB |
4003 | /* |
4004 | * The default context is always valid, | |
4005 | * more may be discovered when firmware | |
4006 | * is loaded. | |
4007 | */ | |
4008 | priv->valid_contexts = BIT(IWL_RXON_CTX_BSS); | |
4009 | ||
4010 | for (i = 0; i < NUM_IWL_RXON_CTX; i++) | |
4011 | priv->contexts[i].ctxid = i; | |
4012 | ||
763cc3bf JB |
4013 | priv->contexts[IWL_RXON_CTX_BSS].always_active = true; |
4014 | priv->contexts[IWL_RXON_CTX_BSS].is_active = true; | |
8f2d3d2a JB |
4015 | priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON; |
4016 | priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING; | |
4017 | priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC; | |
8dfdb9d5 | 4018 | priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM; |
2995bafa | 4019 | priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID; |
c10afb6e | 4020 | priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY; |
e72f368b JB |
4021 | priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo; |
4022 | priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue; | |
d0fe478c JB |
4023 | priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes = |
4024 | BIT(NL80211_IFTYPE_ADHOC); | |
4025 | priv->contexts[IWL_RXON_CTX_BSS].interface_modes = | |
4026 | BIT(NL80211_IFTYPE_STATION); | |
2295c66b | 4027 | priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP; |
d0fe478c JB |
4028 | priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS; |
4029 | priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS; | |
4030 | priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS; | |
ece9c4ee JB |
4031 | |
4032 | priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON; | |
4033 | priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING; | |
4034 | priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC; | |
4035 | priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM; | |
4036 | priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN; | |
4037 | priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY; | |
4038 | priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID; | |
4039 | priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION; | |
e72f368b JB |
4040 | priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo; |
4041 | priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue; | |
4042 | priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE; | |
d0fe478c JB |
4043 | priv->contexts[IWL_RXON_CTX_PAN].interface_modes = |
4044 | BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP); | |
4045 | priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP; | |
4046 | priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA; | |
4047 | priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P; | |
ece9c4ee JB |
4048 | |
4049 | BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2); | |
8f2d3d2a | 4050 | |
b481de9c ZY |
4051 | SET_IEEE80211_DEV(hw, &pdev->dev); |
4052 | ||
e1623446 | 4053 | IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n"); |
82b9a121 | 4054 | priv->cfg = cfg; |
b481de9c | 4055 | priv->pci_dev = pdev; |
40cefda9 | 4056 | priv->inta_mask = CSR_INI_SET_MASK; |
316c30d9 | 4057 | |
bee008b7 WYG |
4058 | /* is antenna coupling more than 35dB ? */ |
4059 | priv->bt_ant_couple_ok = | |
4060 | (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ? | |
4061 | true : false; | |
4062 | ||
9f28ebc3 | 4063 | /* enable/disable bt channel inhibition */ |
f37837c9 | 4064 | priv->bt_ch_announce = iwlagn_bt_ch_announce; |
9f28ebc3 WYG |
4065 | IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n", |
4066 | (priv->bt_ch_announce) ? "On" : "Off"); | |
f37837c9 | 4067 | |
20594eb0 WYG |
4068 | if (iwl_alloc_traffic_mem(priv)) |
4069 | IWL_ERR(priv, "Not enough memory to generate traffic log\n"); | |
b481de9c | 4070 | |
316c30d9 AK |
4071 | /************************** |
4072 | * 2. Initializing PCI bus | |
4073 | **************************/ | |
1a7123cd JL |
4074 | pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 | |
4075 | PCIE_LINK_STATE_CLKPM); | |
4076 | ||
316c30d9 AK |
4077 | if (pci_enable_device(pdev)) { |
4078 | err = -ENODEV; | |
4079 | goto out_ieee80211_free_hw; | |
4080 | } | |
4081 | ||
4082 | pci_set_master(pdev); | |
4083 | ||
093d874c | 4084 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36)); |
316c30d9 | 4085 | if (!err) |
093d874c | 4086 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36)); |
cc2a8ea8 | 4087 | if (err) { |
093d874c | 4088 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); |
cc2a8ea8 | 4089 | if (!err) |
093d874c | 4090 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); |
cc2a8ea8 | 4091 | /* both attempts failed: */ |
316c30d9 | 4092 | if (err) { |
978785a3 | 4093 | IWL_WARN(priv, "No suitable DMA available.\n"); |
316c30d9 | 4094 | goto out_pci_disable_device; |
cc2a8ea8 | 4095 | } |
316c30d9 AK |
4096 | } |
4097 | ||
4098 | err = pci_request_regions(pdev, DRV_NAME); | |
4099 | if (err) | |
4100 | goto out_pci_disable_device; | |
4101 | ||
4102 | pci_set_drvdata(pdev, priv); | |
4103 | ||
316c30d9 AK |
4104 | |
4105 | /*********************** | |
4106 | * 3. Read REV register | |
4107 | ***********************/ | |
4108 | priv->hw_base = pci_iomap(pdev, 0, 0); | |
4109 | if (!priv->hw_base) { | |
4110 | err = -ENODEV; | |
4111 | goto out_pci_release_regions; | |
4112 | } | |
4113 | ||
e1623446 | 4114 | IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n", |
316c30d9 | 4115 | (unsigned long long) pci_resource_len(pdev, 0)); |
e1623446 | 4116 | IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base); |
316c30d9 | 4117 | |
731a29b7 | 4118 | /* these spin locks will be used in apm_ops.init and EEPROM access |
a8b50a0a MA |
4119 | * we should init now |
4120 | */ | |
4121 | spin_lock_init(&priv->reg_lock); | |
731a29b7 | 4122 | spin_lock_init(&priv->lock); |
4843b5a7 RC |
4123 | |
4124 | /* | |
4125 | * stop and reset the on-board processor just in case it is in a | |
4126 | * strange state ... like being left stranded by a primary kernel | |
4127 | * and this is now the kdump kernel trying to start up | |
4128 | */ | |
4129 | iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET); | |
4130 | ||
b661c819 | 4131 | iwl_hw_detect(priv); |
c11362c0 | 4132 | IWL_INFO(priv, "Detected %s, REV=0x%X\n", |
b661c819 | 4133 | priv->cfg->name, priv->hw_rev); |
316c30d9 | 4134 | |
e7b63581 TW |
4135 | /* We disable the RETRY_TIMEOUT register (0x41) to keep |
4136 | * PCI Tx retries from interfering with C3 CPU state */ | |
4137 | pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00); | |
4138 | ||
086ed117 MA |
4139 | iwl_prepare_card_hw(priv); |
4140 | if (!priv->hw_ready) { | |
4141 | IWL_WARN(priv, "Failed, HW not ready\n"); | |
4142 | goto out_iounmap; | |
4143 | } | |
4144 | ||
91238714 TW |
4145 | /***************** |
4146 | * 4. Read EEPROM | |
4147 | *****************/ | |
316c30d9 AK |
4148 | /* Read the EEPROM */ |
4149 | err = iwl_eeprom_init(priv); | |
4150 | if (err) { | |
15b1687c | 4151 | IWL_ERR(priv, "Unable to init EEPROM\n"); |
316c30d9 AK |
4152 | goto out_iounmap; |
4153 | } | |
8614f360 TW |
4154 | err = iwl_eeprom_check_version(priv); |
4155 | if (err) | |
c8f16138 | 4156 | goto out_free_eeprom; |
8614f360 | 4157 | |
21a5b3c6 WYG |
4158 | err = iwl_eeprom_check_sku(priv); |
4159 | if (err) | |
4160 | goto out_free_eeprom; | |
4161 | ||
02883017 | 4162 | /* extract MAC Address */ |
c6fa17ed WYG |
4163 | iwl_eeprom_get_mac(priv, priv->addresses[0].addr); |
4164 | IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr); | |
4165 | priv->hw->wiphy->addresses = priv->addresses; | |
4166 | priv->hw->wiphy->n_addresses = 1; | |
4167 | num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS); | |
4168 | if (num_mac > 1) { | |
4169 | memcpy(priv->addresses[1].addr, priv->addresses[0].addr, | |
4170 | ETH_ALEN); | |
4171 | priv->addresses[1].addr[5]++; | |
4172 | priv->hw->wiphy->n_addresses++; | |
4173 | } | |
316c30d9 AK |
4174 | |
4175 | /************************ | |
4176 | * 5. Setup HW constants | |
4177 | ************************/ | |
da154e30 | 4178 | if (iwl_set_hw_params(priv)) { |
15b1687c | 4179 | IWL_ERR(priv, "failed to set hw parameters\n"); |
073d3f5f | 4180 | goto out_free_eeprom; |
316c30d9 AK |
4181 | } |
4182 | ||
4183 | /******************* | |
6ba87956 | 4184 | * 6. Setup priv |
316c30d9 | 4185 | *******************/ |
b481de9c | 4186 | |
6ba87956 | 4187 | err = iwl_init_drv(priv); |
bf85ea4f | 4188 | if (err) |
399f4900 | 4189 | goto out_free_eeprom; |
bf85ea4f | 4190 | /* At this point both hw and priv are initialized. */ |
316c30d9 | 4191 | |
316c30d9 | 4192 | /******************** |
09f9bf79 | 4193 | * 7. Setup services |
316c30d9 | 4194 | ********************/ |
0359facc | 4195 | spin_lock_irqsave(&priv->lock, flags); |
5b9f8cd3 | 4196 | iwl_disable_interrupts(priv); |
0359facc | 4197 | spin_unlock_irqrestore(&priv->lock, flags); |
316c30d9 | 4198 | |
6cd0b1cb HS |
4199 | pci_enable_msi(priv->pci_dev); |
4200 | ||
e39fdee1 WYG |
4201 | if (priv->cfg->ops->lib->isr_ops.alloc) |
4202 | priv->cfg->ops->lib->isr_ops.alloc(priv); | |
4203 | ||
4204 | err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr_ops.isr, | |
ef850d7c | 4205 | IRQF_SHARED, DRV_NAME, priv); |
6cd0b1cb HS |
4206 | if (err) { |
4207 | IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq); | |
4208 | goto out_disable_msi; | |
4209 | } | |
316c30d9 | 4210 | |
4e39317d | 4211 | iwl_setup_deferred_work(priv); |
653fa4a0 | 4212 | iwl_setup_rx_handlers(priv); |
316c30d9 | 4213 | |
158bea07 JB |
4214 | /********************************************* |
4215 | * 8. Enable interrupts and read RFKILL state | |
4216 | *********************************************/ | |
6ba87956 | 4217 | |
554d1d02 | 4218 | /* enable rfkill interrupt: hw bug w/a */ |
6cd0b1cb HS |
4219 | pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd); |
4220 | if (pci_cmd & PCI_COMMAND_INTX_DISABLE) { | |
4221 | pci_cmd &= ~PCI_COMMAND_INTX_DISABLE; | |
4222 | pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd); | |
4223 | } | |
4224 | ||
554d1d02 | 4225 | iwl_enable_rfkill_int(priv); |
6cd0b1cb | 4226 | |
6cd0b1cb HS |
4227 | /* If platform's RF_KILL switch is NOT set to KILL */ |
4228 | if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW) | |
4229 | clear_bit(STATUS_RF_KILL_HW, &priv->status); | |
4230 | else | |
4231 | set_bit(STATUS_RF_KILL_HW, &priv->status); | |
6ba87956 | 4232 | |
a60e77e5 JB |
4233 | wiphy_rfkill_set_hw_state(priv->hw->wiphy, |
4234 | test_bit(STATUS_RF_KILL_HW, &priv->status)); | |
6cd0b1cb | 4235 | |
58d0f361 | 4236 | iwl_power_initialize(priv); |
39b73fb1 | 4237 | iwl_tt_initialize(priv); |
158bea07 | 4238 | |
a15707d8 | 4239 | init_completion(&priv->_agn.firmware_loading_complete); |
562db532 | 4240 | |
b08dfd04 | 4241 | err = iwl_request_firmware(priv, true); |
158bea07 | 4242 | if (err) |
7d47618a | 4243 | goto out_destroy_workqueue; |
158bea07 | 4244 | |
b481de9c ZY |
4245 | return 0; |
4246 | ||
7d47618a | 4247 | out_destroy_workqueue: |
c8f16138 RC |
4248 | destroy_workqueue(priv->workqueue); |
4249 | priv->workqueue = NULL; | |
795cc0ad | 4250 | free_irq(priv->pci_dev->irq, priv); |
e39fdee1 WYG |
4251 | if (priv->cfg->ops->lib->isr_ops.free) |
4252 | priv->cfg->ops->lib->isr_ops.free(priv); | |
6cd0b1cb HS |
4253 | out_disable_msi: |
4254 | pci_disable_msi(priv->pci_dev); | |
6ba87956 | 4255 | iwl_uninit_drv(priv); |
073d3f5f TW |
4256 | out_free_eeprom: |
4257 | iwl_eeprom_free(priv); | |
b481de9c ZY |
4258 | out_iounmap: |
4259 | pci_iounmap(pdev, priv->hw_base); | |
4260 | out_pci_release_regions: | |
316c30d9 | 4261 | pci_set_drvdata(pdev, NULL); |
623d563e | 4262 | pci_release_regions(pdev); |
b481de9c ZY |
4263 | out_pci_disable_device: |
4264 | pci_disable_device(pdev); | |
b481de9c | 4265 | out_ieee80211_free_hw: |
20594eb0 | 4266 | iwl_free_traffic_mem(priv); |
d7c76f4c | 4267 | ieee80211_free_hw(priv->hw); |
b481de9c ZY |
4268 | out: |
4269 | return err; | |
4270 | } | |
4271 | ||
5b9f8cd3 | 4272 | static void __devexit iwl_pci_remove(struct pci_dev *pdev) |
b481de9c | 4273 | { |
c79dd5b5 | 4274 | struct iwl_priv *priv = pci_get_drvdata(pdev); |
0359facc | 4275 | unsigned long flags; |
b481de9c ZY |
4276 | |
4277 | if (!priv) | |
4278 | return; | |
4279 | ||
a15707d8 | 4280 | wait_for_completion(&priv->_agn.firmware_loading_complete); |
562db532 | 4281 | |
e1623446 | 4282 | IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n"); |
b481de9c | 4283 | |
67249625 | 4284 | iwl_dbgfs_unregister(priv); |
5b9f8cd3 | 4285 | sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group); |
67249625 | 4286 | |
5b9f8cd3 EG |
4287 | /* ieee80211_unregister_hw call wil cause iwl_mac_stop to |
4288 | * to be called and iwl_down since we are removing the device | |
0b124c31 GG |
4289 | * we need to set STATUS_EXIT_PENDING bit. |
4290 | */ | |
4291 | set_bit(STATUS_EXIT_PENDING, &priv->status); | |
5ed540ae WYG |
4292 | |
4293 | iwl_leds_exit(priv); | |
4294 | ||
c4f55232 RR |
4295 | if (priv->mac80211_registered) { |
4296 | ieee80211_unregister_hw(priv->hw); | |
4297 | priv->mac80211_registered = 0; | |
0b124c31 | 4298 | } else { |
5b9f8cd3 | 4299 | iwl_down(priv); |
c4f55232 RR |
4300 | } |
4301 | ||
c166b25a BC |
4302 | /* |
4303 | * Make sure device is reset to low power before unloading driver. | |
4304 | * This may be redundant with iwl_down(), but there are paths to | |
4305 | * run iwl_down() without calling apm_ops.stop(), and there are | |
4306 | * paths to avoid running iwl_down() at all before leaving driver. | |
4307 | * This (inexpensive) call *makes sure* device is reset. | |
4308 | */ | |
14e8e4af | 4309 | iwl_apm_stop(priv); |
c166b25a | 4310 | |
39b73fb1 WYG |
4311 | iwl_tt_exit(priv); |
4312 | ||
0359facc MA |
4313 | /* make sure we flush any pending irq or |
4314 | * tasklet for the driver | |
4315 | */ | |
4316 | spin_lock_irqsave(&priv->lock, flags); | |
5b9f8cd3 | 4317 | iwl_disable_interrupts(priv); |
0359facc MA |
4318 | spin_unlock_irqrestore(&priv->lock, flags); |
4319 | ||
4320 | iwl_synchronize_irq(priv); | |
4321 | ||
5b9f8cd3 | 4322 | iwl_dealloc_ucode_pci(priv); |
b481de9c ZY |
4323 | |
4324 | if (priv->rxq.bd) | |
54b81550 | 4325 | iwlagn_rx_queue_free(priv, &priv->rxq); |
74bcdb33 | 4326 | iwlagn_hw_txq_ctx_free(priv); |
b481de9c | 4327 | |
073d3f5f | 4328 | iwl_eeprom_free(priv); |
b481de9c | 4329 | |
b481de9c | 4330 | |
948c171c MA |
4331 | /*netif_stop_queue(dev); */ |
4332 | flush_workqueue(priv->workqueue); | |
4333 | ||
5b9f8cd3 | 4334 | /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes |
b481de9c ZY |
4335 | * priv->workqueue... so we can't take down the workqueue |
4336 | * until now... */ | |
4337 | destroy_workqueue(priv->workqueue); | |
4338 | priv->workqueue = NULL; | |
20594eb0 | 4339 | iwl_free_traffic_mem(priv); |
b481de9c | 4340 | |
6cd0b1cb HS |
4341 | free_irq(priv->pci_dev->irq, priv); |
4342 | pci_disable_msi(priv->pci_dev); | |
b481de9c ZY |
4343 | pci_iounmap(pdev, priv->hw_base); |
4344 | pci_release_regions(pdev); | |
4345 | pci_disable_device(pdev); | |
4346 | pci_set_drvdata(pdev, NULL); | |
4347 | ||
6ba87956 | 4348 | iwl_uninit_drv(priv); |
b481de9c | 4349 | |
e39fdee1 WYG |
4350 | if (priv->cfg->ops->lib->isr_ops.free) |
4351 | priv->cfg->ops->lib->isr_ops.free(priv); | |
ef850d7c | 4352 | |
77834543 | 4353 | dev_kfree_skb(priv->beacon_skb); |
b481de9c ZY |
4354 | |
4355 | ieee80211_free_hw(priv->hw); | |
4356 | } | |
4357 | ||
b481de9c ZY |
4358 | |
4359 | /***************************************************************************** | |
4360 | * | |
4361 | * driver and module entry point | |
4362 | * | |
4363 | *****************************************************************************/ | |
4364 | ||
fed9017e | 4365 | /* Hardware specific file defines the PCI IDs table for that hardware module */ |
a3aa1884 | 4366 | static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = { |
4fc22b21 | 4367 | #ifdef CONFIG_IWL4965 |
fed9017e RR |
4368 | {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)}, |
4369 | {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)}, | |
4fc22b21 | 4370 | #endif /* CONFIG_IWL4965 */ |
5a6a256e | 4371 | #ifdef CONFIG_IWL5000 |
ac592574 WYG |
4372 | /* 5100 Series WiFi */ |
4373 | {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */ | |
4374 | {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */ | |
4375 | {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */ | |
4376 | {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */ | |
4377 | {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */ | |
4378 | {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */ | |
4379 | {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */ | |
4380 | {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */ | |
4381 | {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */ | |
4382 | {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */ | |
4383 | {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */ | |
4384 | {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */ | |
4385 | {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */ | |
4386 | {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */ | |
4387 | {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */ | |
4388 | {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */ | |
4389 | {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */ | |
4390 | {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */ | |
4391 | {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */ | |
4392 | {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */ | |
4393 | {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */ | |
4394 | {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */ | |
4395 | {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */ | |
4396 | {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */ | |
4397 | ||
4398 | /* 5300 Series WiFi */ | |
4399 | {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */ | |
4400 | {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */ | |
4401 | {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */ | |
4402 | {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */ | |
4403 | {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */ | |
4404 | {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */ | |
4405 | {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */ | |
4406 | {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */ | |
4407 | {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */ | |
4408 | {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */ | |
4409 | {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */ | |
4410 | {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */ | |
4411 | ||
4412 | /* 5350 Series WiFi/WiMax */ | |
4413 | {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */ | |
4414 | {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */ | |
4415 | {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */ | |
4416 | ||
4417 | /* 5150 Series Wifi/WiMax */ | |
4418 | {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */ | |
4419 | {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */ | |
4420 | {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */ | |
4421 | {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */ | |
4422 | {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */ | |
4423 | {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */ | |
4424 | ||
4425 | {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */ | |
4426 | {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */ | |
4427 | {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */ | |
4428 | {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */ | |
5953a62e WYG |
4429 | |
4430 | /* 6x00 Series */ | |
5953a62e WYG |
4431 | {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)}, |
4432 | {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)}, | |
4433 | {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)}, | |
4434 | {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)}, | |
4435 | {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)}, | |
4436 | {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)}, | |
4437 | {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)}, | |
4438 | {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)}, | |
4439 | {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)}, | |
4440 | {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)}, | |
4b3e8062 | 4441 | |
003ea981 | 4442 | /* 6x05 Series */ |
8b3ee296 WYG |
4443 | {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)}, |
4444 | {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)}, | |
4445 | {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)}, | |
4446 | {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)}, | |
4447 | {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)}, | |
4448 | {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)}, | |
4449 | {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)}, | |
1808972f | 4450 | |
003ea981 | 4451 | /* 6x30 Series */ |
8b3ee296 WYG |
4452 | {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)}, |
4453 | {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)}, | |
4454 | {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)}, | |
4455 | {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)}, | |
4456 | {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)}, | |
4457 | {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)}, | |
4458 | {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)}, | |
4459 | {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)}, | |
4460 | {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)}, | |
4461 | {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)}, | |
4462 | {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)}, | |
4463 | {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)}, | |
4464 | {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)}, | |
4465 | {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)}, | |
4466 | {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)}, | |
4467 | {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)}, | |
5953a62e WYG |
4468 | |
4469 | /* 6x50 WiFi/WiMax Series */ | |
5953a62e WYG |
4470 | {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)}, |
4471 | {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)}, | |
4472 | {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)}, | |
4473 | {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)}, | |
5953a62e WYG |
4474 | {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)}, |
4475 | {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)}, | |
4476 | ||
003ea981 | 4477 | /* 6150 WiFi/WiMax Series */ |
8b3ee296 WYG |
4478 | {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)}, |
4479 | {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)}, | |
4480 | {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)}, | |
4481 | {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)}, | |
4482 | {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)}, | |
4483 | {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)}, | |
03264339 | 4484 | |
77dcb6a9 | 4485 | /* 1000 Series WiFi */ |
4bd0914f WYG |
4486 | {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)}, |
4487 | {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)}, | |
4488 | {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)}, | |
4489 | {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)}, | |
4490 | {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)}, | |
4491 | {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)}, | |
4492 | {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)}, | |
4493 | {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)}, | |
4494 | {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)}, | |
4495 | {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)}, | |
4496 | {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)}, | |
4497 | {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)}, | |
1de19ecc | 4498 | |
58a39090 | 4499 | /* 100 Series WiFi */ |
1de19ecc | 4500 | {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)}, |
2a21ff44 | 4501 | {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)}, |
1de19ecc | 4502 | {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)}, |
2a21ff44 | 4503 | {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)}, |
1de19ecc | 4504 | {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)}, |
2a21ff44 | 4505 | {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)}, |
58a39090 WYG |
4506 | |
4507 | /* 130 Series WiFi */ | |
4508 | {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)}, | |
4509 | {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)}, | |
4510 | {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)}, | |
4511 | {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)}, | |
4512 | {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)}, | |
4513 | {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)}, | |
4514 | ||
04b8e751 WYG |
4515 | /* 2x00 Series */ |
4516 | {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)}, | |
4517 | {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)}, | |
4518 | {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)}, | |
4519 | {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)}, | |
4520 | {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)}, | |
4521 | {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)}, | |
4522 | ||
4523 | /* 2x30 Series */ | |
4524 | {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)}, | |
4525 | {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)}, | |
4526 | {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)}, | |
4527 | {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)}, | |
4528 | {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)}, | |
4529 | {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)}, | |
4530 | ||
4531 | /* 6x35 Series */ | |
4532 | {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)}, | |
4533 | {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)}, | |
4534 | {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)}, | |
4535 | {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)}, | |
4536 | {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)}, | |
4537 | {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)}, | |
4538 | {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)}, | |
4539 | {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)}, | |
4540 | {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)}, | |
4541 | ||
4542 | /* 200 Series */ | |
4543 | {IWL_PCI_DEVICE(0x0894, 0x0022, iwl200_bgn_cfg)}, | |
4544 | {IWL_PCI_DEVICE(0x0895, 0x0222, iwl200_bgn_cfg)}, | |
4545 | {IWL_PCI_DEVICE(0x0894, 0x0422, iwl200_bgn_cfg)}, | |
4546 | {IWL_PCI_DEVICE(0x0894, 0x0026, iwl200_bg_cfg)}, | |
4547 | {IWL_PCI_DEVICE(0x0895, 0x0226, iwl200_bg_cfg)}, | |
4548 | {IWL_PCI_DEVICE(0x0894, 0x0426, iwl200_bg_cfg)}, | |
4549 | ||
4550 | /* 230 Series */ | |
4551 | {IWL_PCI_DEVICE(0x0892, 0x0062, iwl230_bgn_cfg)}, | |
4552 | {IWL_PCI_DEVICE(0x0893, 0x0262, iwl230_bgn_cfg)}, | |
4553 | {IWL_PCI_DEVICE(0x0892, 0x0462, iwl230_bgn_cfg)}, | |
4554 | {IWL_PCI_DEVICE(0x0892, 0x0066, iwl230_bg_cfg)}, | |
4555 | {IWL_PCI_DEVICE(0x0893, 0x0266, iwl230_bg_cfg)}, | |
4556 | {IWL_PCI_DEVICE(0x0892, 0x0466, iwl230_bg_cfg)}, | |
4557 | ||
5a6a256e | 4558 | #endif /* CONFIG_IWL5000 */ |
7100e924 | 4559 | |
fed9017e RR |
4560 | {0} |
4561 | }; | |
4562 | MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids); | |
4563 | ||
4564 | static struct pci_driver iwl_driver = { | |
b481de9c | 4565 | .name = DRV_NAME, |
fed9017e | 4566 | .id_table = iwl_hw_card_ids, |
5b9f8cd3 EG |
4567 | .probe = iwl_pci_probe, |
4568 | .remove = __devexit_p(iwl_pci_remove), | |
f60dc013 | 4569 | .driver.pm = IWL_PM_OPS, |
b481de9c ZY |
4570 | }; |
4571 | ||
5b9f8cd3 | 4572 | static int __init iwl_init(void) |
b481de9c ZY |
4573 | { |
4574 | ||
4575 | int ret; | |
c96c31e4 JP |
4576 | pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n"); |
4577 | pr_info(DRV_COPYRIGHT "\n"); | |
897e1cf2 | 4578 | |
e227ceac | 4579 | ret = iwlagn_rate_control_register(); |
897e1cf2 | 4580 | if (ret) { |
c96c31e4 | 4581 | pr_err("Unable to register rate control algorithm: %d\n", ret); |
897e1cf2 RC |
4582 | return ret; |
4583 | } | |
4584 | ||
fed9017e | 4585 | ret = pci_register_driver(&iwl_driver); |
b481de9c | 4586 | if (ret) { |
c96c31e4 | 4587 | pr_err("Unable to initialize PCI module\n"); |
897e1cf2 | 4588 | goto error_register; |
b481de9c | 4589 | } |
b481de9c ZY |
4590 | |
4591 | return ret; | |
897e1cf2 | 4592 | |
897e1cf2 | 4593 | error_register: |
e227ceac | 4594 | iwlagn_rate_control_unregister(); |
897e1cf2 | 4595 | return ret; |
b481de9c ZY |
4596 | } |
4597 | ||
5b9f8cd3 | 4598 | static void __exit iwl_exit(void) |
b481de9c | 4599 | { |
fed9017e | 4600 | pci_unregister_driver(&iwl_driver); |
e227ceac | 4601 | iwlagn_rate_control_unregister(); |
b481de9c ZY |
4602 | } |
4603 | ||
5b9f8cd3 EG |
4604 | module_exit(iwl_exit); |
4605 | module_init(iwl_init); | |
a562a9dd RC |
4606 | |
4607 | #ifdef CONFIG_IWLWIFI_DEBUG | |
4e30cb69 | 4608 | module_param_named(debug50, iwl_debug_level, uint, S_IRUGO); |
a562a9dd | 4609 | MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)"); |
4e30cb69 | 4610 | module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR); |
a562a9dd RC |
4611 | MODULE_PARM_DESC(debug, "debug output mask"); |
4612 | #endif | |
4613 | ||
2b068618 WYG |
4614 | module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO); |
4615 | MODULE_PARM_DESC(swcrypto50, | |
4616 | "using crypto in software (default 0 [hardware]) (deprecated)"); | |
4617 | module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO); | |
4618 | MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])"); | |
4619 | module_param_named(queues_num50, | |
4620 | iwlagn_mod_params.num_of_queues, int, S_IRUGO); | |
4621 | MODULE_PARM_DESC(queues_num50, | |
4622 | "number of hw queues in 50xx series (deprecated)"); | |
4623 | module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO); | |
4624 | MODULE_PARM_DESC(queues_num, "number of hw queues."); | |
4625 | module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO); | |
4626 | MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)"); | |
4627 | module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO); | |
4628 | MODULE_PARM_DESC(11n_disable, "disable 11n functionality"); | |
4629 | module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K, | |
4630 | int, S_IRUGO); | |
4631 | MODULE_PARM_DESC(amsdu_size_8K50, | |
4632 | "enable 8K amsdu size in 50XX series (deprecated)"); | |
4633 | module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K, | |
4634 | int, S_IRUGO); | |
4635 | MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size"); | |
4636 | module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO); | |
4637 | MODULE_PARM_DESC(fw_restart50, | |
4638 | "restart firmware in case of error (deprecated)"); | |
4639 | module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO); | |
4640 | MODULE_PARM_DESC(fw_restart, "restart firmware in case of error"); | |
4641 | module_param_named( | |
4642 | disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO); | |
72645eff WYG |
4643 | MODULE_PARM_DESC(disable_hw_scan, |
4644 | "disable hardware scanning (default 0) (deprecated)"); | |
dd7a2509 JB |
4645 | |
4646 | module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int, | |
4647 | S_IRUGO); | |
4648 | MODULE_PARM_DESC(ucode_alternative, | |
4649 | "specify ucode alternative to use from ucode file"); | |
bee008b7 WYG |
4650 | |
4651 | module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO); | |
4652 | MODULE_PARM_DESC(antenna_coupling, | |
4653 | "specify antenna coupling in dB (defualt: 0 dB)"); | |
f37837c9 | 4654 | |
9f28ebc3 WYG |
4655 | module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO); |
4656 | MODULE_PARM_DESC(bt_ch_inhibition, | |
4657 | "Disable BT channel inhibition (default: enable)"); |