]>
Commit | Line | Data |
---|---|---|
2f7e8fae HZ |
1 | /* |
2 | * linux/arch/arm/mach-mmp/mmp2.c | |
3 | * | |
4 | * code name MMP2 | |
5 | * | |
6 | * Copyright (C) 2009 Marvell International Ltd. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or modify | |
9 | * it under the terms of the GNU General Public License version 2 as | |
10 | * published by the Free Software Foundation. | |
11 | */ | |
2f7e8fae HZ |
12 | #include <linux/module.h> |
13 | #include <linux/kernel.h> | |
14 | #include <linux/init.h> | |
15 | #include <linux/io.h> | |
0f102b6c HZ |
16 | #include <linux/irq.h> |
17 | #include <linux/irqchip/mmp.h> | |
157d2644 | 18 | #include <linux/platform_device.h> |
2f7e8fae | 19 | |
66b19647 HZ |
20 | #include <asm/hardware/cache-tauros2.h> |
21 | ||
4d4a339d | 22 | #include <asm/mach/time.h> |
2f7e8fae HZ |
23 | #include <mach/addr-map.h> |
24 | #include <mach/regs-apbc.h> | |
2f7e8fae HZ |
25 | #include <mach/cputype.h> |
26 | #include <mach/irqs.h> | |
f4557870 | 27 | #include <mach/dma.h> |
2f7e8fae HZ |
28 | #include <mach/mfp.h> |
29 | #include <mach/devices.h> | |
2728701d | 30 | #include <mach/mmp2.h> |
0f102b6c | 31 | #include <mach/pm-mmp2.h> |
2f7e8fae HZ |
32 | |
33 | #include "common.h" | |
2f7e8fae HZ |
34 | |
35 | #define MFPR_VIRT_BASE (APB_VIRT_BASE + 0x1e000) | |
36 | ||
247b4592 | 37 | static struct mfp_addr_map mmp2_addr_map[] __initdata = { |
7f39403c HZ |
38 | |
39 | MFP_ADDR_X(GPIO0, GPIO58, 0x54), | |
40 | MFP_ADDR_X(GPIO59, GPIO73, 0x280), | |
41 | MFP_ADDR_X(GPIO74, GPIO101, 0x170), | |
42 | ||
43 | MFP_ADDR(GPIO102, 0x0), | |
44 | MFP_ADDR(GPIO103, 0x4), | |
45 | MFP_ADDR(GPIO104, 0x1fc), | |
46 | MFP_ADDR(GPIO105, 0x1f8), | |
47 | MFP_ADDR(GPIO106, 0x1f4), | |
48 | MFP_ADDR(GPIO107, 0x1f0), | |
49 | MFP_ADDR(GPIO108, 0x21c), | |
50 | MFP_ADDR(GPIO109, 0x218), | |
51 | MFP_ADDR(GPIO110, 0x214), | |
52 | MFP_ADDR(GPIO111, 0x200), | |
53 | MFP_ADDR(GPIO112, 0x244), | |
54 | MFP_ADDR(GPIO113, 0x25c), | |
55 | MFP_ADDR(GPIO114, 0x164), | |
56 | MFP_ADDR_X(GPIO115, GPIO122, 0x260), | |
57 | ||
58 | MFP_ADDR(GPIO123, 0x148), | |
59 | MFP_ADDR_X(GPIO124, GPIO141, 0xc), | |
60 | ||
61 | MFP_ADDR(GPIO142, 0x8), | |
62 | MFP_ADDR_X(GPIO143, GPIO151, 0x220), | |
63 | MFP_ADDR_X(GPIO152, GPIO153, 0x248), | |
64 | MFP_ADDR_X(GPIO154, GPIO155, 0x254), | |
65 | MFP_ADDR_X(GPIO156, GPIO159, 0x14c), | |
66 | ||
67 | MFP_ADDR(GPIO160, 0x250), | |
68 | MFP_ADDR(GPIO161, 0x210), | |
69 | MFP_ADDR(GPIO162, 0x20c), | |
70 | MFP_ADDR(GPIO163, 0x208), | |
71 | MFP_ADDR(GPIO164, 0x204), | |
72 | MFP_ADDR(GPIO165, 0x1ec), | |
73 | MFP_ADDR(GPIO166, 0x1e8), | |
74 | MFP_ADDR(GPIO167, 0x1e4), | |
75 | MFP_ADDR(GPIO168, 0x1e0), | |
76 | ||
77 | MFP_ADDR_X(TWSI1_SCL, TWSI1_SDA, 0x140), | |
78 | MFP_ADDR_X(TWSI4_SCL, TWSI4_SDA, 0x2bc), | |
79 | ||
247b4592 | 80 | MFP_ADDR(PMIC_INT, 0x2c4), |
7f39403c | 81 | MFP_ADDR(CLK_REQ, 0x160), |
247b4592 HZ |
82 | |
83 | MFP_ADDR_END, | |
84 | }; | |
85 | ||
df0c3824 HZ |
86 | void mmp2_clear_pmic_int(void) |
87 | { | |
97b09da4 AB |
88 | void __iomem *mfpr_pmic; |
89 | unsigned long data; | |
df0c3824 HZ |
90 | |
91 | mfpr_pmic = APB_VIRT_BASE + 0x1e000 + 0x2c4; | |
92 | data = __raw_readl(mfpr_pmic); | |
93 | __raw_writel(data | (1 << 6), mfpr_pmic); | |
94 | __raw_writel(data, mfpr_pmic); | |
95 | } | |
96 | ||
16144bfb HZ |
97 | void __init mmp2_init_irq(void) |
98 | { | |
99 | mmp2_init_icu(); | |
0f102b6c HZ |
100 | #ifdef CONFIG_PM |
101 | icu_irq_chip.irq_set_wake = mmp2_set_wake; | |
102 | #endif | |
16144bfb HZ |
103 | } |
104 | ||
2f7e8fae HZ |
105 | static int __init mmp2_init(void) |
106 | { | |
107 | if (cpu_is_mmp2()) { | |
66b19647 | 108 | #ifdef CONFIG_CACHE_TAUROS2 |
5cc58157 | 109 | tauros2_init(0); |
66b19647 | 110 | #endif |
2f7e8fae | 111 | mfp_init_base(MFPR_VIRT_BASE); |
247b4592 | 112 | mfp_init_addr(mmp2_addr_map); |
f4557870 | 113 | pxa_init_dma(IRQ_MMP2_DMA_RIQ, 16); |
8430305d | 114 | mmp2_clk_init(); |
2f7e8fae HZ |
115 | } |
116 | ||
117 | return 0; | |
118 | } | |
119 | postcore_initcall(mmp2_init); | |
120 | ||
8430305d CX |
121 | #define APBC_TIMERS APBC_REG(0x024) |
122 | ||
6bb27d73 | 123 | void __init mmp2_timer_init(void) |
4d4a339d EM |
124 | { |
125 | unsigned long clk_rst; | |
126 | ||
8430305d | 127 | __raw_writel(APBC_APBCLK | APBC_RST, APBC_TIMERS); |
4d4a339d EM |
128 | |
129 | /* | |
130 | * enable bus/functional clock, enable 6.5MHz (divider 4), | |
131 | * release reset | |
132 | */ | |
133 | clk_rst = APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(1); | |
8430305d | 134 | __raw_writel(clk_rst, APBC_TIMERS); |
4d4a339d EM |
135 | |
136 | timer_init(IRQ_MMP2_TIMER1); | |
137 | } | |
138 | ||
2f7e8fae HZ |
139 | /* on-chip devices */ |
140 | MMP2_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4030000, 0x30, 4, 5); | |
141 | MMP2_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4017000, 0x30, 20, 21); | |
142 | MMP2_DEVICE(uart3, "pxa2xx-uart", 2, UART3, 0xd4018000, 0x30, 22, 23); | |
143 | MMP2_DEVICE(uart4, "pxa2xx-uart", 3, UART4, 0xd4016000, 0x30, 18, 19); | |
144 | MMP2_DEVICE(twsi1, "pxa2xx-i2c", 0, TWSI1, 0xd4011000, 0x70); | |
145 | MMP2_DEVICE(twsi2, "pxa2xx-i2c", 1, TWSI2, 0xd4031000, 0x70); | |
146 | MMP2_DEVICE(twsi3, "pxa2xx-i2c", 2, TWSI3, 0xd4032000, 0x70); | |
147 | MMP2_DEVICE(twsi4, "pxa2xx-i2c", 3, TWSI4, 0xd4033000, 0x70); | |
148 | MMP2_DEVICE(twsi5, "pxa2xx-i2c", 4, TWSI5, 0xd4033800, 0x70); | |
149 | MMP2_DEVICE(twsi6, "pxa2xx-i2c", 5, TWSI6, 0xd4034000, 0x70); | |
150 | MMP2_DEVICE(nand, "pxa3xx-nand", -1, NAND, 0xd4283000, 0x100, 28, 29); | |
6f984f3b ZG |
151 | MMP2_DEVICE(sdh0, "sdhci-pxav3", 0, MMC, 0xd4280000, 0x120); |
152 | MMP2_DEVICE(sdh1, "sdhci-pxav3", 1, MMC2, 0xd4280800, 0x120); | |
153 | MMP2_DEVICE(sdh2, "sdhci-pxav3", 2, MMC3, 0xd4281000, 0x120); | |
154 | MMP2_DEVICE(sdh3, "sdhci-pxav3", 3, MMC4, 0xd4281800, 0x120); | |
101bf4c1 | 155 | MMP2_DEVICE(asram, "asram", -1, NONE, 0xe0000000, 0x4000); |
bca7ab31 LY |
156 | /* 0xd1000000 ~ 0xd101ffff is reserved for secure processor */ |
157 | MMP2_DEVICE(isram, "isram", -1, NONE, 0xd1020000, 0x18000); | |
2f7e8fae | 158 | |
157d2644 HZ |
159 | struct resource mmp2_resource_gpio[] = { |
160 | { | |
161 | .start = 0xd4019000, | |
162 | .end = 0xd4019fff, | |
163 | .flags = IORESOURCE_MEM, | |
164 | }, { | |
165 | .start = IRQ_MMP2_GPIO, | |
166 | .end = IRQ_MMP2_GPIO, | |
93413c36 | 167 | .name = "gpio_mux", |
157d2644 HZ |
168 | .flags = IORESOURCE_IRQ, |
169 | }, | |
170 | }; | |
171 | ||
172 | struct platform_device mmp2_device_gpio = { | |
2cab0292 | 173 | .name = "mmp2-gpio", |
157d2644 HZ |
174 | .id = -1, |
175 | .num_resources = ARRAY_SIZE(mmp2_resource_gpio), | |
176 | .resource = mmp2_resource_gpio, | |
177 | }; |