]>
Commit | Line | Data |
---|---|---|
4b7f6baa | 1 | /* Disassemble ADI Blackfin Instructions. |
69b8ea4a MF |
2 | Copyright 2005, 2006, 2007, 2008, 2009, 2010, 2011 |
3 | Free Software Foundation, Inc. | |
4b7f6baa | 4 | |
9b201bb5 NC |
5 | This file is part of libopcodes. |
6 | ||
7 | This library is free software; you can redistribute it and/or modify | |
4b7f6baa | 8 | it under the terms of the GNU General Public License as published by |
9b201bb5 NC |
9 | the Free Software Foundation; either version 3, or (at your option) |
10 | any later version. | |
4b7f6baa | 11 | |
9b201bb5 NC |
12 | It is distributed in the hope that it will be useful, but WITHOUT |
13 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY | |
14 | or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public | |
15 | License for more details. | |
4b7f6baa CM |
16 | |
17 | You should have received a copy of the GNU General Public License | |
18 | along with this program; if not, write to the Free Software | |
19 | Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, | |
20 | MA 02110-1301, USA. */ | |
21 | ||
22 | #include <stdio.h> | |
23 | #include <stdlib.h> | |
24 | #include <string.h> | |
25 | ||
26 | #include "opcode/bfin.h" | |
27 | ||
4b7f6baa CM |
28 | #ifndef PRINTF |
29 | #define PRINTF printf | |
30 | #endif | |
31 | ||
32 | #ifndef EXIT | |
33 | #define EXIT exit | |
34 | #endif | |
35 | ||
36 | typedef long TIword; | |
37 | ||
b7d48530 NC |
38 | #define HOST_LONG_WORD_SIZE (sizeof (long) * 8) |
39 | #define XFIELD(w,p,s) (((w) & ((1 << (s)) - 1) << (p)) >> (p)) | |
40 | #define SIGNEXTEND(v, n) ((v << (HOST_LONG_WORD_SIZE - (n))) >> (HOST_LONG_WORD_SIZE - (n))) | |
41 | #define MASKBITS(val, bits) (val & ((1 << bits) - 1)) | |
4b7f6baa CM |
42 | |
43 | #include "dis-asm.h" | |
b7d48530 | 44 | |
b21c9cb4 BS |
45 | typedef unsigned int bu32; |
46 | ||
528c6277 MF |
47 | static char comment = 0; |
48 | static char parallel = 0; | |
49 | ||
4b7f6baa CM |
50 | typedef enum |
51 | { | |
52 | c_0, c_1, c_4, c_2, c_uimm2, c_uimm3, c_imm3, c_pcrel4, | |
086134ec BS |
53 | c_imm4, c_uimm4s4, c_uimm4s4d, c_uimm4, c_uimm4s2, c_negimm5s4, c_imm5, c_imm5d, c_uimm5, c_imm6, |
54 | c_imm7, c_imm7d, c_imm8, c_uimm8, c_pcrel8, c_uimm8s4, c_pcrel8s4, c_lppcrel10, c_pcrel10, | |
55 | c_pcrel12, c_imm16s4, c_luimm16, c_imm16, c_imm16d, c_huimm16, c_rimm16, c_imm16s2, c_uimm16s4, | |
56 | c_uimm16s4d, c_uimm16, c_pcrel24, c_uimm32, c_imm32, c_huimm32, c_huimm32e, | |
4b7f6baa CM |
57 | } const_forms_t; |
58 | ||
528c6277 | 59 | static const struct |
4b7f6baa | 60 | { |
528c6277 MF |
61 | const char *name; |
62 | const int nbits; | |
63 | const char reloc; | |
64 | const char issigned; | |
65 | const char pcrel; | |
66 | const char scale; | |
67 | const char offset; | |
68 | const char negative; | |
69 | const char positive; | |
70 | const char decimal; | |
71 | const char leading; | |
72 | const char exact; | |
4b7f6baa CM |
73 | } constant_formats[] = |
74 | { | |
086134ec BS |
75 | { "0", 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, |
76 | { "1", 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
77 | { "4", 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
78 | { "2", 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
79 | { "uimm2", 2, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
80 | { "uimm3", 3, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
81 | { "imm3", 3, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
82 | { "pcrel4", 4, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0}, | |
83 | { "imm4", 4, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
84 | { "uimm4s4", 4, 0, 0, 0, 2, 0, 0, 1, 0, 0, 0}, | |
85 | { "uimm4s4d", 4, 0, 0, 0, 2, 0, 0, 1, 1, 0, 0}, | |
86 | { "uimm4", 4, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
87 | { "uimm4s2", 4, 0, 0, 0, 1, 0, 0, 1, 0, 0, 0}, | |
88 | { "negimm5s4", 5, 0, 1, 0, 2, 0, 1, 0, 0, 0, 0}, | |
89 | { "imm5", 5, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
90 | { "imm5d", 5, 0, 1, 0, 0, 0, 0, 0, 1, 0, 0}, | |
91 | { "uimm5", 5, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
92 | { "imm6", 6, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
93 | { "imm7", 7, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
94 | { "imm7d", 7, 0, 1, 0, 0, 0, 0, 0, 1, 3, 0}, | |
95 | { "imm8", 8, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
96 | { "uimm8", 8, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
97 | { "pcrel8", 8, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0}, | |
98 | { "uimm8s4", 8, 0, 0, 0, 2, 0, 0, 0, 0, 0, 0}, | |
99 | { "pcrel8s4", 8, 1, 1, 1, 2, 0, 0, 0, 0, 0, 0}, | |
100 | { "lppcrel10", 10, 1, 0, 1, 1, 0, 0, 0, 0, 0, 0}, | |
101 | { "pcrel10", 10, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0}, | |
102 | { "pcrel12", 12, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0}, | |
103 | { "imm16s4", 16, 0, 1, 0, 2, 0, 0, 0, 0, 0, 0}, | |
104 | { "luimm16", 16, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
105 | { "imm16", 16, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
106 | { "imm16d", 16, 0, 1, 0, 0, 0, 0, 0, 1, 3, 0}, | |
107 | { "huimm16", 16, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
108 | { "rimm16", 16, 1, 1, 0, 0, 0, 0, 0, 0, 0, 0}, | |
109 | { "imm16s2", 16, 0, 1, 0, 1, 0, 0, 0, 0, 0, 0}, | |
110 | { "uimm16s4", 16, 0, 0, 0, 2, 0, 0, 0, 0, 0, 0}, | |
111 | { "uimm16s4d", 16, 0, 0, 0, 2, 0, 0, 0, 1, 0, 0}, | |
112 | { "uimm16", 16, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
113 | { "pcrel24", 24, 1, 1, 1, 1, 0, 0, 0, 0, 0, 0}, | |
114 | { "uimm32", 32, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
115 | { "imm32", 32, 0, 1, 0, 0, 0, 0, 0, 1, 3, 0}, | |
116 | { "huimm32", 32, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0}, | |
117 | { "huimm32e", 32, 1, 0, 0, 0, 0, 0, 0, 0, 0, 1}, | |
4b7f6baa CM |
118 | }; |
119 | ||
528c6277 MF |
120 | static const char * |
121 | fmtconst (const_forms_t cf, TIword x, bfd_vma pc, disassemble_info *outf) | |
4b7f6baa CM |
122 | { |
123 | static char buf[60]; | |
124 | ||
125 | if (constant_formats[cf].reloc) | |
126 | { | |
127 | bfd_vma ea = (((constant_formats[cf].pcrel ? SIGNEXTEND (x, constant_formats[cf].nbits) | |
128 | : x) + constant_formats[cf].offset) << constant_formats[cf].scale); | |
129 | if (constant_formats[cf].pcrel) | |
130 | ea += pc; | |
131 | ||
602427c4 MF |
132 | /* truncate to 32-bits for proper symbol lookup/matching */ |
133 | ea = (bu32)ea; | |
7a360e83 | 134 | |
602427c4 MF |
135 | if (outf->symbol_at_address_func (ea, outf) || !constant_formats[cf].exact) |
136 | { | |
086134ec BS |
137 | outf->print_address_func (ea, outf); |
138 | return ""; | |
602427c4 MF |
139 | } |
140 | else | |
141 | { | |
0af1713e | 142 | sprintf (buf, "%lx", (unsigned long) x); |
086134ec | 143 | return buf; |
602427c4 | 144 | } |
4b7f6baa CM |
145 | } |
146 | ||
147 | /* Negative constants have an implied sign bit. */ | |
148 | if (constant_formats[cf].negative) | |
149 | { | |
150 | int nb = constant_formats[cf].nbits + 1; | |
b7d48530 | 151 | |
4b7f6baa CM |
152 | x = x | (1 << constant_formats[cf].nbits); |
153 | x = SIGNEXTEND (x, nb); | |
154 | } | |
155 | else | |
156 | x = constant_formats[cf].issigned ? SIGNEXTEND (x, constant_formats[cf].nbits) : x; | |
157 | ||
158 | if (constant_formats[cf].offset) | |
159 | x += constant_formats[cf].offset; | |
160 | ||
161 | if (constant_formats[cf].scale) | |
162 | x <<= constant_formats[cf].scale; | |
163 | ||
086134ec BS |
164 | if (constant_formats[cf].decimal) |
165 | { | |
166 | if (constant_formats[cf].leading) | |
167 | { | |
168 | char ps[10]; | |
169 | sprintf (ps, "%%%ii", constant_formats[cf].leading); | |
170 | sprintf (buf, ps, x); | |
171 | } | |
172 | else | |
173 | sprintf (buf, "%li", x); | |
174 | } | |
4b7f6baa | 175 | else |
086134ec BS |
176 | { |
177 | if (constant_formats[cf].issigned && x < 0) | |
178 | sprintf (buf, "-0x%x", abs (x)); | |
179 | else | |
0af1713e | 180 | sprintf (buf, "0x%lx", (unsigned long) x); |
086134ec | 181 | } |
4b7f6baa CM |
182 | |
183 | return buf; | |
184 | } | |
185 | ||
b21c9cb4 BS |
186 | static bu32 |
187 | fmtconst_val (const_forms_t cf, unsigned int x, unsigned int pc) | |
188 | { | |
189 | if (0 && constant_formats[cf].reloc) | |
190 | { | |
191 | bu32 ea = (((constant_formats[cf].pcrel | |
086134ec BS |
192 | ? SIGNEXTEND (x, constant_formats[cf].nbits) |
193 | : x) + constant_formats[cf].offset) | |
194 | << constant_formats[cf].scale); | |
b21c9cb4 | 195 | if (constant_formats[cf].pcrel) |
086134ec | 196 | ea += pc; |
b21c9cb4 BS |
197 | |
198 | return ea; | |
199 | } | |
200 | ||
201 | /* Negative constants have an implied sign bit. */ | |
202 | if (constant_formats[cf].negative) | |
203 | { | |
204 | int nb = constant_formats[cf].nbits + 1; | |
205 | x = x | (1 << constant_formats[cf].nbits); | |
206 | x = SIGNEXTEND (x, nb); | |
207 | } | |
208 | else if (constant_formats[cf].issigned) | |
209 | x = SIGNEXTEND (x, constant_formats[cf].nbits); | |
210 | ||
211 | x += constant_formats[cf].offset; | |
212 | x <<= constant_formats[cf].scale; | |
213 | ||
214 | return x; | |
215 | } | |
216 | ||
4b7f6baa CM |
217 | enum machine_registers |
218 | { | |
219 | REG_RL0, REG_RL1, REG_RL2, REG_RL3, REG_RL4, REG_RL5, REG_RL6, REG_RL7, | |
220 | REG_RH0, REG_RH1, REG_RH2, REG_RH3, REG_RH4, REG_RH5, REG_RH6, REG_RH7, | |
221 | REG_R0, REG_R1, REG_R2, REG_R3, REG_R4, REG_R5, REG_R6, REG_R7, | |
222 | REG_R1_0, REG_R3_2, REG_R5_4, REG_R7_6, REG_P0, REG_P1, REG_P2, REG_P3, | |
223 | REG_P4, REG_P5, REG_SP, REG_FP, REG_A0x, REG_A1x, REG_A0w, REG_A1w, | |
224 | REG_A0, REG_A1, REG_I0, REG_I1, REG_I2, REG_I3, REG_M0, REG_M1, | |
225 | REG_M2, REG_M3, REG_B0, REG_B1, REG_B2, REG_B3, REG_L0, REG_L1, | |
226 | REG_L2, REG_L3, | |
227 | REG_AZ, REG_AN, REG_AC0, REG_AC1, REG_AV0, REG_AV1, REG_AV0S, REG_AV1S, | |
228 | REG_AQ, REG_V, REG_VS, | |
229 | REG_sftreset, REG_omode, REG_excause, REG_emucause, REG_idle_req, REG_hwerrcause, REG_CC, REG_LC0, | |
43a6aa65 | 230 | REG_LC1, REG_ASTAT, REG_RETS, REG_LT0, REG_LB0, REG_LT1, REG_LB1, |
4b7f6baa CM |
231 | REG_CYCLES, REG_CYCLES2, REG_USP, REG_SEQSTAT, REG_SYSCFG, REG_RETI, REG_RETX, REG_RETN, |
232 | REG_RETE, REG_EMUDAT, REG_BR0, REG_BR1, REG_BR2, REG_BR3, REG_BR4, REG_BR5, REG_BR6, | |
233 | REG_BR7, REG_PL0, REG_PL1, REG_PL2, REG_PL3, REG_PL4, REG_PL5, REG_SLP, REG_FLP, | |
234 | REG_PH0, REG_PH1, REG_PH2, REG_PH3, REG_PH4, REG_PH5, REG_SHP, REG_FHP, | |
235 | REG_IL0, REG_IL1, REG_IL2, REG_IL3, REG_ML0, REG_ML1, REG_ML2, REG_ML3, | |
236 | REG_BL0, REG_BL1, REG_BL2, REG_BL3, REG_LL0, REG_LL1, REG_LL2, REG_LL3, | |
237 | REG_IH0, REG_IH1, REG_IH2, REG_IH3, REG_MH0, REG_MH1, REG_MH2, REG_MH3, | |
238 | REG_BH0, REG_BH1, REG_BH2, REG_BH3, REG_LH0, REG_LH1, REG_LH2, REG_LH3, | |
22215ae0 | 239 | REG_AC0_COPY, REG_V_COPY, REG_RND_MOD, |
4b7f6baa CM |
240 | REG_LASTREG, |
241 | }; | |
242 | ||
243 | enum reg_class | |
244 | { | |
245 | rc_dregs_lo, rc_dregs_hi, rc_dregs, rc_dregs_pair, rc_pregs, rc_spfp, rc_dregs_hilo, rc_accum_ext, | |
246 | rc_accum_word, rc_accum, rc_iregs, rc_mregs, rc_bregs, rc_lregs, rc_dpregs, rc_gregs, | |
247 | rc_regs, rc_statbits, rc_ignore_bits, rc_ccstat, rc_counters, rc_dregs2_sysregs1, rc_open, rc_sysregs2, | |
248 | rc_sysregs3, rc_allregs, | |
249 | LIM_REG_CLASSES | |
250 | }; | |
251 | ||
69b8ea4a | 252 | static const char * const reg_names[] = |
4b7f6baa CM |
253 | { |
254 | "R0.L", "R1.L", "R2.L", "R3.L", "R4.L", "R5.L", "R6.L", "R7.L", | |
255 | "R0.H", "R1.H", "R2.H", "R3.H", "R4.H", "R5.H", "R6.H", "R7.H", | |
256 | "R0", "R1", "R2", "R3", "R4", "R5", "R6", "R7", | |
257 | "R1:0", "R3:2", "R5:4", "R7:6", "P0", "P1", "P2", "P3", | |
086134ec | 258 | "P4", "P5", "SP", "FP", "A0.X", "A1.X", "A0.W", "A1.W", |
4b7f6baa CM |
259 | "A0", "A1", "I0", "I1", "I2", "I3", "M0", "M1", |
260 | "M2", "M3", "B0", "B1", "B2", "B3", "L0", "L1", | |
261 | "L2", "L3", | |
262 | "AZ", "AN", "AC0", "AC1", "AV0", "AV1", "AV0S", "AV1S", | |
263 | "AQ", "V", "VS", | |
264 | "sftreset", "omode", "excause", "emucause", "idle_req", "hwerrcause", "CC", "LC0", | |
43a6aa65 | 265 | "LC1", "ASTAT", "RETS", "LT0", "LB0", "LT1", "LB1", |
4b7f6baa CM |
266 | "CYCLES", "CYCLES2", "USP", "SEQSTAT", "SYSCFG", "RETI", "RETX", "RETN", |
267 | "RETE", "EMUDAT", | |
268 | "R0.B", "R1.B", "R2.B", "R3.B", "R4.B", "R5.B", "R6.B", "R7.B", | |
269 | "P0.L", "P1.L", "P2.L", "P3.L", "P4.L", "P5.L", "SP.L", "FP.L", | |
270 | "P0.H", "P1.H", "P2.H", "P3.H", "P4.H", "P5.H", "SP.H", "FP.H", | |
271 | "I0.L", "I1.L", "I2.L", "I3.L", "M0.L", "M1.L", "M2.L", "M3.L", | |
272 | "B0.L", "B1.L", "B2.L", "B3.L", "L0.L", "L1.L", "L2.L", "L3.L", | |
273 | "I0.H", "I1.H", "I2.H", "I3.H", "M0.H", "M1.H", "M2.H", "M3.H", | |
274 | "B0.H", "B1.H", "B2.H", "B3.H", "L0.H", "L1.H", "L2.H", "L3.H", | |
22215ae0 | 275 | "AC0_COPY", "V_COPY", "RND_MOD", |
4b7f6baa CM |
276 | "LASTREG", |
277 | 0 | |
278 | }; | |
279 | ||
280 | #define REGNAME(x) ((x) < REG_LASTREG ? (reg_names[x]) : "...... Illegal register .......") | |
281 | ||
282 | /* RL(0..7). */ | |
69b8ea4a | 283 | static const enum machine_registers decode_dregs_lo[] = |
4b7f6baa CM |
284 | { |
285 | REG_RL0, REG_RL1, REG_RL2, REG_RL3, REG_RL4, REG_RL5, REG_RL6, REG_RL7, | |
286 | }; | |
287 | ||
b7d48530 | 288 | #define dregs_lo(x) REGNAME (decode_dregs_lo[(x) & 7]) |
4b7f6baa CM |
289 | |
290 | /* RH(0..7). */ | |
69b8ea4a | 291 | static const enum machine_registers decode_dregs_hi[] = |
4b7f6baa CM |
292 | { |
293 | REG_RH0, REG_RH1, REG_RH2, REG_RH3, REG_RH4, REG_RH5, REG_RH6, REG_RH7, | |
294 | }; | |
295 | ||
b7d48530 | 296 | #define dregs_hi(x) REGNAME (decode_dregs_hi[(x) & 7]) |
4b7f6baa CM |
297 | |
298 | /* R(0..7). */ | |
69b8ea4a | 299 | static const enum machine_registers decode_dregs[] = |
4b7f6baa CM |
300 | { |
301 | REG_R0, REG_R1, REG_R2, REG_R3, REG_R4, REG_R5, REG_R6, REG_R7, | |
302 | }; | |
303 | ||
b7d48530 | 304 | #define dregs(x) REGNAME (decode_dregs[(x) & 7]) |
4b7f6baa CM |
305 | |
306 | /* R BYTE(0..7). */ | |
69b8ea4a | 307 | static const enum machine_registers decode_dregs_byte[] = |
4b7f6baa CM |
308 | { |
309 | REG_BR0, REG_BR1, REG_BR2, REG_BR3, REG_BR4, REG_BR5, REG_BR6, REG_BR7, | |
310 | }; | |
311 | ||
b7d48530 | 312 | #define dregs_byte(x) REGNAME (decode_dregs_byte[(x) & 7]) |
4b7f6baa CM |
313 | |
314 | /* P(0..5) SP FP. */ | |
69b8ea4a | 315 | static const enum machine_registers decode_pregs[] = |
4b7f6baa CM |
316 | { |
317 | REG_P0, REG_P1, REG_P2, REG_P3, REG_P4, REG_P5, REG_SP, REG_FP, | |
318 | }; | |
319 | ||
b7d48530 NC |
320 | #define pregs(x) REGNAME (decode_pregs[(x) & 7]) |
321 | #define spfp(x) REGNAME (decode_spfp[(x) & 1]) | |
602427c4 | 322 | #define dregs_hilo(x, i) REGNAME (decode_dregs_hilo[((i) << 3) | (x)]) |
b7d48530 NC |
323 | #define accum_ext(x) REGNAME (decode_accum_ext[(x) & 1]) |
324 | #define accum_word(x) REGNAME (decode_accum_word[(x) & 1]) | |
325 | #define accum(x) REGNAME (decode_accum[(x) & 1]) | |
4b7f6baa CM |
326 | |
327 | /* I(0..3). */ | |
69b8ea4a | 328 | static const enum machine_registers decode_iregs[] = |
4b7f6baa CM |
329 | { |
330 | REG_I0, REG_I1, REG_I2, REG_I3, | |
331 | }; | |
332 | ||
b7d48530 | 333 | #define iregs(x) REGNAME (decode_iregs[(x) & 3]) |
4b7f6baa CM |
334 | |
335 | /* M(0..3). */ | |
69b8ea4a | 336 | static const enum machine_registers decode_mregs[] = |
4b7f6baa CM |
337 | { |
338 | REG_M0, REG_M1, REG_M2, REG_M3, | |
339 | }; | |
340 | ||
b7d48530 NC |
341 | #define mregs(x) REGNAME (decode_mregs[(x) & 3]) |
342 | #define bregs(x) REGNAME (decode_bregs[(x) & 3]) | |
343 | #define lregs(x) REGNAME (decode_lregs[(x) & 3]) | |
4b7f6baa CM |
344 | |
345 | /* dregs pregs. */ | |
69b8ea4a | 346 | static const enum machine_registers decode_dpregs[] = |
4b7f6baa CM |
347 | { |
348 | REG_R0, REG_R1, REG_R2, REG_R3, REG_R4, REG_R5, REG_R6, REG_R7, | |
349 | REG_P0, REG_P1, REG_P2, REG_P3, REG_P4, REG_P5, REG_SP, REG_FP, | |
350 | }; | |
351 | ||
b7d48530 | 352 | #define dpregs(x) REGNAME (decode_dpregs[(x) & 15]) |
4b7f6baa CM |
353 | |
354 | /* [dregs pregs]. */ | |
69b8ea4a | 355 | static const enum machine_registers decode_gregs[] = |
4b7f6baa CM |
356 | { |
357 | REG_R0, REG_R1, REG_R2, REG_R3, REG_R4, REG_R5, REG_R6, REG_R7, | |
358 | REG_P0, REG_P1, REG_P2, REG_P3, REG_P4, REG_P5, REG_SP, REG_FP, | |
359 | }; | |
360 | ||
602427c4 | 361 | #define gregs(x, i) REGNAME (decode_gregs[((i) << 3) | (x)]) |
4b7f6baa CM |
362 | |
363 | /* [dregs pregs (iregs mregs) (bregs lregs)]. */ | |
69b8ea4a | 364 | static const enum machine_registers decode_regs[] = |
4b7f6baa CM |
365 | { |
366 | REG_R0, REG_R1, REG_R2, REG_R3, REG_R4, REG_R5, REG_R6, REG_R7, | |
367 | REG_P0, REG_P1, REG_P2, REG_P3, REG_P4, REG_P5, REG_SP, REG_FP, | |
368 | REG_I0, REG_I1, REG_I2, REG_I3, REG_M0, REG_M1, REG_M2, REG_M3, | |
369 | REG_B0, REG_B1, REG_B2, REG_B3, REG_L0, REG_L1, REG_L2, REG_L3, | |
370 | }; | |
371 | ||
602427c4 | 372 | #define regs(x, i) REGNAME (decode_regs[((i) << 3) | (x)]) |
4b7f6baa CM |
373 | |
374 | /* [dregs pregs (iregs mregs) (bregs lregs) Low Half]. */ | |
69b8ea4a | 375 | static const enum machine_registers decode_regs_lo[] = |
4b7f6baa CM |
376 | { |
377 | REG_RL0, REG_RL1, REG_RL2, REG_RL3, REG_RL4, REG_RL5, REG_RL6, REG_RL7, | |
378 | REG_PL0, REG_PL1, REG_PL2, REG_PL3, REG_PL4, REG_PL5, REG_SLP, REG_FLP, | |
379 | REG_IL0, REG_IL1, REG_IL2, REG_IL3, REG_ML0, REG_ML1, REG_ML2, REG_ML3, | |
380 | REG_BL0, REG_BL1, REG_BL2, REG_BL3, REG_LL0, REG_LL1, REG_LL2, REG_LL3, | |
381 | }; | |
382 | ||
602427c4 MF |
383 | #define regs_lo(x, i) REGNAME (decode_regs_lo[((i) << 3) | (x)]) |
384 | ||
4b7f6baa | 385 | /* [dregs pregs (iregs mregs) (bregs lregs) High Half]. */ |
69b8ea4a | 386 | static const enum machine_registers decode_regs_hi[] = |
4b7f6baa CM |
387 | { |
388 | REG_RH0, REG_RH1, REG_RH2, REG_RH3, REG_RH4, REG_RH5, REG_RH6, REG_RH7, | |
389 | REG_PH0, REG_PH1, REG_PH2, REG_PH3, REG_PH4, REG_PH5, REG_SHP, REG_FHP, | |
1985c81c | 390 | REG_IH0, REG_IH1, REG_IH2, REG_IH3, REG_MH0, REG_MH1, REG_MH2, REG_MH3, |
4b7f6baa CM |
391 | REG_BH0, REG_BH1, REG_BH2, REG_BH3, REG_LH0, REG_LH1, REG_LH2, REG_LH3, |
392 | }; | |
393 | ||
602427c4 | 394 | #define regs_hi(x, i) REGNAME (decode_regs_hi[((i) << 3) | (x)]) |
4b7f6baa | 395 | |
69b8ea4a | 396 | static const enum machine_registers decode_statbits[] = |
4b7f6baa | 397 | { |
22215ae0 MF |
398 | REG_AZ, REG_AN, REG_AC0_COPY, REG_V_COPY, |
399 | REG_LASTREG, REG_LASTREG, REG_AQ, REG_LASTREG, | |
400 | REG_RND_MOD, REG_LASTREG, REG_LASTREG, REG_LASTREG, | |
401 | REG_AC0, REG_AC1, REG_LASTREG, REG_LASTREG, | |
402 | REG_AV0, REG_AV0S, REG_AV1, REG_AV1S, | |
403 | REG_LASTREG, REG_LASTREG, REG_LASTREG, REG_LASTREG, | |
404 | REG_V, REG_VS, REG_LASTREG, REG_LASTREG, | |
405 | REG_LASTREG, REG_LASTREG, REG_LASTREG, REG_LASTREG, | |
4b7f6baa CM |
406 | }; |
407 | ||
ad15c38e | 408 | #define statbits(x) REGNAME (decode_statbits[(x) & 31]) |
4b7f6baa CM |
409 | |
410 | /* LC0 LC1. */ | |
69b8ea4a | 411 | static const enum machine_registers decode_counters[] = |
4b7f6baa CM |
412 | { |
413 | REG_LC0, REG_LC1, | |
414 | }; | |
415 | ||
b7d48530 NC |
416 | #define counters(x) REGNAME (decode_counters[(x) & 1]) |
417 | #define dregs2_sysregs1(x) REGNAME (decode_dregs2_sysregs1[(x) & 7]) | |
4b7f6baa CM |
418 | |
419 | /* [dregs pregs (iregs mregs) (bregs lregs) | |
420 | dregs2_sysregs1 open sysregs2 sysregs3]. */ | |
69b8ea4a | 421 | static const enum machine_registers decode_allregs[] = |
4b7f6baa CM |
422 | { |
423 | REG_R0, REG_R1, REG_R2, REG_R3, REG_R4, REG_R5, REG_R6, REG_R7, | |
424 | REG_P0, REG_P1, REG_P2, REG_P3, REG_P4, REG_P5, REG_SP, REG_FP, | |
425 | REG_I0, REG_I1, REG_I2, REG_I3, REG_M0, REG_M1, REG_M2, REG_M3, | |
426 | REG_B0, REG_B1, REG_B2, REG_B3, REG_L0, REG_L1, REG_L2, REG_L3, | |
43a6aa65 | 427 | REG_A0x, REG_A0w, REG_A1x, REG_A1w, REG_LASTREG, REG_LASTREG, REG_ASTAT, REG_RETS, |
4b7f6baa CM |
428 | REG_LASTREG, REG_LASTREG, REG_LASTREG, REG_LASTREG, REG_LASTREG, REG_LASTREG, REG_LASTREG, REG_LASTREG, |
429 | REG_LC0, REG_LT0, REG_LB0, REG_LC1, REG_LT1, REG_LB1, REG_CYCLES, REG_CYCLES2, | |
c958a8a8 JZ |
430 | REG_USP, REG_SEQSTAT, REG_SYSCFG, REG_RETI, REG_RETX, REG_RETN, REG_RETE, REG_EMUDAT, |
431 | REG_LASTREG, | |
4b7f6baa CM |
432 | }; |
433 | ||
50e2162a MF |
434 | #define IS_DREG(g,r) ((g) == 0 && (r) < 8) |
435 | #define IS_PREG(g,r) ((g) == 1 && (r) < 8) | |
c958a8a8 | 436 | #define IS_AREG(g,r) ((g) == 4 && (r) >= 0 && (r) < 4) |
50e2162a MF |
437 | #define IS_GENREG(g,r) ((((g) == 0 || (g) == 1) && (r) < 8) || IS_AREG (g, r)) |
438 | #define IS_DAGREG(g,r) (((g) == 2 || (g) == 3) && (r) < 8) | |
c958a8a8 JZ |
439 | #define IS_SYSREG(g,r) \ |
440 | (((g) == 4 && ((r) == 6 || (r) == 7)) || (g) == 6 || (g) == 7) | |
50e2162a MF |
441 | #define IS_RESERVEDREG(g,r) \ |
442 | (((r) > 7) || ((g) == 4 && ((r) == 4 || (r) == 5)) || (g) == 5) | |
443 | ||
444 | #define allreg(r,g) (!IS_RESERVEDREG (g, r)) | |
445 | #define mostreg(r,g) (!(IS_DREG (g, r) || IS_PREG (g, r) || IS_RESERVEDREG (g, r))) | |
c958a8a8 | 446 | |
602427c4 | 447 | #define allregs(x, i) REGNAME (decode_allregs[((i) << 3) | (x)]) |
b7d48530 | 448 | #define uimm16s4(x) fmtconst (c_uimm16s4, x, 0, outf) |
086134ec | 449 | #define uimm16s4d(x) fmtconst (c_uimm16s4d, x, 0, outf) |
b7d48530 NC |
450 | #define pcrel4(x) fmtconst (c_pcrel4, x, pc, outf) |
451 | #define pcrel8(x) fmtconst (c_pcrel8, x, pc, outf) | |
452 | #define pcrel8s4(x) fmtconst (c_pcrel8s4, x, pc, outf) | |
453 | #define pcrel10(x) fmtconst (c_pcrel10, x, pc, outf) | |
454 | #define pcrel12(x) fmtconst (c_pcrel12, x, pc, outf) | |
455 | #define negimm5s4(x) fmtconst (c_negimm5s4, x, 0, outf) | |
456 | #define rimm16(x) fmtconst (c_rimm16, x, 0, outf) | |
457 | #define huimm16(x) fmtconst (c_huimm16, x, 0, outf) | |
458 | #define imm16(x) fmtconst (c_imm16, x, 0, outf) | |
086134ec | 459 | #define imm16d(x) fmtconst (c_imm16d, x, 0, outf) |
b7d48530 NC |
460 | #define uimm2(x) fmtconst (c_uimm2, x, 0, outf) |
461 | #define uimm3(x) fmtconst (c_uimm3, x, 0, outf) | |
462 | #define luimm16(x) fmtconst (c_luimm16, x, 0, outf) | |
463 | #define uimm4(x) fmtconst (c_uimm4, x, 0, outf) | |
464 | #define uimm5(x) fmtconst (c_uimm5, x, 0, outf) | |
465 | #define imm16s2(x) fmtconst (c_imm16s2, x, 0, outf) | |
466 | #define uimm8(x) fmtconst (c_uimm8, x, 0, outf) | |
467 | #define imm16s4(x) fmtconst (c_imm16s4, x, 0, outf) | |
468 | #define uimm4s2(x) fmtconst (c_uimm4s2, x, 0, outf) | |
469 | #define uimm4s4(x) fmtconst (c_uimm4s4, x, 0, outf) | |
086134ec | 470 | #define uimm4s4d(x) fmtconst (c_uimm4s4d, x, 0, outf) |
b7d48530 NC |
471 | #define lppcrel10(x) fmtconst (c_lppcrel10, x, pc, outf) |
472 | #define imm3(x) fmtconst (c_imm3, x, 0, outf) | |
473 | #define imm4(x) fmtconst (c_imm4, x, 0, outf) | |
474 | #define uimm8s4(x) fmtconst (c_uimm8s4, x, 0, outf) | |
475 | #define imm5(x) fmtconst (c_imm5, x, 0, outf) | |
086134ec | 476 | #define imm5d(x) fmtconst (c_imm5d, x, 0, outf) |
b7d48530 NC |
477 | #define imm6(x) fmtconst (c_imm6, x, 0, outf) |
478 | #define imm7(x) fmtconst (c_imm7, x, 0, outf) | |
086134ec | 479 | #define imm7d(x) fmtconst (c_imm7d, x, 0, outf) |
b7d48530 NC |
480 | #define imm8(x) fmtconst (c_imm8, x, 0, outf) |
481 | #define pcrel24(x) fmtconst (c_pcrel24, x, pc, outf) | |
482 | #define uimm16(x) fmtconst (c_uimm16, x, 0, outf) | |
b21c9cb4 | 483 | #define uimm32(x) fmtconst (c_uimm32, x, 0, outf) |
086134ec | 484 | #define imm32(x) fmtconst (c_imm32, x, 0, outf) |
b21c9cb4 | 485 | #define huimm32(x) fmtconst (c_huimm32, x, 0, outf) |
086134ec BS |
486 | #define huimm32e(x) fmtconst (c_huimm32e, x, 0, outf) |
487 | #define imm7_val(x) fmtconst_val (c_imm7, x, 0) | |
b21c9cb4 BS |
488 | #define imm16_val(x) fmtconst_val (c_uimm16, x, 0) |
489 | #define luimm16_val(x) fmtconst_val (c_luimm16, x, 0) | |
4b7f6baa CM |
490 | |
491 | /* (arch.pm)arch_disassembler_functions. */ | |
4b7f6baa | 492 | #ifndef OUTS |
500cccad | 493 | #define OUTS(p, txt) (p)->fprintf_func ((p)->stream, "%s", txt) |
4b7f6baa CM |
494 | #endif |
495 | ||
4b7f6baa CM |
496 | static void |
497 | amod0 (int s0, int x0, disassemble_info *outf) | |
498 | { | |
b7d48530 | 499 | if (s0 == 1 && x0 == 0) |
086134ec | 500 | OUTS (outf, " (S)"); |
4b7f6baa | 501 | else if (s0 == 0 && x0 == 1) |
086134ec | 502 | OUTS (outf, " (CO)"); |
4b7f6baa | 503 | else if (s0 == 1 && x0 == 1) |
086134ec | 504 | OUTS (outf, " (SCO)"); |
4b7f6baa CM |
505 | } |
506 | ||
507 | static void | |
508 | amod1 (int s0, int x0, disassemble_info *outf) | |
509 | { | |
510 | if (s0 == 0 && x0 == 0) | |
086134ec | 511 | OUTS (outf, " (NS)"); |
4b7f6baa | 512 | else if (s0 == 1 && x0 == 0) |
086134ec | 513 | OUTS (outf, " (S)"); |
4b7f6baa CM |
514 | } |
515 | ||
516 | static void | |
517 | amod0amod2 (int s0, int x0, int aop0, disassemble_info *outf) | |
518 | { | |
b7d48530 | 519 | if (s0 == 1 && x0 == 0 && aop0 == 0) |
086134ec | 520 | OUTS (outf, " (S)"); |
4b7f6baa | 521 | else if (s0 == 0 && x0 == 1 && aop0 == 0) |
086134ec | 522 | OUTS (outf, " (CO)"); |
4b7f6baa | 523 | else if (s0 == 1 && x0 == 1 && aop0 == 0) |
086134ec | 524 | OUTS (outf, " (SCO)"); |
4b7f6baa | 525 | else if (s0 == 0 && x0 == 0 && aop0 == 2) |
086134ec | 526 | OUTS (outf, " (ASR)"); |
4b7f6baa | 527 | else if (s0 == 1 && x0 == 0 && aop0 == 2) |
086134ec | 528 | OUTS (outf, " (S, ASR)"); |
4b7f6baa | 529 | else if (s0 == 0 && x0 == 1 && aop0 == 2) |
086134ec | 530 | OUTS (outf, " (CO, ASR)"); |
4b7f6baa | 531 | else if (s0 == 1 && x0 == 1 && aop0 == 2) |
086134ec | 532 | OUTS (outf, " (SCO, ASR)"); |
4b7f6baa | 533 | else if (s0 == 0 && x0 == 0 && aop0 == 3) |
086134ec | 534 | OUTS (outf, " (ASL)"); |
4b7f6baa | 535 | else if (s0 == 1 && x0 == 0 && aop0 == 3) |
086134ec | 536 | OUTS (outf, " (S, ASL)"); |
4b7f6baa | 537 | else if (s0 == 0 && x0 == 1 && aop0 == 3) |
086134ec | 538 | OUTS (outf, " (CO, ASL)"); |
4b7f6baa | 539 | else if (s0 == 1 && x0 == 1 && aop0 == 3) |
086134ec | 540 | OUTS (outf, " (SCO, ASL)"); |
4b7f6baa CM |
541 | } |
542 | ||
543 | static void | |
544 | searchmod (int r0, disassemble_info *outf) | |
545 | { | |
b7d48530 NC |
546 | if (r0 == 0) |
547 | OUTS (outf, "GT"); | |
548 | else if (r0 == 1) | |
549 | OUTS (outf, "GE"); | |
550 | else if (r0 == 2) | |
551 | OUTS (outf, "LT"); | |
552 | else if (r0 == 3) | |
553 | OUTS (outf, "LE"); | |
4b7f6baa CM |
554 | } |
555 | ||
556 | static void | |
557 | aligndir (int r0, disassemble_info *outf) | |
558 | { | |
b7d48530 | 559 | if (r0 == 1) |
086134ec | 560 | OUTS (outf, " (R)"); |
4b7f6baa CM |
561 | } |
562 | ||
563 | static int | |
602427c4 | 564 | decode_multfunc (int h0, int h1, int src0, int src1, disassemble_info *outf) |
4b7f6baa | 565 | { |
528c6277 | 566 | const char *s0, *s1; |
4b7f6baa CM |
567 | |
568 | if (h0) | |
569 | s0 = dregs_hi (src0); | |
570 | else | |
571 | s0 = dregs_lo (src0); | |
572 | ||
573 | if (h1) | |
574 | s1 = dregs_hi (src1); | |
575 | else | |
576 | s1 = dregs_lo (src1); | |
577 | ||
578 | OUTS (outf, s0); | |
579 | OUTS (outf, " * "); | |
580 | OUTS (outf, s1); | |
581 | return 0; | |
582 | } | |
583 | ||
584 | static int | |
602427c4 | 585 | decode_macfunc (int which, int op, int h0, int h1, int src0, int src1, disassemble_info *outf) |
4b7f6baa | 586 | { |
528c6277 MF |
587 | const char *a; |
588 | const char *sop = "<unknown op>"; | |
4b7f6baa CM |
589 | |
590 | if (which) | |
086134ec | 591 | a = "A1"; |
4b7f6baa | 592 | else |
086134ec | 593 | a = "A0"; |
4b7f6baa CM |
594 | |
595 | if (op == 3) | |
596 | { | |
597 | OUTS (outf, a); | |
598 | return 0; | |
599 | } | |
600 | ||
601 | switch (op) | |
602 | { | |
086134ec BS |
603 | case 0: sop = " = "; break; |
604 | case 1: sop = " += "; break; | |
605 | case 2: sop = " -= "; break; | |
b7d48530 | 606 | default: break; |
4b7f6baa CM |
607 | } |
608 | ||
609 | OUTS (outf, a); | |
4b7f6baa | 610 | OUTS (outf, sop); |
4b7f6baa CM |
611 | decode_multfunc (h0, h1, src0, src1, outf); |
612 | ||
613 | return 0; | |
614 | } | |
615 | ||
616 | static void | |
617 | decode_optmode (int mod, int MM, disassemble_info *outf) | |
618 | { | |
619 | if (mod == 0 && MM == 0) | |
620 | return; | |
621 | ||
622 | OUTS (outf, " ("); | |
623 | ||
624 | if (MM && !mod) | |
625 | { | |
626 | OUTS (outf, "M)"); | |
627 | return; | |
628 | } | |
629 | ||
630 | if (MM) | |
631 | OUTS (outf, "M, "); | |
b7d48530 | 632 | |
4b7f6baa CM |
633 | if (mod == M_S2RND) |
634 | OUTS (outf, "S2RND"); | |
635 | else if (mod == M_T) | |
636 | OUTS (outf, "T"); | |
637 | else if (mod == M_W32) | |
638 | OUTS (outf, "W32"); | |
639 | else if (mod == M_FU) | |
640 | OUTS (outf, "FU"); | |
641 | else if (mod == M_TFU) | |
642 | OUTS (outf, "TFU"); | |
643 | else if (mod == M_IS) | |
644 | OUTS (outf, "IS"); | |
645 | else if (mod == M_ISS2) | |
646 | OUTS (outf, "ISS2"); | |
647 | else if (mod == M_IH) | |
648 | OUTS (outf, "IH"); | |
649 | else if (mod == M_IU) | |
650 | OUTS (outf, "IU"); | |
651 | else | |
652 | abort (); | |
653 | ||
654 | OUTS (outf, ")"); | |
655 | } | |
b7d48530 | 656 | |
e5bc4265 | 657 | static struct saved_state |
b21c9cb4 BS |
658 | { |
659 | bu32 dpregs[16], iregs[4], mregs[4], bregs[4], lregs[4]; | |
e5bc4265 | 660 | bu32 ax[2], aw[2]; |
b21c9cb4 | 661 | bu32 lt[2], lc[2], lb[2]; |
e5bc4265 | 662 | bu32 rets; |
602427c4 | 663 | } saved_state; |
b21c9cb4 BS |
664 | |
665 | #define DREG(x) (saved_state.dpregs[x]) | |
602427c4 | 666 | #define GREG(x, i) DPREG ((x) | ((i) << 3)) |
b21c9cb4 BS |
667 | #define DPREG(x) (saved_state.dpregs[x]) |
668 | #define DREG(x) (saved_state.dpregs[x]) | |
602427c4 | 669 | #define PREG(x) (saved_state.dpregs[(x) + 8]) |
b21c9cb4 BS |
670 | #define SPREG PREG (6) |
671 | #define FPREG PREG (7) | |
672 | #define IREG(x) (saved_state.iregs[x]) | |
673 | #define MREG(x) (saved_state.mregs[x]) | |
674 | #define BREG(x) (saved_state.bregs[x]) | |
675 | #define LREG(x) (saved_state.lregs[x]) | |
e5bc4265 MF |
676 | #define AXREG(x) (saved_state.ax[x]) |
677 | #define AWREG(x) (saved_state.aw[x]) | |
678 | #define LCREG(x) (saved_state.lc[x]) | |
679 | #define LTREG(x) (saved_state.lt[x]) | |
680 | #define LBREG(x) (saved_state.lb[x]) | |
b21c9cb4 | 681 | #define RETSREG (saved_state.rets) |
b21c9cb4 BS |
682 | |
683 | static bu32 * | |
684 | get_allreg (int grp, int reg) | |
685 | { | |
686 | int fullreg = (grp << 3) | reg; | |
687 | /* REG_R0, REG_R1, REG_R2, REG_R3, REG_R4, REG_R5, REG_R6, REG_R7, | |
688 | REG_P0, REG_P1, REG_P2, REG_P3, REG_P4, REG_P5, REG_SP, REG_FP, | |
689 | REG_I0, REG_I1, REG_I2, REG_I3, REG_M0, REG_M1, REG_M2, REG_M3, | |
690 | REG_B0, REG_B1, REG_B2, REG_B3, REG_L0, REG_L1, REG_L2, REG_L3, | |
691 | REG_A0x, REG_A0w, REG_A1x, REG_A1w, , , REG_ASTAT, REG_RETS, | |
692 | , , , , , , , , | |
693 | REG_LC0, REG_LT0, REG_LB0, REG_LC1, REG_LT1, REG_LB1, REG_CYCLES, | |
694 | REG_CYCLES2, | |
695 | REG_USP, REG_SEQSTAT, REG_SYSCFG, REG_RETI, REG_RETX, REG_RETN, REG_RETE, | |
696 | REG_LASTREG */ | |
697 | switch (fullreg >> 2) | |
698 | { | |
e5bc4265 MF |
699 | case 0: case 1: return &DREG (reg); |
700 | case 2: case 3: return &PREG (reg); | |
701 | case 4: return &IREG (reg & 3); | |
702 | case 5: return &MREG (reg & 3); | |
703 | case 6: return &BREG (reg & 3); | |
704 | case 7: return &LREG (reg & 3); | |
b21c9cb4 BS |
705 | default: |
706 | switch (fullreg) | |
086134ec | 707 | { |
e5bc4265 MF |
708 | case 32: return &AXREG (0); |
709 | case 33: return &AWREG (0); | |
710 | case 34: return &AXREG (1); | |
711 | case 35: return &AWREG (1); | |
712 | case 39: return &RETSREG; | |
713 | case 48: return &LCREG (0); | |
714 | case 49: return <REG (0); | |
715 | case 50: return &LBREG (0); | |
716 | case 51: return &LCREG (1); | |
717 | case 52: return <REG (1); | |
718 | case 53: return &LBREG (1); | |
086134ec | 719 | } |
b21c9cb4 | 720 | } |
e5bc4265 | 721 | abort (); |
b21c9cb4 BS |
722 | } |
723 | ||
4b7f6baa CM |
724 | static int |
725 | decode_ProgCtrl_0 (TIword iw0, disassemble_info *outf) | |
726 | { | |
b7d48530 NC |
727 | /* ProgCtrl |
728 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
729 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |.prgfunc.......|.poprnd........| | |
730 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
731 | int poprnd = ((iw0 >> ProgCtrl_poprnd_bits) & ProgCtrl_poprnd_mask); |
732 | int prgfunc = ((iw0 >> ProgCtrl_prgfunc_bits) & ProgCtrl_prgfunc_mask); | |
733 | ||
734 | if (prgfunc == 0 && poprnd == 0) | |
b7d48530 | 735 | OUTS (outf, "NOP"); |
219b747a MF |
736 | else if (parallel) |
737 | return 0; | |
4b7f6baa | 738 | else if (prgfunc == 1 && poprnd == 0) |
b7d48530 | 739 | OUTS (outf, "RTS"); |
4b7f6baa | 740 | else if (prgfunc == 1 && poprnd == 1) |
b7d48530 | 741 | OUTS (outf, "RTI"); |
4b7f6baa | 742 | else if (prgfunc == 1 && poprnd == 2) |
b7d48530 | 743 | OUTS (outf, "RTX"); |
4b7f6baa | 744 | else if (prgfunc == 1 && poprnd == 3) |
b7d48530 | 745 | OUTS (outf, "RTN"); |
4b7f6baa | 746 | else if (prgfunc == 1 && poprnd == 4) |
b7d48530 | 747 | OUTS (outf, "RTE"); |
4b7f6baa | 748 | else if (prgfunc == 2 && poprnd == 0) |
b7d48530 | 749 | OUTS (outf, "IDLE"); |
4b7f6baa | 750 | else if (prgfunc == 2 && poprnd == 3) |
b7d48530 | 751 | OUTS (outf, "CSYNC"); |
4b7f6baa | 752 | else if (prgfunc == 2 && poprnd == 4) |
b7d48530 | 753 | OUTS (outf, "SSYNC"); |
4b7f6baa | 754 | else if (prgfunc == 2 && poprnd == 5) |
b7d48530 | 755 | OUTS (outf, "EMUEXCPT"); |
50e2162a | 756 | else if (prgfunc == 3 && IS_DREG (0, poprnd)) |
4b7f6baa | 757 | { |
086134ec | 758 | OUTS (outf, "CLI "); |
4b7f6baa | 759 | OUTS (outf, dregs (poprnd)); |
4b7f6baa | 760 | } |
50e2162a | 761 | else if (prgfunc == 4 && IS_DREG (0, poprnd)) |
4b7f6baa | 762 | { |
086134ec | 763 | OUTS (outf, "STI "); |
4b7f6baa | 764 | OUTS (outf, dregs (poprnd)); |
4b7f6baa | 765 | } |
50e2162a | 766 | else if (prgfunc == 5 && IS_PREG (1, poprnd)) |
4b7f6baa | 767 | { |
086134ec | 768 | OUTS (outf, "JUMP ("); |
4b7f6baa CM |
769 | OUTS (outf, pregs (poprnd)); |
770 | OUTS (outf, ")"); | |
4b7f6baa | 771 | } |
50e2162a | 772 | else if (prgfunc == 6 && IS_PREG (1, poprnd)) |
4b7f6baa | 773 | { |
086134ec | 774 | OUTS (outf, "CALL ("); |
4b7f6baa CM |
775 | OUTS (outf, pregs (poprnd)); |
776 | OUTS (outf, ")"); | |
4b7f6baa | 777 | } |
50e2162a | 778 | else if (prgfunc == 7 && IS_PREG (1, poprnd)) |
4b7f6baa | 779 | { |
086134ec | 780 | OUTS (outf, "CALL (PC + "); |
4b7f6baa CM |
781 | OUTS (outf, pregs (poprnd)); |
782 | OUTS (outf, ")"); | |
4b7f6baa | 783 | } |
50e2162a | 784 | else if (prgfunc == 8 && IS_PREG (1, poprnd)) |
4b7f6baa | 785 | { |
086134ec | 786 | OUTS (outf, "JUMP (PC + "); |
4b7f6baa CM |
787 | OUTS (outf, pregs (poprnd)); |
788 | OUTS (outf, ")"); | |
4b7f6baa CM |
789 | } |
790 | else if (prgfunc == 9) | |
791 | { | |
086134ec | 792 | OUTS (outf, "RAISE "); |
4b7f6baa | 793 | OUTS (outf, uimm4 (poprnd)); |
4b7f6baa CM |
794 | } |
795 | else if (prgfunc == 10) | |
796 | { | |
086134ec | 797 | OUTS (outf, "EXCPT "); |
4b7f6baa | 798 | OUTS (outf, uimm4 (poprnd)); |
4b7f6baa | 799 | } |
219b747a | 800 | else if (prgfunc == 11 && IS_PREG (1, poprnd) && poprnd <= 5) |
4b7f6baa | 801 | { |
086134ec | 802 | OUTS (outf, "TESTSET ("); |
4b7f6baa CM |
803 | OUTS (outf, pregs (poprnd)); |
804 | OUTS (outf, ")"); | |
4b7f6baa CM |
805 | } |
806 | else | |
b7d48530 NC |
807 | return 0; |
808 | return 2; | |
4b7f6baa CM |
809 | } |
810 | ||
811 | static int | |
812 | decode_CaCTRL_0 (TIword iw0, disassemble_info *outf) | |
813 | { | |
b7d48530 NC |
814 | /* CaCTRL |
815 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
816 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |.a.|.op....|.reg.......| | |
817 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
818 | int a = ((iw0 >> CaCTRL_a_bits) & CaCTRL_a_mask); |
819 | int op = ((iw0 >> CaCTRL_op_bits) & CaCTRL_op_mask); | |
820 | int reg = ((iw0 >> CaCTRL_reg_bits) & CaCTRL_reg_mask); | |
821 | ||
219b747a MF |
822 | if (parallel) |
823 | return 0; | |
824 | ||
4b7f6baa CM |
825 | if (a == 0 && op == 0) |
826 | { | |
4b7f6baa CM |
827 | OUTS (outf, "PREFETCH["); |
828 | OUTS (outf, pregs (reg)); | |
829 | OUTS (outf, "]"); | |
4b7f6baa CM |
830 | } |
831 | else if (a == 0 && op == 1) | |
832 | { | |
4b7f6baa CM |
833 | OUTS (outf, "FLUSHINV["); |
834 | OUTS (outf, pregs (reg)); | |
835 | OUTS (outf, "]"); | |
4b7f6baa CM |
836 | } |
837 | else if (a == 0 && op == 2) | |
838 | { | |
4b7f6baa CM |
839 | OUTS (outf, "FLUSH["); |
840 | OUTS (outf, pregs (reg)); | |
841 | OUTS (outf, "]"); | |
4b7f6baa CM |
842 | } |
843 | else if (a == 0 && op == 3) | |
844 | { | |
4b7f6baa CM |
845 | OUTS (outf, "IFLUSH["); |
846 | OUTS (outf, pregs (reg)); | |
847 | OUTS (outf, "]"); | |
4b7f6baa CM |
848 | } |
849 | else if (a == 1 && op == 0) | |
850 | { | |
4b7f6baa CM |
851 | OUTS (outf, "PREFETCH["); |
852 | OUTS (outf, pregs (reg)); | |
853 | OUTS (outf, "++]"); | |
4b7f6baa CM |
854 | } |
855 | else if (a == 1 && op == 1) | |
856 | { | |
4b7f6baa CM |
857 | OUTS (outf, "FLUSHINV["); |
858 | OUTS (outf, pregs (reg)); | |
859 | OUTS (outf, "++]"); | |
4b7f6baa CM |
860 | } |
861 | else if (a == 1 && op == 2) | |
862 | { | |
4b7f6baa CM |
863 | OUTS (outf, "FLUSH["); |
864 | OUTS (outf, pregs (reg)); | |
865 | OUTS (outf, "++]"); | |
4b7f6baa CM |
866 | } |
867 | else if (a == 1 && op == 3) | |
868 | { | |
4b7f6baa CM |
869 | OUTS (outf, "IFLUSH["); |
870 | OUTS (outf, pregs (reg)); | |
871 | OUTS (outf, "++]"); | |
4b7f6baa CM |
872 | } |
873 | else | |
b7d48530 NC |
874 | return 0; |
875 | return 2; | |
4b7f6baa CM |
876 | } |
877 | ||
878 | static int | |
879 | decode_PushPopReg_0 (TIword iw0, disassemble_info *outf) | |
880 | { | |
b7d48530 NC |
881 | /* PushPopReg |
882 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
883 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |.W.|.grp.......|.reg.......| | |
884 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
885 | int W = ((iw0 >> PushPopReg_W_bits) & PushPopReg_W_mask); |
886 | int grp = ((iw0 >> PushPopReg_grp_bits) & PushPopReg_grp_mask); | |
887 | int reg = ((iw0 >> PushPopReg_reg_bits) & PushPopReg_reg_mask); | |
888 | ||
219b747a MF |
889 | if (parallel) |
890 | return 0; | |
891 | ||
50e2162a | 892 | if (W == 0 && mostreg (reg, grp)) |
4b7f6baa | 893 | { |
4b7f6baa CM |
894 | OUTS (outf, allregs (reg, grp)); |
895 | OUTS (outf, " = [SP++]"); | |
4b7f6baa | 896 | } |
219b747a | 897 | else if (W == 1 && allreg (reg, grp) && !(grp == 1 && reg == 6)) |
4b7f6baa | 898 | { |
4b7f6baa CM |
899 | OUTS (outf, "[--SP] = "); |
900 | OUTS (outf, allregs (reg, grp)); | |
4b7f6baa CM |
901 | } |
902 | else | |
b7d48530 NC |
903 | return 0; |
904 | return 2; | |
4b7f6baa CM |
905 | } |
906 | ||
907 | static int | |
908 | decode_PushPopMultiple_0 (TIword iw0, disassemble_info *outf) | |
909 | { | |
b7d48530 NC |
910 | /* PushPopMultiple |
911 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
912 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 |.d.|.p.|.W.|.dr........|.pr........| | |
913 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
914 | int p = ((iw0 >> PushPopMultiple_p_bits) & PushPopMultiple_p_mask); |
915 | int d = ((iw0 >> PushPopMultiple_d_bits) & PushPopMultiple_d_mask); | |
916 | int W = ((iw0 >> PushPopMultiple_W_bits) & PushPopMultiple_W_mask); | |
917 | int dr = ((iw0 >> PushPopMultiple_dr_bits) & PushPopMultiple_dr_mask); | |
918 | int pr = ((iw0 >> PushPopMultiple_pr_bits) & PushPopMultiple_pr_mask); | |
4b7f6baa | 919 | |
219b747a MF |
920 | if (parallel) |
921 | return 0; | |
922 | ||
775f1cf0 MF |
923 | if (pr > 5) |
924 | return 0; | |
925 | ||
4b7f6baa CM |
926 | if (W == 1 && d == 1 && p == 1) |
927 | { | |
4b7f6baa | 928 | OUTS (outf, "[--SP] = (R7:"); |
086134ec | 929 | OUTS (outf, imm5d (dr)); |
4b7f6baa | 930 | OUTS (outf, ", P5:"); |
086134ec | 931 | OUTS (outf, imm5d (pr)); |
4b7f6baa | 932 | OUTS (outf, ")"); |
4b7f6baa | 933 | } |
219b747a | 934 | else if (W == 1 && d == 1 && p == 0 && pr == 0) |
4b7f6baa | 935 | { |
4b7f6baa | 936 | OUTS (outf, "[--SP] = (R7:"); |
086134ec | 937 | OUTS (outf, imm5d (dr)); |
4b7f6baa | 938 | OUTS (outf, ")"); |
4b7f6baa | 939 | } |
219b747a | 940 | else if (W == 1 && d == 0 && p == 1 && dr == 0) |
4b7f6baa | 941 | { |
4b7f6baa | 942 | OUTS (outf, "[--SP] = (P5:"); |
086134ec | 943 | OUTS (outf, imm5d (pr)); |
4b7f6baa | 944 | OUTS (outf, ")"); |
4b7f6baa CM |
945 | } |
946 | else if (W == 0 && d == 1 && p == 1) | |
947 | { | |
4b7f6baa | 948 | OUTS (outf, "(R7:"); |
086134ec | 949 | OUTS (outf, imm5d (dr)); |
4b7f6baa | 950 | OUTS (outf, ", P5:"); |
086134ec | 951 | OUTS (outf, imm5d (pr)); |
4b7f6baa | 952 | OUTS (outf, ") = [SP++]"); |
4b7f6baa | 953 | } |
219b747a | 954 | else if (W == 0 && d == 1 && p == 0 && pr == 0) |
4b7f6baa | 955 | { |
4b7f6baa | 956 | OUTS (outf, "(R7:"); |
086134ec | 957 | OUTS (outf, imm5d (dr)); |
4b7f6baa | 958 | OUTS (outf, ") = [SP++]"); |
4b7f6baa | 959 | } |
219b747a | 960 | else if (W == 0 && d == 0 && p == 1 && dr == 0) |
4b7f6baa | 961 | { |
4b7f6baa | 962 | OUTS (outf, "(P5:"); |
086134ec | 963 | OUTS (outf, imm5d (pr)); |
4b7f6baa | 964 | OUTS (outf, ") = [SP++]"); |
4b7f6baa CM |
965 | } |
966 | else | |
b7d48530 NC |
967 | return 0; |
968 | return 2; | |
4b7f6baa CM |
969 | } |
970 | ||
971 | static int | |
972 | decode_ccMV_0 (TIword iw0, disassemble_info *outf) | |
973 | { | |
b7d48530 NC |
974 | /* ccMV |
975 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
976 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 |.T.|.d.|.s.|.dst.......|.src.......| | |
977 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
978 | int s = ((iw0 >> CCmv_s_bits) & CCmv_s_mask); |
979 | int d = ((iw0 >> CCmv_d_bits) & CCmv_d_mask); | |
980 | int T = ((iw0 >> CCmv_T_bits) & CCmv_T_mask); | |
981 | int src = ((iw0 >> CCmv_src_bits) & CCmv_src_mask); | |
982 | int dst = ((iw0 >> CCmv_dst_bits) & CCmv_dst_mask); | |
983 | ||
219b747a MF |
984 | if (parallel) |
985 | return 0; | |
986 | ||
4b7f6baa CM |
987 | if (T == 1) |
988 | { | |
4b7f6baa CM |
989 | OUTS (outf, "IF CC "); |
990 | OUTS (outf, gregs (dst, d)); | |
991 | OUTS (outf, " = "); | |
992 | OUTS (outf, gregs (src, s)); | |
4b7f6baa CM |
993 | } |
994 | else if (T == 0) | |
995 | { | |
086134ec | 996 | OUTS (outf, "IF !CC "); |
4b7f6baa CM |
997 | OUTS (outf, gregs (dst, d)); |
998 | OUTS (outf, " = "); | |
999 | OUTS (outf, gregs (src, s)); | |
4b7f6baa CM |
1000 | } |
1001 | else | |
b7d48530 NC |
1002 | return 0; |
1003 | return 2; | |
4b7f6baa CM |
1004 | } |
1005 | ||
1006 | static int | |
1007 | decode_CCflag_0 (TIword iw0, disassemble_info *outf) | |
1008 | { | |
b7d48530 NC |
1009 | /* CCflag |
1010 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1011 | | 0 | 0 | 0 | 0 | 1 |.I.|.opc.......|.G.|.y.........|.x.........| | |
1012 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1013 | int x = ((iw0 >> CCflag_x_bits) & CCflag_x_mask); |
1014 | int y = ((iw0 >> CCflag_y_bits) & CCflag_y_mask); | |
1015 | int I = ((iw0 >> CCflag_I_bits) & CCflag_I_mask); | |
1016 | int G = ((iw0 >> CCflag_G_bits) & CCflag_G_mask); | |
1017 | int opc = ((iw0 >> CCflag_opc_bits) & CCflag_opc_mask); | |
1018 | ||
219b747a MF |
1019 | if (parallel) |
1020 | return 0; | |
1021 | ||
4b7f6baa CM |
1022 | if (opc == 0 && I == 0 && G == 0) |
1023 | { | |
086134ec | 1024 | OUTS (outf, "CC = "); |
4b7f6baa | 1025 | OUTS (outf, dregs (x)); |
086134ec | 1026 | OUTS (outf, " == "); |
4b7f6baa | 1027 | OUTS (outf, dregs (y)); |
4b7f6baa CM |
1028 | } |
1029 | else if (opc == 1 && I == 0 && G == 0) | |
1030 | { | |
086134ec | 1031 | OUTS (outf, "CC = "); |
4b7f6baa | 1032 | OUTS (outf, dregs (x)); |
086134ec | 1033 | OUTS (outf, " < "); |
4b7f6baa | 1034 | OUTS (outf, dregs (y)); |
4b7f6baa CM |
1035 | } |
1036 | else if (opc == 2 && I == 0 && G == 0) | |
1037 | { | |
086134ec | 1038 | OUTS (outf, "CC = "); |
4b7f6baa | 1039 | OUTS (outf, dregs (x)); |
086134ec | 1040 | OUTS (outf, " <= "); |
4b7f6baa | 1041 | OUTS (outf, dregs (y)); |
4b7f6baa CM |
1042 | } |
1043 | else if (opc == 3 && I == 0 && G == 0) | |
1044 | { | |
086134ec | 1045 | OUTS (outf, "CC = "); |
4b7f6baa | 1046 | OUTS (outf, dregs (x)); |
086134ec | 1047 | OUTS (outf, " < "); |
4b7f6baa | 1048 | OUTS (outf, dregs (y)); |
086134ec | 1049 | OUTS (outf, " (IU)"); |
4b7f6baa CM |
1050 | } |
1051 | else if (opc == 4 && I == 0 && G == 0) | |
1052 | { | |
086134ec | 1053 | OUTS (outf, "CC = "); |
4b7f6baa | 1054 | OUTS (outf, dregs (x)); |
086134ec | 1055 | OUTS (outf, " <= "); |
4b7f6baa | 1056 | OUTS (outf, dregs (y)); |
086134ec | 1057 | OUTS (outf, " (IU)"); |
4b7f6baa CM |
1058 | } |
1059 | else if (opc == 0 && I == 1 && G == 0) | |
1060 | { | |
086134ec | 1061 | OUTS (outf, "CC = "); |
4b7f6baa | 1062 | OUTS (outf, dregs (x)); |
086134ec | 1063 | OUTS (outf, " == "); |
4b7f6baa | 1064 | OUTS (outf, imm3 (y)); |
4b7f6baa CM |
1065 | } |
1066 | else if (opc == 1 && I == 1 && G == 0) | |
1067 | { | |
086134ec | 1068 | OUTS (outf, "CC = "); |
4b7f6baa | 1069 | OUTS (outf, dregs (x)); |
086134ec | 1070 | OUTS (outf, " < "); |
4b7f6baa | 1071 | OUTS (outf, imm3 (y)); |
4b7f6baa CM |
1072 | } |
1073 | else if (opc == 2 && I == 1 && G == 0) | |
1074 | { | |
086134ec | 1075 | OUTS (outf, "CC = "); |
4b7f6baa | 1076 | OUTS (outf, dregs (x)); |
086134ec | 1077 | OUTS (outf, " <= "); |
4b7f6baa | 1078 | OUTS (outf, imm3 (y)); |
4b7f6baa CM |
1079 | } |
1080 | else if (opc == 3 && I == 1 && G == 0) | |
1081 | { | |
086134ec | 1082 | OUTS (outf, "CC = "); |
4b7f6baa | 1083 | OUTS (outf, dregs (x)); |
086134ec | 1084 | OUTS (outf, " < "); |
4b7f6baa | 1085 | OUTS (outf, uimm3 (y)); |
086134ec | 1086 | OUTS (outf, " (IU)"); |
4b7f6baa CM |
1087 | } |
1088 | else if (opc == 4 && I == 1 && G == 0) | |
1089 | { | |
086134ec | 1090 | OUTS (outf, "CC = "); |
4b7f6baa | 1091 | OUTS (outf, dregs (x)); |
086134ec | 1092 | OUTS (outf, " <= "); |
4b7f6baa | 1093 | OUTS (outf, uimm3 (y)); |
086134ec | 1094 | OUTS (outf, " (IU)"); |
4b7f6baa CM |
1095 | } |
1096 | else if (opc == 0 && I == 0 && G == 1) | |
1097 | { | |
086134ec | 1098 | OUTS (outf, "CC = "); |
4b7f6baa | 1099 | OUTS (outf, pregs (x)); |
086134ec | 1100 | OUTS (outf, " == "); |
4b7f6baa | 1101 | OUTS (outf, pregs (y)); |
4b7f6baa CM |
1102 | } |
1103 | else if (opc == 1 && I == 0 && G == 1) | |
1104 | { | |
086134ec | 1105 | OUTS (outf, "CC = "); |
4b7f6baa | 1106 | OUTS (outf, pregs (x)); |
086134ec | 1107 | OUTS (outf, " < "); |
4b7f6baa | 1108 | OUTS (outf, pregs (y)); |
4b7f6baa CM |
1109 | } |
1110 | else if (opc == 2 && I == 0 && G == 1) | |
1111 | { | |
086134ec | 1112 | OUTS (outf, "CC = "); |
4b7f6baa | 1113 | OUTS (outf, pregs (x)); |
086134ec | 1114 | OUTS (outf, " <= "); |
4b7f6baa | 1115 | OUTS (outf, pregs (y)); |
4b7f6baa CM |
1116 | } |
1117 | else if (opc == 3 && I == 0 && G == 1) | |
1118 | { | |
086134ec | 1119 | OUTS (outf, "CC = "); |
4b7f6baa | 1120 | OUTS (outf, pregs (x)); |
086134ec | 1121 | OUTS (outf, " < "); |
4b7f6baa | 1122 | OUTS (outf, pregs (y)); |
086134ec | 1123 | OUTS (outf, " (IU)"); |
4b7f6baa CM |
1124 | } |
1125 | else if (opc == 4 && I == 0 && G == 1) | |
1126 | { | |
086134ec | 1127 | OUTS (outf, "CC = "); |
4b7f6baa | 1128 | OUTS (outf, pregs (x)); |
086134ec | 1129 | OUTS (outf, " <= "); |
4b7f6baa | 1130 | OUTS (outf, pregs (y)); |
086134ec | 1131 | OUTS (outf, " (IU)"); |
4b7f6baa CM |
1132 | } |
1133 | else if (opc == 0 && I == 1 && G == 1) | |
1134 | { | |
086134ec | 1135 | OUTS (outf, "CC = "); |
4b7f6baa | 1136 | OUTS (outf, pregs (x)); |
086134ec | 1137 | OUTS (outf, " == "); |
4b7f6baa | 1138 | OUTS (outf, imm3 (y)); |
4b7f6baa CM |
1139 | } |
1140 | else if (opc == 1 && I == 1 && G == 1) | |
1141 | { | |
086134ec | 1142 | OUTS (outf, "CC = "); |
4b7f6baa | 1143 | OUTS (outf, pregs (x)); |
086134ec | 1144 | OUTS (outf, " < "); |
4b7f6baa | 1145 | OUTS (outf, imm3 (y)); |
4b7f6baa CM |
1146 | } |
1147 | else if (opc == 2 && I == 1 && G == 1) | |
1148 | { | |
086134ec | 1149 | OUTS (outf, "CC = "); |
4b7f6baa | 1150 | OUTS (outf, pregs (x)); |
086134ec | 1151 | OUTS (outf, " <= "); |
4b7f6baa | 1152 | OUTS (outf, imm3 (y)); |
4b7f6baa CM |
1153 | } |
1154 | else if (opc == 3 && I == 1 && G == 1) | |
1155 | { | |
086134ec | 1156 | OUTS (outf, "CC = "); |
4b7f6baa | 1157 | OUTS (outf, pregs (x)); |
086134ec | 1158 | OUTS (outf, " < "); |
4b7f6baa | 1159 | OUTS (outf, uimm3 (y)); |
086134ec | 1160 | OUTS (outf, " (IU)"); |
4b7f6baa CM |
1161 | } |
1162 | else if (opc == 4 && I == 1 && G == 1) | |
1163 | { | |
086134ec | 1164 | OUTS (outf, "CC = "); |
4b7f6baa | 1165 | OUTS (outf, pregs (x)); |
086134ec | 1166 | OUTS (outf, " <= "); |
4b7f6baa | 1167 | OUTS (outf, uimm3 (y)); |
086134ec | 1168 | OUTS (outf, " (IU)"); |
4b7f6baa | 1169 | } |
219b747a | 1170 | else if (opc == 5 && I == 0 && G == 0 && x == 0 && y == 0) |
086134ec | 1171 | OUTS (outf, "CC = A0 == A1"); |
b7d48530 | 1172 | |
219b747a | 1173 | else if (opc == 6 && I == 0 && G == 0 && x == 0 && y == 0) |
086134ec | 1174 | OUTS (outf, "CC = A0 < A1"); |
b7d48530 | 1175 | |
219b747a | 1176 | else if (opc == 7 && I == 0 && G == 0 && x == 0 && y == 0) |
086134ec | 1177 | OUTS (outf, "CC = A0 <= A1"); |
b7d48530 | 1178 | |
4b7f6baa | 1179 | else |
b7d48530 NC |
1180 | return 0; |
1181 | return 2; | |
4b7f6baa CM |
1182 | } |
1183 | ||
1184 | static int | |
1185 | decode_CC2dreg_0 (TIword iw0, disassemble_info *outf) | |
1186 | { | |
b7d48530 NC |
1187 | /* CC2dreg |
1188 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1189 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |.op....|.reg.......| | |
1190 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1191 | int op = ((iw0 >> CC2dreg_op_bits) & CC2dreg_op_mask); |
1192 | int reg = ((iw0 >> CC2dreg_reg_bits) & CC2dreg_reg_mask); | |
1193 | ||
219b747a MF |
1194 | if (parallel) |
1195 | return 0; | |
1196 | ||
4b7f6baa CM |
1197 | if (op == 0) |
1198 | { | |
4b7f6baa | 1199 | OUTS (outf, dregs (reg)); |
086134ec | 1200 | OUTS (outf, " = CC"); |
4b7f6baa CM |
1201 | } |
1202 | else if (op == 1) | |
1203 | { | |
086134ec | 1204 | OUTS (outf, "CC = "); |
4b7f6baa | 1205 | OUTS (outf, dregs (reg)); |
4b7f6baa | 1206 | } |
50e2162a | 1207 | else if (op == 3 && reg == 0) |
086134ec | 1208 | OUTS (outf, "CC = !CC"); |
4b7f6baa | 1209 | else |
b7d48530 NC |
1210 | return 0; |
1211 | ||
1212 | return 2; | |
4b7f6baa CM |
1213 | } |
1214 | ||
1215 | static int | |
1216 | decode_CC2stat_0 (TIword iw0, disassemble_info *outf) | |
1217 | { | |
b7d48530 NC |
1218 | /* CC2stat |
1219 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1220 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |.D.|.op....|.cbit..............| | |
1221 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1222 | int D = ((iw0 >> CC2stat_D_bits) & CC2stat_D_mask); |
1223 | int op = ((iw0 >> CC2stat_op_bits) & CC2stat_op_mask); | |
1224 | int cbit = ((iw0 >> CC2stat_cbit_bits) & CC2stat_cbit_mask); | |
1225 | ||
b2459327 | 1226 | const char *bitname = statbits (cbit); |
219b747a MF |
1227 | |
1228 | if (parallel) | |
1229 | return 0; | |
1230 | ||
b2459327 MF |
1231 | if (decode_statbits[cbit] == REG_LASTREG) |
1232 | { | |
1233 | /* All ASTAT bits except CC may be operated on in hardware, but may | |
1234 | not have a dedicated insn, so still decode "valid" insns. */ | |
1235 | static char bitnames[64]; | |
1236 | if (cbit != 5) | |
1237 | sprintf (bitnames, "ASTAT[%i /* unused bit */]", cbit); | |
1238 | else | |
219b747a MF |
1239 | return 0; |
1240 | ||
b2459327 MF |
1241 | bitname = bitnames; |
1242 | } | |
1243 | ||
4b7f6baa CM |
1244 | if (op == 0 && D == 0) |
1245 | { | |
4b7f6baa | 1246 | OUTS (outf, "CC = "); |
b2459327 | 1247 | OUTS (outf, bitname); |
4b7f6baa CM |
1248 | } |
1249 | else if (op == 1 && D == 0) | |
1250 | { | |
086134ec | 1251 | OUTS (outf, "CC |= "); |
b2459327 | 1252 | OUTS (outf, bitname); |
4b7f6baa CM |
1253 | } |
1254 | else if (op == 2 && D == 0) | |
1255 | { | |
086134ec | 1256 | OUTS (outf, "CC &= "); |
b2459327 | 1257 | OUTS (outf, bitname); |
4b7f6baa CM |
1258 | } |
1259 | else if (op == 3 && D == 0) | |
1260 | { | |
086134ec | 1261 | OUTS (outf, "CC ^= "); |
b2459327 | 1262 | OUTS (outf, bitname); |
4b7f6baa CM |
1263 | } |
1264 | else if (op == 0 && D == 1) | |
1265 | { | |
b2459327 | 1266 | OUTS (outf, bitname); |
086134ec | 1267 | OUTS (outf, " = CC"); |
4b7f6baa CM |
1268 | } |
1269 | else if (op == 1 && D == 1) | |
1270 | { | |
b2459327 | 1271 | OUTS (outf, bitname); |
086134ec | 1272 | OUTS (outf, " |= CC"); |
4b7f6baa CM |
1273 | } |
1274 | else if (op == 2 && D == 1) | |
1275 | { | |
b2459327 | 1276 | OUTS (outf, bitname); |
086134ec | 1277 | OUTS (outf, " &= CC"); |
4b7f6baa CM |
1278 | } |
1279 | else if (op == 3 && D == 1) | |
1280 | { | |
b2459327 | 1281 | OUTS (outf, bitname); |
086134ec | 1282 | OUTS (outf, " ^= CC"); |
4b7f6baa CM |
1283 | } |
1284 | else | |
b7d48530 NC |
1285 | return 0; |
1286 | ||
1287 | return 2; | |
4b7f6baa CM |
1288 | } |
1289 | ||
1290 | static int | |
1291 | decode_BRCC_0 (TIword iw0, bfd_vma pc, disassemble_info *outf) | |
1292 | { | |
b7d48530 NC |
1293 | /* BRCC |
1294 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1295 | | 0 | 0 | 0 | 1 |.T.|.B.|.offset................................| | |
1296 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1297 | int B = ((iw0 >> BRCC_B_bits) & BRCC_B_mask); |
1298 | int T = ((iw0 >> BRCC_T_bits) & BRCC_T_mask); | |
1299 | int offset = ((iw0 >> BRCC_offset_bits) & BRCC_offset_mask); | |
1300 | ||
219b747a MF |
1301 | if (parallel) |
1302 | return 0; | |
1303 | ||
4b7f6baa CM |
1304 | if (T == 1 && B == 1) |
1305 | { | |
086134ec | 1306 | OUTS (outf, "IF CC JUMP 0x"); |
4b7f6baa | 1307 | OUTS (outf, pcrel10 (offset)); |
086134ec | 1308 | OUTS (outf, " (BP)"); |
4b7f6baa CM |
1309 | } |
1310 | else if (T == 0 && B == 1) | |
1311 | { | |
086134ec | 1312 | OUTS (outf, "IF !CC JUMP 0x"); |
4b7f6baa | 1313 | OUTS (outf, pcrel10 (offset)); |
086134ec | 1314 | OUTS (outf, " (BP)"); |
4b7f6baa CM |
1315 | } |
1316 | else if (T == 1) | |
1317 | { | |
086134ec | 1318 | OUTS (outf, "IF CC JUMP 0x"); |
4b7f6baa | 1319 | OUTS (outf, pcrel10 (offset)); |
4b7f6baa CM |
1320 | } |
1321 | else if (T == 0) | |
1322 | { | |
086134ec | 1323 | OUTS (outf, "IF !CC JUMP 0x"); |
4b7f6baa | 1324 | OUTS (outf, pcrel10 (offset)); |
4b7f6baa CM |
1325 | } |
1326 | else | |
b7d48530 NC |
1327 | return 0; |
1328 | ||
1329 | return 2; | |
4b7f6baa CM |
1330 | } |
1331 | ||
1332 | static int | |
1333 | decode_UJUMP_0 (TIword iw0, bfd_vma pc, disassemble_info *outf) | |
1334 | { | |
b7d48530 NC |
1335 | /* UJUMP |
1336 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1337 | | 0 | 0 | 1 | 0 |.offset........................................| | |
1338 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1339 | int offset = ((iw0 >> UJump_offset_bits) & UJump_offset_mask); |
1340 | ||
219b747a MF |
1341 | if (parallel) |
1342 | return 0; | |
1343 | ||
086134ec | 1344 | OUTS (outf, "JUMP.S 0x"); |
4b7f6baa | 1345 | OUTS (outf, pcrel12 (offset)); |
b7d48530 | 1346 | return 2; |
4b7f6baa CM |
1347 | } |
1348 | ||
1349 | static int | |
1350 | decode_REGMV_0 (TIword iw0, disassemble_info *outf) | |
1351 | { | |
b7d48530 NC |
1352 | /* REGMV |
1353 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1354 | | 0 | 0 | 1 | 1 |.gd........|.gs........|.dst.......|.src.......| | |
1355 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1356 | int gs = ((iw0 >> RegMv_gs_bits) & RegMv_gs_mask); |
1357 | int gd = ((iw0 >> RegMv_gd_bits) & RegMv_gd_mask); | |
1358 | int src = ((iw0 >> RegMv_src_bits) & RegMv_src_mask); | |
1359 | int dst = ((iw0 >> RegMv_dst_bits) & RegMv_dst_mask); | |
1360 | ||
602427c4 | 1361 | /* Reserved slots cannot be a src/dst. */ |
35fc57f3 MF |
1362 | if (IS_RESERVEDREG (gs, src) || IS_RESERVEDREG (gd, dst)) |
1363 | goto invalid_move; | |
1364 | ||
1365 | /* Standard register moves */ | |
1366 | if ((gs < 2) || /* Dregs/Pregs as source */ | |
1367 | (gd < 2) || /* Dregs/Pregs as dest */ | |
1368 | (gs == 4 && src < 4) || /* Accumulators as source */ | |
1369 | (gd == 4 && dst < 4 && (gs < 4)) || /* Accumulators as dest */ | |
1370 | (gs == 7 && src == 7 && !(gd == 4 && dst < 4)) || /* EMUDAT as src */ | |
1371 | (gd == 7 && dst == 7)) /* EMUDAT as dest */ | |
1372 | goto valid_move; | |
1373 | ||
1374 | /* dareg = dareg (IMBL) */ | |
1375 | if (gs < 4 && gd < 4) | |
1376 | goto valid_move; | |
1377 | ||
1378 | /* USP can be src to sysregs, but not dagregs. */ | |
1379 | if ((gs == 7 && src == 0) && (gd >= 4)) | |
1380 | goto valid_move; | |
1381 | ||
1382 | /* USP can move between genregs (only check Accumulators). */ | |
1383 | if (((gs == 7 && src == 0) && (gd == 4 && dst < 4)) || | |
1384 | ((gd == 7 && dst == 0) && (gs == 4 && src < 4))) | |
1385 | goto valid_move; | |
1386 | ||
1387 | /* Still here ? Invalid reg pair. */ | |
1388 | invalid_move: | |
1389 | return 0; | |
c958a8a8 | 1390 | |
35fc57f3 | 1391 | valid_move: |
4b7f6baa | 1392 | OUTS (outf, allregs (dst, gd)); |
086134ec | 1393 | OUTS (outf, " = "); |
4b7f6baa | 1394 | OUTS (outf, allregs (src, gs)); |
b7d48530 | 1395 | return 2; |
4b7f6baa CM |
1396 | } |
1397 | ||
1398 | static int | |
1399 | decode_ALU2op_0 (TIword iw0, disassemble_info *outf) | |
1400 | { | |
b7d48530 NC |
1401 | /* ALU2op |
1402 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1403 | | 0 | 1 | 0 | 0 | 0 | 0 |.opc...........|.src.......|.dst.......| | |
1404 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1405 | int src = ((iw0 >> ALU2op_src_bits) & ALU2op_src_mask); |
1406 | int opc = ((iw0 >> ALU2op_opc_bits) & ALU2op_opc_mask); | |
1407 | int dst = ((iw0 >> ALU2op_dst_bits) & ALU2op_dst_mask); | |
1408 | ||
1409 | if (opc == 0) | |
1410 | { | |
4b7f6baa | 1411 | OUTS (outf, dregs (dst)); |
086134ec | 1412 | OUTS (outf, " >>>= "); |
4b7f6baa | 1413 | OUTS (outf, dregs (src)); |
4b7f6baa CM |
1414 | } |
1415 | else if (opc == 1) | |
1416 | { | |
4b7f6baa | 1417 | OUTS (outf, dregs (dst)); |
086134ec | 1418 | OUTS (outf, " >>= "); |
4b7f6baa | 1419 | OUTS (outf, dregs (src)); |
4b7f6baa CM |
1420 | } |
1421 | else if (opc == 2) | |
1422 | { | |
4b7f6baa | 1423 | OUTS (outf, dregs (dst)); |
086134ec | 1424 | OUTS (outf, " <<= "); |
4b7f6baa | 1425 | OUTS (outf, dregs (src)); |
4b7f6baa CM |
1426 | } |
1427 | else if (opc == 3) | |
1428 | { | |
4b7f6baa | 1429 | OUTS (outf, dregs (dst)); |
086134ec | 1430 | OUTS (outf, " *= "); |
4b7f6baa | 1431 | OUTS (outf, dregs (src)); |
4b7f6baa CM |
1432 | } |
1433 | else if (opc == 4) | |
1434 | { | |
4b7f6baa | 1435 | OUTS (outf, dregs (dst)); |
086134ec | 1436 | OUTS (outf, " = ("); |
4b7f6baa | 1437 | OUTS (outf, dregs (dst)); |
086134ec | 1438 | OUTS (outf, " + "); |
4b7f6baa | 1439 | OUTS (outf, dregs (src)); |
086134ec | 1440 | OUTS (outf, ") << 0x1"); |
4b7f6baa CM |
1441 | } |
1442 | else if (opc == 5) | |
1443 | { | |
4b7f6baa | 1444 | OUTS (outf, dregs (dst)); |
086134ec | 1445 | OUTS (outf, " = ("); |
4b7f6baa | 1446 | OUTS (outf, dregs (dst)); |
086134ec | 1447 | OUTS (outf, " + "); |
4b7f6baa | 1448 | OUTS (outf, dregs (src)); |
086134ec | 1449 | OUTS (outf, ") << 0x2"); |
4b7f6baa CM |
1450 | } |
1451 | else if (opc == 8) | |
1452 | { | |
086134ec | 1453 | OUTS (outf, "DIVQ ("); |
4b7f6baa | 1454 | OUTS (outf, dregs (dst)); |
086134ec | 1455 | OUTS (outf, ", "); |
4b7f6baa CM |
1456 | OUTS (outf, dregs (src)); |
1457 | OUTS (outf, ")"); | |
4b7f6baa CM |
1458 | } |
1459 | else if (opc == 9) | |
1460 | { | |
086134ec | 1461 | OUTS (outf, "DIVS ("); |
4b7f6baa | 1462 | OUTS (outf, dregs (dst)); |
086134ec | 1463 | OUTS (outf, ", "); |
4b7f6baa CM |
1464 | OUTS (outf, dregs (src)); |
1465 | OUTS (outf, ")"); | |
4b7f6baa CM |
1466 | } |
1467 | else if (opc == 10) | |
1468 | { | |
4b7f6baa | 1469 | OUTS (outf, dregs (dst)); |
086134ec | 1470 | OUTS (outf, " = "); |
4b7f6baa | 1471 | OUTS (outf, dregs_lo (src)); |
086134ec | 1472 | OUTS (outf, " (X)"); |
4b7f6baa CM |
1473 | } |
1474 | else if (opc == 11) | |
1475 | { | |
4b7f6baa | 1476 | OUTS (outf, dregs (dst)); |
086134ec | 1477 | OUTS (outf, " = "); |
4b7f6baa | 1478 | OUTS (outf, dregs_lo (src)); |
086134ec | 1479 | OUTS (outf, " (Z)"); |
4b7f6baa CM |
1480 | } |
1481 | else if (opc == 12) | |
1482 | { | |
4b7f6baa | 1483 | OUTS (outf, dregs (dst)); |
086134ec | 1484 | OUTS (outf, " = "); |
4b7f6baa | 1485 | OUTS (outf, dregs_byte (src)); |
086134ec | 1486 | OUTS (outf, " (X)"); |
4b7f6baa CM |
1487 | } |
1488 | else if (opc == 13) | |
1489 | { | |
4b7f6baa | 1490 | OUTS (outf, dregs (dst)); |
086134ec | 1491 | OUTS (outf, " = "); |
4b7f6baa | 1492 | OUTS (outf, dregs_byte (src)); |
086134ec | 1493 | OUTS (outf, " (Z)"); |
4b7f6baa CM |
1494 | } |
1495 | else if (opc == 14) | |
1496 | { | |
4b7f6baa | 1497 | OUTS (outf, dregs (dst)); |
086134ec | 1498 | OUTS (outf, " = -"); |
4b7f6baa | 1499 | OUTS (outf, dregs (src)); |
4b7f6baa CM |
1500 | } |
1501 | else if (opc == 15) | |
1502 | { | |
4b7f6baa | 1503 | OUTS (outf, dregs (dst)); |
086134ec | 1504 | OUTS (outf, " =~ "); |
4b7f6baa | 1505 | OUTS (outf, dregs (src)); |
4b7f6baa CM |
1506 | } |
1507 | else | |
b7d48530 NC |
1508 | return 0; |
1509 | ||
1510 | return 2; | |
4b7f6baa CM |
1511 | } |
1512 | ||
1513 | static int | |
1514 | decode_PTR2op_0 (TIword iw0, disassemble_info *outf) | |
1515 | { | |
b7d48530 NC |
1516 | /* PTR2op |
1517 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1518 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 |.opc.......|.src.......|.dst.......| | |
1519 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1520 | int src = ((iw0 >> PTR2op_src_bits) & PTR2op_dst_mask); |
1521 | int opc = ((iw0 >> PTR2op_opc_bits) & PTR2op_opc_mask); | |
1522 | int dst = ((iw0 >> PTR2op_dst_bits) & PTR2op_dst_mask); | |
1523 | ||
1524 | if (opc == 0) | |
1525 | { | |
4b7f6baa | 1526 | OUTS (outf, pregs (dst)); |
086134ec | 1527 | OUTS (outf, " -= "); |
4b7f6baa | 1528 | OUTS (outf, pregs (src)); |
4b7f6baa CM |
1529 | } |
1530 | else if (opc == 1) | |
1531 | { | |
4b7f6baa | 1532 | OUTS (outf, pregs (dst)); |
086134ec | 1533 | OUTS (outf, " = "); |
4b7f6baa | 1534 | OUTS (outf, pregs (src)); |
086134ec | 1535 | OUTS (outf, " << 0x2"); |
4b7f6baa CM |
1536 | } |
1537 | else if (opc == 3) | |
1538 | { | |
4b7f6baa | 1539 | OUTS (outf, pregs (dst)); |
086134ec | 1540 | OUTS (outf, " = "); |
4b7f6baa | 1541 | OUTS (outf, pregs (src)); |
086134ec | 1542 | OUTS (outf, " >> 0x2"); |
4b7f6baa CM |
1543 | } |
1544 | else if (opc == 4) | |
1545 | { | |
4b7f6baa | 1546 | OUTS (outf, pregs (dst)); |
086134ec | 1547 | OUTS (outf, " = "); |
4b7f6baa | 1548 | OUTS (outf, pregs (src)); |
086134ec | 1549 | OUTS (outf, " >> 0x1"); |
4b7f6baa CM |
1550 | } |
1551 | else if (opc == 5) | |
1552 | { | |
4b7f6baa | 1553 | OUTS (outf, pregs (dst)); |
086134ec | 1554 | OUTS (outf, " += "); |
4b7f6baa | 1555 | OUTS (outf, pregs (src)); |
086134ec | 1556 | OUTS (outf, " (BREV)"); |
4b7f6baa CM |
1557 | } |
1558 | else if (opc == 6) | |
1559 | { | |
4b7f6baa | 1560 | OUTS (outf, pregs (dst)); |
086134ec | 1561 | OUTS (outf, " = ("); |
4b7f6baa | 1562 | OUTS (outf, pregs (dst)); |
086134ec | 1563 | OUTS (outf, " + "); |
4b7f6baa | 1564 | OUTS (outf, pregs (src)); |
086134ec | 1565 | OUTS (outf, ") << 0x1"); |
4b7f6baa CM |
1566 | } |
1567 | else if (opc == 7) | |
1568 | { | |
4b7f6baa | 1569 | OUTS (outf, pregs (dst)); |
086134ec | 1570 | OUTS (outf, " = ("); |
4b7f6baa | 1571 | OUTS (outf, pregs (dst)); |
086134ec | 1572 | OUTS (outf, " + "); |
4b7f6baa | 1573 | OUTS (outf, pregs (src)); |
086134ec | 1574 | OUTS (outf, ") << 0x2"); |
4b7f6baa CM |
1575 | } |
1576 | else | |
b7d48530 NC |
1577 | return 0; |
1578 | ||
1579 | return 2; | |
4b7f6baa CM |
1580 | } |
1581 | ||
1582 | static int | |
1583 | decode_LOGI2op_0 (TIword iw0, disassemble_info *outf) | |
1584 | { | |
b7d48530 NC |
1585 | /* LOGI2op |
1586 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1587 | | 0 | 1 | 0 | 0 | 1 |.opc.......|.src...............|.dst.......| | |
1588 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1589 | int src = ((iw0 >> LOGI2op_src_bits) & LOGI2op_src_mask); |
1590 | int opc = ((iw0 >> LOGI2op_opc_bits) & LOGI2op_opc_mask); | |
1591 | int dst = ((iw0 >> LOGI2op_dst_bits) & LOGI2op_dst_mask); | |
1592 | ||
219b747a MF |
1593 | if (parallel) |
1594 | return 0; | |
1595 | ||
4b7f6baa CM |
1596 | if (opc == 0) |
1597 | { | |
086134ec | 1598 | OUTS (outf, "CC = !BITTST ("); |
4b7f6baa | 1599 | OUTS (outf, dregs (dst)); |
086134ec | 1600 | OUTS (outf, ", "); |
4b7f6baa | 1601 | OUTS (outf, uimm5 (src)); |
086134ec BS |
1602 | OUTS (outf, ");\t\t/* bit"); |
1603 | OUTS (outf, imm7d (src)); | |
1604 | OUTS (outf, " */"); | |
1605 | comment = 1; | |
4b7f6baa CM |
1606 | } |
1607 | else if (opc == 1) | |
1608 | { | |
4b7f6baa CM |
1609 | OUTS (outf, "CC = BITTST ("); |
1610 | OUTS (outf, dregs (dst)); | |
086134ec | 1611 | OUTS (outf, ", "); |
4b7f6baa | 1612 | OUTS (outf, uimm5 (src)); |
086134ec BS |
1613 | OUTS (outf, ");\t\t/* bit"); |
1614 | OUTS (outf, imm7d (src)); | |
1615 | OUTS (outf, " */"); | |
1616 | comment = 1; | |
4b7f6baa CM |
1617 | } |
1618 | else if (opc == 2) | |
1619 | { | |
4b7f6baa CM |
1620 | OUTS (outf, "BITSET ("); |
1621 | OUTS (outf, dregs (dst)); | |
086134ec | 1622 | OUTS (outf, ", "); |
4b7f6baa | 1623 | OUTS (outf, uimm5 (src)); |
086134ec BS |
1624 | OUTS (outf, ");\t\t/* bit"); |
1625 | OUTS (outf, imm7d (src)); | |
1626 | OUTS (outf, " */"); | |
1627 | comment = 1; | |
4b7f6baa CM |
1628 | } |
1629 | else if (opc == 3) | |
1630 | { | |
4b7f6baa CM |
1631 | OUTS (outf, "BITTGL ("); |
1632 | OUTS (outf, dregs (dst)); | |
086134ec | 1633 | OUTS (outf, ", "); |
4b7f6baa | 1634 | OUTS (outf, uimm5 (src)); |
086134ec BS |
1635 | OUTS (outf, ");\t\t/* bit"); |
1636 | OUTS (outf, imm7d (src)); | |
1637 | OUTS (outf, " */"); | |
1638 | comment = 1; | |
4b7f6baa CM |
1639 | } |
1640 | else if (opc == 4) | |
1641 | { | |
4b7f6baa CM |
1642 | OUTS (outf, "BITCLR ("); |
1643 | OUTS (outf, dregs (dst)); | |
086134ec | 1644 | OUTS (outf, ", "); |
4b7f6baa | 1645 | OUTS (outf, uimm5 (src)); |
086134ec BS |
1646 | OUTS (outf, ");\t\t/* bit"); |
1647 | OUTS (outf, imm7d (src)); | |
1648 | OUTS (outf, " */"); | |
1649 | comment = 1; | |
4b7f6baa CM |
1650 | } |
1651 | else if (opc == 5) | |
1652 | { | |
4b7f6baa | 1653 | OUTS (outf, dregs (dst)); |
086134ec | 1654 | OUTS (outf, " >>>= "); |
4b7f6baa | 1655 | OUTS (outf, uimm5 (src)); |
4b7f6baa CM |
1656 | } |
1657 | else if (opc == 6) | |
1658 | { | |
4b7f6baa | 1659 | OUTS (outf, dregs (dst)); |
086134ec | 1660 | OUTS (outf, " >>= "); |
4b7f6baa | 1661 | OUTS (outf, uimm5 (src)); |
4b7f6baa CM |
1662 | } |
1663 | else if (opc == 7) | |
1664 | { | |
4b7f6baa | 1665 | OUTS (outf, dregs (dst)); |
086134ec | 1666 | OUTS (outf, " <<= "); |
4b7f6baa | 1667 | OUTS (outf, uimm5 (src)); |
4b7f6baa CM |
1668 | } |
1669 | else | |
b7d48530 NC |
1670 | return 0; |
1671 | ||
1672 | return 2; | |
4b7f6baa CM |
1673 | } |
1674 | ||
1675 | static int | |
1676 | decode_COMP3op_0 (TIword iw0, disassemble_info *outf) | |
1677 | { | |
b7d48530 NC |
1678 | /* COMP3op |
1679 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1680 | | 0 | 1 | 0 | 1 |.opc.......|.dst.......|.src1......|.src0......| | |
1681 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1682 | int opc = ((iw0 >> COMP3op_opc_bits) & COMP3op_opc_mask); |
1683 | int dst = ((iw0 >> COMP3op_dst_bits) & COMP3op_dst_mask); | |
1684 | int src0 = ((iw0 >> COMP3op_src0_bits) & COMP3op_src0_mask); | |
1685 | int src1 = ((iw0 >> COMP3op_src1_bits) & COMP3op_src1_mask); | |
1686 | ||
1687 | if (opc == 5 && src1 == src0) | |
1688 | { | |
4b7f6baa | 1689 | OUTS (outf, pregs (dst)); |
086134ec | 1690 | OUTS (outf, " = "); |
4b7f6baa | 1691 | OUTS (outf, pregs (src0)); |
086134ec | 1692 | OUTS (outf, " << 0x1"); |
4b7f6baa CM |
1693 | } |
1694 | else if (opc == 1) | |
1695 | { | |
4b7f6baa | 1696 | OUTS (outf, dregs (dst)); |
086134ec | 1697 | OUTS (outf, " = "); |
4b7f6baa | 1698 | OUTS (outf, dregs (src0)); |
086134ec | 1699 | OUTS (outf, " - "); |
4b7f6baa | 1700 | OUTS (outf, dregs (src1)); |
4b7f6baa CM |
1701 | } |
1702 | else if (opc == 2) | |
1703 | { | |
4b7f6baa | 1704 | OUTS (outf, dregs (dst)); |
086134ec | 1705 | OUTS (outf, " = "); |
4b7f6baa | 1706 | OUTS (outf, dregs (src0)); |
086134ec | 1707 | OUTS (outf, " & "); |
4b7f6baa | 1708 | OUTS (outf, dregs (src1)); |
4b7f6baa CM |
1709 | } |
1710 | else if (opc == 3) | |
1711 | { | |
4b7f6baa | 1712 | OUTS (outf, dregs (dst)); |
086134ec | 1713 | OUTS (outf, " = "); |
4b7f6baa | 1714 | OUTS (outf, dregs (src0)); |
086134ec | 1715 | OUTS (outf, " | "); |
4b7f6baa | 1716 | OUTS (outf, dregs (src1)); |
4b7f6baa CM |
1717 | } |
1718 | else if (opc == 4) | |
1719 | { | |
4b7f6baa | 1720 | OUTS (outf, dregs (dst)); |
086134ec | 1721 | OUTS (outf, " = "); |
4b7f6baa | 1722 | OUTS (outf, dregs (src0)); |
086134ec | 1723 | OUTS (outf, " ^ "); |
4b7f6baa | 1724 | OUTS (outf, dregs (src1)); |
4b7f6baa CM |
1725 | } |
1726 | else if (opc == 5) | |
1727 | { | |
4b7f6baa | 1728 | OUTS (outf, pregs (dst)); |
086134ec | 1729 | OUTS (outf, " = "); |
4b7f6baa | 1730 | OUTS (outf, pregs (src0)); |
086134ec | 1731 | OUTS (outf, " + "); |
4b7f6baa | 1732 | OUTS (outf, pregs (src1)); |
4b7f6baa CM |
1733 | } |
1734 | else if (opc == 6) | |
1735 | { | |
4b7f6baa | 1736 | OUTS (outf, pregs (dst)); |
086134ec | 1737 | OUTS (outf, " = "); |
4b7f6baa | 1738 | OUTS (outf, pregs (src0)); |
086134ec | 1739 | OUTS (outf, " + ("); |
4b7f6baa | 1740 | OUTS (outf, pregs (src1)); |
086134ec | 1741 | OUTS (outf, " << 0x1)"); |
4b7f6baa CM |
1742 | } |
1743 | else if (opc == 7) | |
1744 | { | |
4b7f6baa | 1745 | OUTS (outf, pregs (dst)); |
086134ec | 1746 | OUTS (outf, " = "); |
4b7f6baa | 1747 | OUTS (outf, pregs (src0)); |
086134ec | 1748 | OUTS (outf, " + ("); |
4b7f6baa | 1749 | OUTS (outf, pregs (src1)); |
086134ec | 1750 | OUTS (outf, " << 0x2)"); |
4b7f6baa CM |
1751 | } |
1752 | else if (opc == 0) | |
1753 | { | |
4b7f6baa | 1754 | OUTS (outf, dregs (dst)); |
086134ec | 1755 | OUTS (outf, " = "); |
4b7f6baa | 1756 | OUTS (outf, dregs (src0)); |
086134ec | 1757 | OUTS (outf, " + "); |
4b7f6baa | 1758 | OUTS (outf, dregs (src1)); |
4b7f6baa CM |
1759 | } |
1760 | else | |
b7d48530 NC |
1761 | return 0; |
1762 | ||
1763 | return 2; | |
4b7f6baa CM |
1764 | } |
1765 | ||
1766 | static int | |
1767 | decode_COMPI2opD_0 (TIword iw0, disassemble_info *outf) | |
1768 | { | |
b7d48530 NC |
1769 | /* COMPI2opD |
1770 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1771 | | 0 | 1 | 1 | 0 | 0 |.op|..src......................|.dst.......| | |
1772 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1773 | int op = ((iw0 >> COMPI2opD_op_bits) & COMPI2opD_op_mask); |
1774 | int dst = ((iw0 >> COMPI2opD_dst_bits) & COMPI2opD_dst_mask); | |
1775 | int src = ((iw0 >> COMPI2opD_src_bits) & COMPI2opD_src_mask); | |
1776 | ||
086134ec BS |
1777 | bu32 *pval = get_allreg (0, dst); |
1778 | ||
219b747a MF |
1779 | if (parallel) |
1780 | return 0; | |
1781 | ||
086134ec BS |
1782 | /* Since we don't have 32-bit immediate loads, we allow the disassembler |
1783 | to combine them, so it prints out the right values. | |
1784 | Here we keep track of the registers. */ | |
1785 | if (op == 0) | |
1786 | { | |
1787 | *pval = imm7_val (src); | |
1788 | if (src & 0x40) | |
1789 | *pval |= 0xFFFFFF80; | |
1790 | else | |
1791 | *pval &= 0x7F; | |
1792 | } | |
1793 | ||
4b7f6baa CM |
1794 | if (op == 0) |
1795 | { | |
4b7f6baa | 1796 | OUTS (outf, dregs (dst)); |
086134ec | 1797 | OUTS (outf, " = "); |
4b7f6baa | 1798 | OUTS (outf, imm7 (src)); |
086134ec BS |
1799 | OUTS (outf, " (X);\t\t/*\t\t"); |
1800 | OUTS (outf, dregs (dst)); | |
1801 | OUTS (outf, "="); | |
1802 | OUTS (outf, uimm32 (*pval)); | |
1803 | OUTS (outf, "("); | |
1804 | OUTS (outf, imm32 (*pval)); | |
1805 | OUTS (outf, ") */"); | |
1806 | comment = 1; | |
4b7f6baa CM |
1807 | } |
1808 | else if (op == 1) | |
1809 | { | |
4b7f6baa | 1810 | OUTS (outf, dregs (dst)); |
086134ec | 1811 | OUTS (outf, " += "); |
4b7f6baa | 1812 | OUTS (outf, imm7 (src)); |
086134ec BS |
1813 | OUTS (outf, ";\t\t/* ("); |
1814 | OUTS (outf, imm7d (src)); | |
1815 | OUTS (outf, ") */"); | |
1816 | comment = 1; | |
4b7f6baa CM |
1817 | } |
1818 | else | |
b7d48530 NC |
1819 | return 0; |
1820 | ||
1821 | return 2; | |
4b7f6baa CM |
1822 | } |
1823 | ||
1824 | static int | |
1825 | decode_COMPI2opP_0 (TIword iw0, disassemble_info *outf) | |
1826 | { | |
b7d48530 NC |
1827 | /* COMPI2opP |
1828 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1829 | | 0 | 1 | 1 | 0 | 1 |.op|.src.......................|.dst.......| | |
1830 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1831 | int op = ((iw0 >> COMPI2opP_op_bits) & COMPI2opP_op_mask); |
1832 | int src = ((iw0 >> COMPI2opP_src_bits) & COMPI2opP_src_mask); | |
1833 | int dst = ((iw0 >> COMPI2opP_dst_bits) & COMPI2opP_dst_mask); | |
1834 | ||
086134ec BS |
1835 | bu32 *pval = get_allreg (1, dst); |
1836 | ||
219b747a MF |
1837 | if (parallel) |
1838 | return 0; | |
1839 | ||
086134ec BS |
1840 | if (op == 0) |
1841 | { | |
1842 | *pval = imm7_val (src); | |
1843 | if (src & 0x40) | |
1844 | *pval |= 0xFFFFFF80; | |
1845 | else | |
1846 | *pval &= 0x7F; | |
1847 | } | |
1848 | ||
4b7f6baa CM |
1849 | if (op == 0) |
1850 | { | |
4b7f6baa | 1851 | OUTS (outf, pregs (dst)); |
086134ec | 1852 | OUTS (outf, " = "); |
4b7f6baa | 1853 | OUTS (outf, imm7 (src)); |
086134ec BS |
1854 | OUTS (outf, " (X);\t\t/*\t\t"); |
1855 | OUTS (outf, pregs (dst)); | |
1856 | OUTS (outf, "="); | |
1857 | OUTS (outf, uimm32 (*pval)); | |
1858 | OUTS (outf, "("); | |
1859 | OUTS (outf, imm32 (*pval)); | |
1860 | OUTS (outf, ") */"); | |
1861 | comment = 1; | |
4b7f6baa CM |
1862 | } |
1863 | else if (op == 1) | |
1864 | { | |
4b7f6baa | 1865 | OUTS (outf, pregs (dst)); |
086134ec | 1866 | OUTS (outf, " += "); |
4b7f6baa | 1867 | OUTS (outf, imm7 (src)); |
086134ec BS |
1868 | OUTS (outf, ";\t\t/* ("); |
1869 | OUTS (outf, imm7d (src)); | |
1870 | OUTS (outf, ") */"); | |
1871 | comment = 1; | |
4b7f6baa CM |
1872 | } |
1873 | else | |
b7d48530 NC |
1874 | return 0; |
1875 | ||
1876 | return 2; | |
4b7f6baa CM |
1877 | } |
1878 | ||
1879 | static int | |
1880 | decode_LDSTpmod_0 (TIword iw0, disassemble_info *outf) | |
1881 | { | |
b7d48530 NC |
1882 | /* LDSTpmod |
1883 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
1884 | | 1 | 0 | 0 | 0 |.W.|.aop...|.reg.......|.idx.......|.ptr.......| | |
1885 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
1886 | int W = ((iw0 >> LDSTpmod_W_bits) & LDSTpmod_W_mask); |
1887 | int aop = ((iw0 >> LDSTpmod_aop_bits) & LDSTpmod_aop_mask); | |
1888 | int idx = ((iw0 >> LDSTpmod_idx_bits) & LDSTpmod_idx_mask); | |
1889 | int ptr = ((iw0 >> LDSTpmod_ptr_bits) & LDSTpmod_ptr_mask); | |
1890 | int reg = ((iw0 >> LDSTpmod_reg_bits) & LDSTpmod_reg_mask); | |
1891 | ||
1892 | if (aop == 1 && W == 0 && idx == ptr) | |
1893 | { | |
4b7f6baa | 1894 | OUTS (outf, dregs_lo (reg)); |
086134ec | 1895 | OUTS (outf, " = W["); |
4b7f6baa CM |
1896 | OUTS (outf, pregs (ptr)); |
1897 | OUTS (outf, "]"); | |
4b7f6baa CM |
1898 | } |
1899 | else if (aop == 2 && W == 0 && idx == ptr) | |
1900 | { | |
4b7f6baa | 1901 | OUTS (outf, dregs_hi (reg)); |
086134ec | 1902 | OUTS (outf, " = W["); |
4b7f6baa CM |
1903 | OUTS (outf, pregs (ptr)); |
1904 | OUTS (outf, "]"); | |
4b7f6baa CM |
1905 | } |
1906 | else if (aop == 1 && W == 1 && idx == ptr) | |
1907 | { | |
4b7f6baa CM |
1908 | OUTS (outf, "W["); |
1909 | OUTS (outf, pregs (ptr)); | |
086134ec | 1910 | OUTS (outf, "] = "); |
4b7f6baa | 1911 | OUTS (outf, dregs_lo (reg)); |
4b7f6baa CM |
1912 | } |
1913 | else if (aop == 2 && W == 1 && idx == ptr) | |
1914 | { | |
4b7f6baa CM |
1915 | OUTS (outf, "W["); |
1916 | OUTS (outf, pregs (ptr)); | |
086134ec | 1917 | OUTS (outf, "] = "); |
4b7f6baa | 1918 | OUTS (outf, dregs_hi (reg)); |
4b7f6baa CM |
1919 | } |
1920 | else if (aop == 0 && W == 0) | |
1921 | { | |
4b7f6baa | 1922 | OUTS (outf, dregs (reg)); |
086134ec | 1923 | OUTS (outf, " = ["); |
4b7f6baa | 1924 | OUTS (outf, pregs (ptr)); |
086134ec | 1925 | OUTS (outf, " ++ "); |
4b7f6baa CM |
1926 | OUTS (outf, pregs (idx)); |
1927 | OUTS (outf, "]"); | |
4b7f6baa CM |
1928 | } |
1929 | else if (aop == 1 && W == 0) | |
1930 | { | |
4b7f6baa | 1931 | OUTS (outf, dregs_lo (reg)); |
086134ec | 1932 | OUTS (outf, " = W["); |
4b7f6baa | 1933 | OUTS (outf, pregs (ptr)); |
086134ec | 1934 | OUTS (outf, " ++ "); |
4b7f6baa CM |
1935 | OUTS (outf, pregs (idx)); |
1936 | OUTS (outf, "]"); | |
4b7f6baa CM |
1937 | } |
1938 | else if (aop == 2 && W == 0) | |
1939 | { | |
4b7f6baa | 1940 | OUTS (outf, dregs_hi (reg)); |
086134ec | 1941 | OUTS (outf, " = W["); |
4b7f6baa | 1942 | OUTS (outf, pregs (ptr)); |
086134ec | 1943 | OUTS (outf, " ++ "); |
4b7f6baa CM |
1944 | OUTS (outf, pregs (idx)); |
1945 | OUTS (outf, "]"); | |
4b7f6baa CM |
1946 | } |
1947 | else if (aop == 3 && W == 0) | |
1948 | { | |
4b7f6baa | 1949 | OUTS (outf, dregs (reg)); |
086134ec | 1950 | OUTS (outf, " = W["); |
4b7f6baa | 1951 | OUTS (outf, pregs (ptr)); |
086134ec | 1952 | OUTS (outf, " ++ "); |
4b7f6baa CM |
1953 | OUTS (outf, pregs (idx)); |
1954 | OUTS (outf, "] (Z)"); | |
4b7f6baa CM |
1955 | } |
1956 | else if (aop == 3 && W == 1) | |
1957 | { | |
4b7f6baa | 1958 | OUTS (outf, dregs (reg)); |
086134ec | 1959 | OUTS (outf, " = W["); |
4b7f6baa | 1960 | OUTS (outf, pregs (ptr)); |
086134ec | 1961 | OUTS (outf, " ++ "); |
4b7f6baa | 1962 | OUTS (outf, pregs (idx)); |
086134ec | 1963 | OUTS (outf, "] (X)"); |
4b7f6baa CM |
1964 | } |
1965 | else if (aop == 0 && W == 1) | |
1966 | { | |
4b7f6baa CM |
1967 | OUTS (outf, "["); |
1968 | OUTS (outf, pregs (ptr)); | |
086134ec | 1969 | OUTS (outf, " ++ "); |
4b7f6baa | 1970 | OUTS (outf, pregs (idx)); |
086134ec | 1971 | OUTS (outf, "] = "); |
4b7f6baa | 1972 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
1973 | } |
1974 | else if (aop == 1 && W == 1) | |
1975 | { | |
4b7f6baa CM |
1976 | OUTS (outf, "W["); |
1977 | OUTS (outf, pregs (ptr)); | |
086134ec | 1978 | OUTS (outf, " ++ "); |
4b7f6baa | 1979 | OUTS (outf, pregs (idx)); |
086134ec | 1980 | OUTS (outf, "] = "); |
4b7f6baa | 1981 | OUTS (outf, dregs_lo (reg)); |
4b7f6baa CM |
1982 | } |
1983 | else if (aop == 2 && W == 1) | |
1984 | { | |
4b7f6baa CM |
1985 | OUTS (outf, "W["); |
1986 | OUTS (outf, pregs (ptr)); | |
086134ec | 1987 | OUTS (outf, " ++ "); |
4b7f6baa | 1988 | OUTS (outf, pregs (idx)); |
086134ec | 1989 | OUTS (outf, "] = "); |
4b7f6baa | 1990 | OUTS (outf, dregs_hi (reg)); |
4b7f6baa CM |
1991 | } |
1992 | else | |
b7d48530 NC |
1993 | return 0; |
1994 | ||
1995 | return 2; | |
4b7f6baa CM |
1996 | } |
1997 | ||
1998 | static int | |
1999 | decode_dagMODim_0 (TIword iw0, disassemble_info *outf) | |
2000 | { | |
b7d48530 NC |
2001 | /* dagMODim |
2002 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2003 | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |.br| 1 | 1 |.op|.m.....|.i.....| | |
2004 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2005 | int i = ((iw0 >> DagMODim_i_bits) & DagMODim_i_mask); |
2006 | int m = ((iw0 >> DagMODim_m_bits) & DagMODim_m_mask); | |
2007 | int br = ((iw0 >> DagMODim_br_bits) & DagMODim_br_mask); | |
2008 | int op = ((iw0 >> DagMODim_op_bits) & DagMODim_op_mask); | |
2009 | ||
2010 | if (op == 0 && br == 1) | |
2011 | { | |
4b7f6baa | 2012 | OUTS (outf, iregs (i)); |
086134ec | 2013 | OUTS (outf, " += "); |
4b7f6baa | 2014 | OUTS (outf, mregs (m)); |
086134ec | 2015 | OUTS (outf, " (BREV)"); |
4b7f6baa CM |
2016 | } |
2017 | else if (op == 0) | |
2018 | { | |
4b7f6baa | 2019 | OUTS (outf, iregs (i)); |
086134ec | 2020 | OUTS (outf, " += "); |
4b7f6baa | 2021 | OUTS (outf, mregs (m)); |
4b7f6baa | 2022 | } |
219b747a | 2023 | else if (op == 1 && br == 0) |
4b7f6baa | 2024 | { |
4b7f6baa | 2025 | OUTS (outf, iregs (i)); |
086134ec | 2026 | OUTS (outf, " -= "); |
4b7f6baa | 2027 | OUTS (outf, mregs (m)); |
4b7f6baa CM |
2028 | } |
2029 | else | |
b7d48530 NC |
2030 | return 0; |
2031 | ||
2032 | return 2; | |
4b7f6baa CM |
2033 | } |
2034 | ||
2035 | static int | |
2036 | decode_dagMODik_0 (TIword iw0, disassemble_info *outf) | |
2037 | { | |
b7d48530 NC |
2038 | /* dagMODik |
2039 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2040 | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |.op....|.i.....| | |
2041 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2042 | int i = ((iw0 >> DagMODik_i_bits) & DagMODik_i_mask); |
2043 | int op = ((iw0 >> DagMODik_op_bits) & DagMODik_op_mask); | |
2044 | ||
2045 | if (op == 0) | |
2046 | { | |
4b7f6baa | 2047 | OUTS (outf, iregs (i)); |
086134ec | 2048 | OUTS (outf, " += 0x2"); |
4b7f6baa CM |
2049 | } |
2050 | else if (op == 1) | |
2051 | { | |
4b7f6baa | 2052 | OUTS (outf, iregs (i)); |
086134ec | 2053 | OUTS (outf, " -= 0x2"); |
4b7f6baa CM |
2054 | } |
2055 | else if (op == 2) | |
2056 | { | |
4b7f6baa | 2057 | OUTS (outf, iregs (i)); |
086134ec | 2058 | OUTS (outf, " += 0x4"); |
4b7f6baa CM |
2059 | } |
2060 | else if (op == 3) | |
2061 | { | |
4b7f6baa | 2062 | OUTS (outf, iregs (i)); |
086134ec | 2063 | OUTS (outf, " -= 0x4"); |
4b7f6baa CM |
2064 | } |
2065 | else | |
b7d48530 NC |
2066 | return 0; |
2067 | ||
602427c4 MF |
2068 | if (! parallel) |
2069 | { | |
2070 | OUTS (outf, ";\t\t/* ( "); | |
2071 | if (op == 0 || op == 1) | |
2072 | OUTS (outf, "2"); | |
2073 | else if (op == 2 || op == 3) | |
086134ec | 2074 | OUTS (outf, "4"); |
602427c4 MF |
2075 | OUTS (outf, ") */"); |
2076 | comment = 1; | |
2077 | } | |
086134ec | 2078 | |
b7d48530 | 2079 | return 2; |
4b7f6baa CM |
2080 | } |
2081 | ||
2082 | static int | |
2083 | decode_dspLDST_0 (TIword iw0, disassemble_info *outf) | |
2084 | { | |
b7d48530 NC |
2085 | /* dspLDST |
2086 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2087 | | 1 | 0 | 0 | 1 | 1 | 1 |.W.|.aop...|.m.....|.i.....|.reg.......| | |
2088 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2089 | int i = ((iw0 >> DspLDST_i_bits) & DspLDST_i_mask); |
2090 | int m = ((iw0 >> DspLDST_m_bits) & DspLDST_m_mask); | |
2091 | int W = ((iw0 >> DspLDST_W_bits) & DspLDST_W_mask); | |
2092 | int aop = ((iw0 >> DspLDST_aop_bits) & DspLDST_aop_mask); | |
2093 | int reg = ((iw0 >> DspLDST_reg_bits) & DspLDST_reg_mask); | |
2094 | ||
2095 | if (aop == 0 && W == 0 && m == 0) | |
2096 | { | |
4b7f6baa | 2097 | OUTS (outf, dregs (reg)); |
086134ec | 2098 | OUTS (outf, " = ["); |
4b7f6baa CM |
2099 | OUTS (outf, iregs (i)); |
2100 | OUTS (outf, "++]"); | |
4b7f6baa CM |
2101 | } |
2102 | else if (aop == 0 && W == 0 && m == 1) | |
2103 | { | |
4b7f6baa | 2104 | OUTS (outf, dregs_lo (reg)); |
086134ec | 2105 | OUTS (outf, " = W["); |
4b7f6baa CM |
2106 | OUTS (outf, iregs (i)); |
2107 | OUTS (outf, "++]"); | |
4b7f6baa CM |
2108 | } |
2109 | else if (aop == 0 && W == 0 && m == 2) | |
2110 | { | |
4b7f6baa | 2111 | OUTS (outf, dregs_hi (reg)); |
086134ec | 2112 | OUTS (outf, " = W["); |
4b7f6baa CM |
2113 | OUTS (outf, iregs (i)); |
2114 | OUTS (outf, "++]"); | |
4b7f6baa CM |
2115 | } |
2116 | else if (aop == 1 && W == 0 && m == 0) | |
2117 | { | |
4b7f6baa | 2118 | OUTS (outf, dregs (reg)); |
086134ec | 2119 | OUTS (outf, " = ["); |
4b7f6baa CM |
2120 | OUTS (outf, iregs (i)); |
2121 | OUTS (outf, "--]"); | |
4b7f6baa CM |
2122 | } |
2123 | else if (aop == 1 && W == 0 && m == 1) | |
2124 | { | |
4b7f6baa | 2125 | OUTS (outf, dregs_lo (reg)); |
086134ec | 2126 | OUTS (outf, " = W["); |
4b7f6baa CM |
2127 | OUTS (outf, iregs (i)); |
2128 | OUTS (outf, "--]"); | |
4b7f6baa CM |
2129 | } |
2130 | else if (aop == 1 && W == 0 && m == 2) | |
2131 | { | |
4b7f6baa | 2132 | OUTS (outf, dregs_hi (reg)); |
086134ec | 2133 | OUTS (outf, " = W["); |
4b7f6baa CM |
2134 | OUTS (outf, iregs (i)); |
2135 | OUTS (outf, "--]"); | |
4b7f6baa CM |
2136 | } |
2137 | else if (aop == 2 && W == 0 && m == 0) | |
2138 | { | |
4b7f6baa | 2139 | OUTS (outf, dregs (reg)); |
086134ec | 2140 | OUTS (outf, " = ["); |
4b7f6baa CM |
2141 | OUTS (outf, iregs (i)); |
2142 | OUTS (outf, "]"); | |
4b7f6baa CM |
2143 | } |
2144 | else if (aop == 2 && W == 0 && m == 1) | |
2145 | { | |
4b7f6baa | 2146 | OUTS (outf, dregs_lo (reg)); |
086134ec | 2147 | OUTS (outf, " = W["); |
4b7f6baa CM |
2148 | OUTS (outf, iregs (i)); |
2149 | OUTS (outf, "]"); | |
4b7f6baa CM |
2150 | } |
2151 | else if (aop == 2 && W == 0 && m == 2) | |
2152 | { | |
4b7f6baa | 2153 | OUTS (outf, dregs_hi (reg)); |
086134ec | 2154 | OUTS (outf, " = W["); |
4b7f6baa CM |
2155 | OUTS (outf, iregs (i)); |
2156 | OUTS (outf, "]"); | |
4b7f6baa CM |
2157 | } |
2158 | else if (aop == 0 && W == 1 && m == 0) | |
2159 | { | |
4b7f6baa CM |
2160 | OUTS (outf, "["); |
2161 | OUTS (outf, iregs (i)); | |
086134ec | 2162 | OUTS (outf, "++] = "); |
4b7f6baa | 2163 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2164 | } |
2165 | else if (aop == 0 && W == 1 && m == 1) | |
2166 | { | |
4b7f6baa CM |
2167 | OUTS (outf, "W["); |
2168 | OUTS (outf, iregs (i)); | |
086134ec | 2169 | OUTS (outf, "++] = "); |
4b7f6baa | 2170 | OUTS (outf, dregs_lo (reg)); |
4b7f6baa CM |
2171 | } |
2172 | else if (aop == 0 && W == 1 && m == 2) | |
2173 | { | |
4b7f6baa CM |
2174 | OUTS (outf, "W["); |
2175 | OUTS (outf, iregs (i)); | |
086134ec | 2176 | OUTS (outf, "++] = "); |
4b7f6baa | 2177 | OUTS (outf, dregs_hi (reg)); |
4b7f6baa CM |
2178 | } |
2179 | else if (aop == 1 && W == 1 && m == 0) | |
2180 | { | |
4b7f6baa CM |
2181 | OUTS (outf, "["); |
2182 | OUTS (outf, iregs (i)); | |
086134ec | 2183 | OUTS (outf, "--] = "); |
4b7f6baa | 2184 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2185 | } |
2186 | else if (aop == 1 && W == 1 && m == 1) | |
2187 | { | |
4b7f6baa CM |
2188 | OUTS (outf, "W["); |
2189 | OUTS (outf, iregs (i)); | |
086134ec | 2190 | OUTS (outf, "--] = "); |
4b7f6baa | 2191 | OUTS (outf, dregs_lo (reg)); |
4b7f6baa CM |
2192 | } |
2193 | else if (aop == 1 && W == 1 && m == 2) | |
2194 | { | |
4b7f6baa CM |
2195 | OUTS (outf, "W["); |
2196 | OUTS (outf, iregs (i)); | |
086134ec | 2197 | OUTS (outf, "--] = "); |
4b7f6baa | 2198 | OUTS (outf, dregs_hi (reg)); |
4b7f6baa CM |
2199 | } |
2200 | else if (aop == 2 && W == 1 && m == 0) | |
2201 | { | |
4b7f6baa CM |
2202 | OUTS (outf, "["); |
2203 | OUTS (outf, iregs (i)); | |
086134ec | 2204 | OUTS (outf, "] = "); |
4b7f6baa | 2205 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2206 | } |
2207 | else if (aop == 2 && W == 1 && m == 1) | |
2208 | { | |
4b7f6baa CM |
2209 | OUTS (outf, "W["); |
2210 | OUTS (outf, iregs (i)); | |
086134ec | 2211 | OUTS (outf, "] = "); |
4b7f6baa | 2212 | OUTS (outf, dregs_lo (reg)); |
4b7f6baa CM |
2213 | } |
2214 | else if (aop == 2 && W == 1 && m == 2) | |
2215 | { | |
4b7f6baa CM |
2216 | OUTS (outf, "W["); |
2217 | OUTS (outf, iregs (i)); | |
086134ec | 2218 | OUTS (outf, "] = "); |
4b7f6baa | 2219 | OUTS (outf, dregs_hi (reg)); |
4b7f6baa CM |
2220 | } |
2221 | else if (aop == 3 && W == 0) | |
2222 | { | |
4b7f6baa | 2223 | OUTS (outf, dregs (reg)); |
086134ec | 2224 | OUTS (outf, " = ["); |
4b7f6baa | 2225 | OUTS (outf, iregs (i)); |
086134ec | 2226 | OUTS (outf, " ++ "); |
4b7f6baa CM |
2227 | OUTS (outf, mregs (m)); |
2228 | OUTS (outf, "]"); | |
4b7f6baa CM |
2229 | } |
2230 | else if (aop == 3 && W == 1) | |
2231 | { | |
4b7f6baa CM |
2232 | OUTS (outf, "["); |
2233 | OUTS (outf, iregs (i)); | |
086134ec | 2234 | OUTS (outf, " ++ "); |
4b7f6baa | 2235 | OUTS (outf, mregs (m)); |
086134ec | 2236 | OUTS (outf, "] = "); |
4b7f6baa | 2237 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2238 | } |
2239 | else | |
b7d48530 NC |
2240 | return 0; |
2241 | ||
2242 | return 2; | |
4b7f6baa CM |
2243 | } |
2244 | ||
2245 | static int | |
2246 | decode_LDST_0 (TIword iw0, disassemble_info *outf) | |
2247 | { | |
b7d48530 NC |
2248 | /* LDST |
2249 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2250 | | 1 | 0 | 0 | 1 |.sz....|.W.|.aop...|.Z.|.ptr.......|.reg.......| | |
2251 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2252 | int Z = ((iw0 >> LDST_Z_bits) & LDST_Z_mask); |
2253 | int W = ((iw0 >> LDST_W_bits) & LDST_W_mask); | |
2254 | int sz = ((iw0 >> LDST_sz_bits) & LDST_sz_mask); | |
2255 | int aop = ((iw0 >> LDST_aop_bits) & LDST_aop_mask); | |
2256 | int reg = ((iw0 >> LDST_reg_bits) & LDST_reg_mask); | |
2257 | int ptr = ((iw0 >> LDST_ptr_bits) & LDST_ptr_mask); | |
2258 | ||
2259 | if (aop == 0 && sz == 0 && Z == 0 && W == 0) | |
2260 | { | |
4b7f6baa | 2261 | OUTS (outf, dregs (reg)); |
086134ec | 2262 | OUTS (outf, " = ["); |
4b7f6baa CM |
2263 | OUTS (outf, pregs (ptr)); |
2264 | OUTS (outf, "++]"); | |
4b7f6baa | 2265 | } |
219b747a | 2266 | else if (aop == 0 && sz == 0 && Z == 1 && W == 0 && reg != ptr) |
4b7f6baa | 2267 | { |
4b7f6baa | 2268 | OUTS (outf, pregs (reg)); |
086134ec | 2269 | OUTS (outf, " = ["); |
4b7f6baa CM |
2270 | OUTS (outf, pregs (ptr)); |
2271 | OUTS (outf, "++]"); | |
4b7f6baa CM |
2272 | } |
2273 | else if (aop == 0 && sz == 1 && Z == 0 && W == 0) | |
2274 | { | |
4b7f6baa | 2275 | OUTS (outf, dregs (reg)); |
086134ec | 2276 | OUTS (outf, " = W["); |
4b7f6baa CM |
2277 | OUTS (outf, pregs (ptr)); |
2278 | OUTS (outf, "++] (Z)"); | |
4b7f6baa CM |
2279 | } |
2280 | else if (aop == 0 && sz == 1 && Z == 1 && W == 0) | |
2281 | { | |
4b7f6baa | 2282 | OUTS (outf, dregs (reg)); |
086134ec | 2283 | OUTS (outf, " = W["); |
4b7f6baa | 2284 | OUTS (outf, pregs (ptr)); |
086134ec | 2285 | OUTS (outf, "++] (X)"); |
4b7f6baa CM |
2286 | } |
2287 | else if (aop == 0 && sz == 2 && Z == 0 && W == 0) | |
2288 | { | |
4b7f6baa | 2289 | OUTS (outf, dregs (reg)); |
086134ec | 2290 | OUTS (outf, " = B["); |
4b7f6baa CM |
2291 | OUTS (outf, pregs (ptr)); |
2292 | OUTS (outf, "++] (Z)"); | |
4b7f6baa CM |
2293 | } |
2294 | else if (aop == 0 && sz == 2 && Z == 1 && W == 0) | |
2295 | { | |
4b7f6baa | 2296 | OUTS (outf, dregs (reg)); |
086134ec | 2297 | OUTS (outf, " = B["); |
4b7f6baa | 2298 | OUTS (outf, pregs (ptr)); |
086134ec | 2299 | OUTS (outf, "++] (X)"); |
4b7f6baa CM |
2300 | } |
2301 | else if (aop == 1 && sz == 0 && Z == 0 && W == 0) | |
2302 | { | |
4b7f6baa | 2303 | OUTS (outf, dregs (reg)); |
086134ec | 2304 | OUTS (outf, " = ["); |
4b7f6baa CM |
2305 | OUTS (outf, pregs (ptr)); |
2306 | OUTS (outf, "--]"); | |
4b7f6baa | 2307 | } |
219b747a | 2308 | else if (aop == 1 && sz == 0 && Z == 1 && W == 0 && reg != ptr) |
4b7f6baa | 2309 | { |
4b7f6baa | 2310 | OUTS (outf, pregs (reg)); |
086134ec | 2311 | OUTS (outf, " = ["); |
4b7f6baa CM |
2312 | OUTS (outf, pregs (ptr)); |
2313 | OUTS (outf, "--]"); | |
4b7f6baa CM |
2314 | } |
2315 | else if (aop == 1 && sz == 1 && Z == 0 && W == 0) | |
2316 | { | |
4b7f6baa | 2317 | OUTS (outf, dregs (reg)); |
086134ec | 2318 | OUTS (outf, " = W["); |
4b7f6baa CM |
2319 | OUTS (outf, pregs (ptr)); |
2320 | OUTS (outf, "--] (Z)"); | |
4b7f6baa CM |
2321 | } |
2322 | else if (aop == 1 && sz == 1 && Z == 1 && W == 0) | |
2323 | { | |
4b7f6baa | 2324 | OUTS (outf, dregs (reg)); |
086134ec | 2325 | OUTS (outf, " = W["); |
4b7f6baa | 2326 | OUTS (outf, pregs (ptr)); |
086134ec | 2327 | OUTS (outf, "--] (X)"); |
4b7f6baa CM |
2328 | } |
2329 | else if (aop == 1 && sz == 2 && Z == 0 && W == 0) | |
2330 | { | |
4b7f6baa | 2331 | OUTS (outf, dregs (reg)); |
086134ec | 2332 | OUTS (outf, " = B["); |
4b7f6baa CM |
2333 | OUTS (outf, pregs (ptr)); |
2334 | OUTS (outf, "--] (Z)"); | |
4b7f6baa CM |
2335 | } |
2336 | else if (aop == 1 && sz == 2 && Z == 1 && W == 0) | |
2337 | { | |
4b7f6baa | 2338 | OUTS (outf, dregs (reg)); |
086134ec | 2339 | OUTS (outf, " = B["); |
4b7f6baa | 2340 | OUTS (outf, pregs (ptr)); |
086134ec | 2341 | OUTS (outf, "--] (X)"); |
4b7f6baa CM |
2342 | } |
2343 | else if (aop == 2 && sz == 0 && Z == 0 && W == 0) | |
2344 | { | |
4b7f6baa | 2345 | OUTS (outf, dregs (reg)); |
086134ec | 2346 | OUTS (outf, " = ["); |
4b7f6baa CM |
2347 | OUTS (outf, pregs (ptr)); |
2348 | OUTS (outf, "]"); | |
4b7f6baa CM |
2349 | } |
2350 | else if (aop == 2 && sz == 0 && Z == 1 && W == 0) | |
2351 | { | |
4b7f6baa | 2352 | OUTS (outf, pregs (reg)); |
086134ec | 2353 | OUTS (outf, " = ["); |
4b7f6baa CM |
2354 | OUTS (outf, pregs (ptr)); |
2355 | OUTS (outf, "]"); | |
4b7f6baa CM |
2356 | } |
2357 | else if (aop == 2 && sz == 1 && Z == 0 && W == 0) | |
2358 | { | |
4b7f6baa | 2359 | OUTS (outf, dregs (reg)); |
086134ec | 2360 | OUTS (outf, " = W["); |
4b7f6baa CM |
2361 | OUTS (outf, pregs (ptr)); |
2362 | OUTS (outf, "] (Z)"); | |
4b7f6baa CM |
2363 | } |
2364 | else if (aop == 2 && sz == 1 && Z == 1 && W == 0) | |
2365 | { | |
4b7f6baa | 2366 | OUTS (outf, dregs (reg)); |
086134ec | 2367 | OUTS (outf, " = W["); |
4b7f6baa | 2368 | OUTS (outf, pregs (ptr)); |
086134ec | 2369 | OUTS (outf, "] (X)"); |
4b7f6baa CM |
2370 | } |
2371 | else if (aop == 2 && sz == 2 && Z == 0 && W == 0) | |
2372 | { | |
4b7f6baa | 2373 | OUTS (outf, dregs (reg)); |
086134ec | 2374 | OUTS (outf, " = B["); |
4b7f6baa CM |
2375 | OUTS (outf, pregs (ptr)); |
2376 | OUTS (outf, "] (Z)"); | |
4b7f6baa CM |
2377 | } |
2378 | else if (aop == 2 && sz == 2 && Z == 1 && W == 0) | |
2379 | { | |
4b7f6baa | 2380 | OUTS (outf, dregs (reg)); |
086134ec | 2381 | OUTS (outf, " = B["); |
4b7f6baa | 2382 | OUTS (outf, pregs (ptr)); |
086134ec | 2383 | OUTS (outf, "] (X)"); |
4b7f6baa CM |
2384 | } |
2385 | else if (aop == 0 && sz == 0 && Z == 0 && W == 1) | |
2386 | { | |
4b7f6baa CM |
2387 | OUTS (outf, "["); |
2388 | OUTS (outf, pregs (ptr)); | |
086134ec | 2389 | OUTS (outf, "++] = "); |
4b7f6baa | 2390 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2391 | } |
2392 | else if (aop == 0 && sz == 0 && Z == 1 && W == 1) | |
2393 | { | |
4b7f6baa CM |
2394 | OUTS (outf, "["); |
2395 | OUTS (outf, pregs (ptr)); | |
086134ec | 2396 | OUTS (outf, "++] = "); |
4b7f6baa | 2397 | OUTS (outf, pregs (reg)); |
4b7f6baa CM |
2398 | } |
2399 | else if (aop == 0 && sz == 1 && Z == 0 && W == 1) | |
2400 | { | |
4b7f6baa CM |
2401 | OUTS (outf, "W["); |
2402 | OUTS (outf, pregs (ptr)); | |
086134ec | 2403 | OUTS (outf, "++] = "); |
4b7f6baa | 2404 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2405 | } |
2406 | else if (aop == 0 && sz == 2 && Z == 0 && W == 1) | |
2407 | { | |
4b7f6baa CM |
2408 | OUTS (outf, "B["); |
2409 | OUTS (outf, pregs (ptr)); | |
086134ec | 2410 | OUTS (outf, "++] = "); |
4b7f6baa | 2411 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2412 | } |
2413 | else if (aop == 1 && sz == 0 && Z == 0 && W == 1) | |
2414 | { | |
4b7f6baa CM |
2415 | OUTS (outf, "["); |
2416 | OUTS (outf, pregs (ptr)); | |
086134ec | 2417 | OUTS (outf, "--] = "); |
4b7f6baa | 2418 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2419 | } |
2420 | else if (aop == 1 && sz == 0 && Z == 1 && W == 1) | |
2421 | { | |
4b7f6baa CM |
2422 | OUTS (outf, "["); |
2423 | OUTS (outf, pregs (ptr)); | |
086134ec | 2424 | OUTS (outf, "--] = "); |
4b7f6baa | 2425 | OUTS (outf, pregs (reg)); |
4b7f6baa CM |
2426 | } |
2427 | else if (aop == 1 && sz == 1 && Z == 0 && W == 1) | |
2428 | { | |
4b7f6baa CM |
2429 | OUTS (outf, "W["); |
2430 | OUTS (outf, pregs (ptr)); | |
086134ec | 2431 | OUTS (outf, "--] = "); |
4b7f6baa | 2432 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2433 | } |
2434 | else if (aop == 1 && sz == 2 && Z == 0 && W == 1) | |
2435 | { | |
4b7f6baa CM |
2436 | OUTS (outf, "B["); |
2437 | OUTS (outf, pregs (ptr)); | |
086134ec | 2438 | OUTS (outf, "--] = "); |
4b7f6baa | 2439 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2440 | } |
2441 | else if (aop == 2 && sz == 0 && Z == 0 && W == 1) | |
2442 | { | |
4b7f6baa CM |
2443 | OUTS (outf, "["); |
2444 | OUTS (outf, pregs (ptr)); | |
086134ec | 2445 | OUTS (outf, "] = "); |
4b7f6baa | 2446 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2447 | } |
2448 | else if (aop == 2 && sz == 0 && Z == 1 && W == 1) | |
2449 | { | |
4b7f6baa CM |
2450 | OUTS (outf, "["); |
2451 | OUTS (outf, pregs (ptr)); | |
086134ec | 2452 | OUTS (outf, "] = "); |
4b7f6baa | 2453 | OUTS (outf, pregs (reg)); |
4b7f6baa CM |
2454 | } |
2455 | else if (aop == 2 && sz == 1 && Z == 0 && W == 1) | |
2456 | { | |
4b7f6baa CM |
2457 | OUTS (outf, "W["); |
2458 | OUTS (outf, pregs (ptr)); | |
086134ec | 2459 | OUTS (outf, "] = "); |
4b7f6baa | 2460 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2461 | } |
2462 | else if (aop == 2 && sz == 2 && Z == 0 && W == 1) | |
2463 | { | |
4b7f6baa CM |
2464 | OUTS (outf, "B["); |
2465 | OUTS (outf, pregs (ptr)); | |
086134ec | 2466 | OUTS (outf, "] = "); |
4b7f6baa | 2467 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2468 | } |
2469 | else | |
b7d48530 NC |
2470 | return 0; |
2471 | ||
2472 | return 2; | |
4b7f6baa CM |
2473 | } |
2474 | ||
2475 | static int | |
2476 | decode_LDSTiiFP_0 (TIword iw0, disassemble_info *outf) | |
2477 | { | |
b7d48530 NC |
2478 | /* LDSTiiFP |
2479 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2480 | | 1 | 0 | 1 | 1 | 1 | 0 |.W.|.offset............|.reg...........| | |
2481 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2482 | int reg = ((iw0 >> LDSTiiFP_reg_bits) & LDSTiiFP_reg_mask); |
2483 | int offset = ((iw0 >> LDSTiiFP_offset_bits) & LDSTiiFP_offset_mask); | |
2484 | int W = ((iw0 >> LDSTiiFP_W_bits) & LDSTiiFP_W_mask); | |
2485 | ||
2486 | if (W == 0) | |
2487 | { | |
4b7f6baa | 2488 | OUTS (outf, dpregs (reg)); |
086134ec | 2489 | OUTS (outf, " = [FP "); |
4b7f6baa CM |
2490 | OUTS (outf, negimm5s4 (offset)); |
2491 | OUTS (outf, "]"); | |
4b7f6baa CM |
2492 | } |
2493 | else if (W == 1) | |
2494 | { | |
086134ec | 2495 | OUTS (outf, "[FP "); |
4b7f6baa | 2496 | OUTS (outf, negimm5s4 (offset)); |
086134ec | 2497 | OUTS (outf, "] = "); |
4b7f6baa | 2498 | OUTS (outf, dpregs (reg)); |
4b7f6baa CM |
2499 | } |
2500 | else | |
b7d48530 NC |
2501 | return 0; |
2502 | ||
2503 | return 2; | |
4b7f6baa CM |
2504 | } |
2505 | ||
2506 | static int | |
2507 | decode_LDSTii_0 (TIword iw0, disassemble_info *outf) | |
2508 | { | |
b7d48530 NC |
2509 | /* LDSTii |
2510 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2511 | | 1 | 0 | 1 |.W.|.op....|.offset........|.ptr.......|.reg.......| | |
2512 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2513 | int reg = ((iw0 >> LDSTii_reg_bit) & LDSTii_reg_mask); |
2514 | int ptr = ((iw0 >> LDSTii_ptr_bit) & LDSTii_ptr_mask); | |
2515 | int offset = ((iw0 >> LDSTii_offset_bit) & LDSTii_offset_mask); | |
2516 | int op = ((iw0 >> LDSTii_op_bit) & LDSTii_op_mask); | |
2517 | int W = ((iw0 >> LDSTii_W_bit) & LDSTii_W_mask); | |
2518 | ||
2519 | if (W == 0 && op == 0) | |
2520 | { | |
4b7f6baa | 2521 | OUTS (outf, dregs (reg)); |
086134ec | 2522 | OUTS (outf, " = ["); |
4b7f6baa | 2523 | OUTS (outf, pregs (ptr)); |
086134ec | 2524 | OUTS (outf, " + "); |
4b7f6baa CM |
2525 | OUTS (outf, uimm4s4 (offset)); |
2526 | OUTS (outf, "]"); | |
4b7f6baa CM |
2527 | } |
2528 | else if (W == 0 && op == 1) | |
2529 | { | |
4b7f6baa | 2530 | OUTS (outf, dregs (reg)); |
086134ec | 2531 | OUTS (outf, " = W["); |
4b7f6baa | 2532 | OUTS (outf, pregs (ptr)); |
086134ec | 2533 | OUTS (outf, " + "); |
4b7f6baa CM |
2534 | OUTS (outf, uimm4s2 (offset)); |
2535 | OUTS (outf, "] (Z)"); | |
4b7f6baa CM |
2536 | } |
2537 | else if (W == 0 && op == 2) | |
2538 | { | |
4b7f6baa | 2539 | OUTS (outf, dregs (reg)); |
086134ec | 2540 | OUTS (outf, " = W["); |
4b7f6baa | 2541 | OUTS (outf, pregs (ptr)); |
086134ec | 2542 | OUTS (outf, " + "); |
4b7f6baa | 2543 | OUTS (outf, uimm4s2 (offset)); |
086134ec | 2544 | OUTS (outf, "] (X)"); |
4b7f6baa CM |
2545 | } |
2546 | else if (W == 0 && op == 3) | |
2547 | { | |
4b7f6baa | 2548 | OUTS (outf, pregs (reg)); |
086134ec | 2549 | OUTS (outf, " = ["); |
4b7f6baa | 2550 | OUTS (outf, pregs (ptr)); |
086134ec | 2551 | OUTS (outf, " + "); |
4b7f6baa CM |
2552 | OUTS (outf, uimm4s4 (offset)); |
2553 | OUTS (outf, "]"); | |
4b7f6baa CM |
2554 | } |
2555 | else if (W == 1 && op == 0) | |
2556 | { | |
4b7f6baa CM |
2557 | OUTS (outf, "["); |
2558 | OUTS (outf, pregs (ptr)); | |
086134ec | 2559 | OUTS (outf, " + "); |
4b7f6baa | 2560 | OUTS (outf, uimm4s4 (offset)); |
086134ec | 2561 | OUTS (outf, "] = "); |
4b7f6baa | 2562 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2563 | } |
2564 | else if (W == 1 && op == 1) | |
2565 | { | |
086134ec | 2566 | OUTS (outf, "W["); |
4b7f6baa | 2567 | OUTS (outf, pregs (ptr)); |
086134ec | 2568 | OUTS (outf, " + "); |
4b7f6baa | 2569 | OUTS (outf, uimm4s2 (offset)); |
086134ec | 2570 | OUTS (outf, "] = "); |
4b7f6baa | 2571 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2572 | } |
2573 | else if (W == 1 && op == 3) | |
2574 | { | |
4b7f6baa CM |
2575 | OUTS (outf, "["); |
2576 | OUTS (outf, pregs (ptr)); | |
086134ec | 2577 | OUTS (outf, " + "); |
4b7f6baa | 2578 | OUTS (outf, uimm4s4 (offset)); |
086134ec | 2579 | OUTS (outf, "] = "); |
4b7f6baa | 2580 | OUTS (outf, pregs (reg)); |
4b7f6baa CM |
2581 | } |
2582 | else | |
b7d48530 NC |
2583 | return 0; |
2584 | ||
2585 | return 2; | |
4b7f6baa CM |
2586 | } |
2587 | ||
2588 | static int | |
2589 | decode_LoopSetup_0 (TIword iw0, TIword iw1, bfd_vma pc, disassemble_info *outf) | |
2590 | { | |
b7d48530 NC |
2591 | /* LoopSetup |
2592 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2593 | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |.rop...|.c.|.soffset.......| | |
2594 | |.reg...........| - | - |.eoffset...............................| | |
2595 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2596 | int c = ((iw0 >> (LoopSetup_c_bits - 16)) & LoopSetup_c_mask); |
2597 | int reg = ((iw1 >> LoopSetup_reg_bits) & LoopSetup_reg_mask); | |
2598 | int rop = ((iw0 >> (LoopSetup_rop_bits - 16)) & LoopSetup_rop_mask); | |
2599 | int soffset = ((iw0 >> (LoopSetup_soffset_bits - 16)) & LoopSetup_soffset_mask); | |
2600 | int eoffset = ((iw1 >> LoopSetup_eoffset_bits) & LoopSetup_eoffset_mask); | |
2601 | ||
219b747a MF |
2602 | if (parallel) |
2603 | return 0; | |
2604 | ||
298c1ec2 MF |
2605 | if (reg > 7) |
2606 | return 0; | |
2607 | ||
4b7f6baa CM |
2608 | if (rop == 0) |
2609 | { | |
4b7f6baa | 2610 | OUTS (outf, "LSETUP"); |
086134ec | 2611 | OUTS (outf, "(0x"); |
4b7f6baa | 2612 | OUTS (outf, pcrel4 (soffset)); |
086134ec | 2613 | OUTS (outf, ", 0x"); |
4b7f6baa | 2614 | OUTS (outf, lppcrel10 (eoffset)); |
086134ec | 2615 | OUTS (outf, ") "); |
4b7f6baa | 2616 | OUTS (outf, counters (c)); |
4b7f6baa CM |
2617 | } |
2618 | else if (rop == 1) | |
2619 | { | |
4b7f6baa | 2620 | OUTS (outf, "LSETUP"); |
086134ec | 2621 | OUTS (outf, "(0x"); |
4b7f6baa | 2622 | OUTS (outf, pcrel4 (soffset)); |
086134ec | 2623 | OUTS (outf, ", 0x"); |
4b7f6baa | 2624 | OUTS (outf, lppcrel10 (eoffset)); |
086134ec | 2625 | OUTS (outf, ") "); |
4b7f6baa | 2626 | OUTS (outf, counters (c)); |
086134ec | 2627 | OUTS (outf, " = "); |
4b7f6baa | 2628 | OUTS (outf, pregs (reg)); |
4b7f6baa CM |
2629 | } |
2630 | else if (rop == 3) | |
2631 | { | |
4b7f6baa | 2632 | OUTS (outf, "LSETUP"); |
086134ec | 2633 | OUTS (outf, "(0x"); |
4b7f6baa | 2634 | OUTS (outf, pcrel4 (soffset)); |
086134ec | 2635 | OUTS (outf, ", 0x"); |
4b7f6baa | 2636 | OUTS (outf, lppcrel10 (eoffset)); |
086134ec | 2637 | OUTS (outf, ") "); |
4b7f6baa | 2638 | OUTS (outf, counters (c)); |
086134ec | 2639 | OUTS (outf, " = "); |
4b7f6baa | 2640 | OUTS (outf, pregs (reg)); |
086134ec | 2641 | OUTS (outf, " >> 0x1"); |
4b7f6baa CM |
2642 | } |
2643 | else | |
b7d48530 NC |
2644 | return 0; |
2645 | ||
2646 | return 4; | |
4b7f6baa CM |
2647 | } |
2648 | ||
2649 | static int | |
2650 | decode_LDIMMhalf_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
2651 | { | |
b7d48530 NC |
2652 | /* LDIMMhalf |
2653 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2654 | | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |.Z.|.H.|.S.|.grp...|.reg.......| | |
2655 | |.hword.........................................................| | |
2656 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2657 | int H = ((iw0 >> (LDIMMhalf_H_bits - 16)) & LDIMMhalf_H_mask); |
2658 | int Z = ((iw0 >> (LDIMMhalf_Z_bits - 16)) & LDIMMhalf_Z_mask); | |
2659 | int S = ((iw0 >> (LDIMMhalf_S_bits - 16)) & LDIMMhalf_S_mask); | |
2660 | int reg = ((iw0 >> (LDIMMhalf_reg_bits - 16)) & LDIMMhalf_reg_mask); | |
2661 | int grp = ((iw0 >> (LDIMMhalf_grp_bits - 16)) & LDIMMhalf_grp_mask); | |
2662 | int hword = ((iw1 >> LDIMMhalf_hword_bits) & LDIMMhalf_hword_mask); | |
2663 | ||
b21c9cb4 BS |
2664 | bu32 *pval = get_allreg (grp, reg); |
2665 | ||
219b747a MF |
2666 | if (parallel) |
2667 | return 0; | |
2668 | ||
b21c9cb4 BS |
2669 | /* Since we don't have 32-bit immediate loads, we allow the disassembler |
2670 | to combine them, so it prints out the right values. | |
2671 | Here we keep track of the registers. */ | |
2672 | if (H == 0 && S == 1 && Z == 0) | |
2673 | { | |
2674 | /* regs = imm16 (x) */ | |
2675 | *pval = imm16_val (hword); | |
086134ec BS |
2676 | if (hword & 0x8000) |
2677 | *pval |= 0xFFFF0000; | |
2678 | else | |
2679 | *pval &= 0xFFFF; | |
b21c9cb4 BS |
2680 | } |
2681 | else if (H == 0 && S == 0 && Z == 1) | |
2682 | { | |
2683 | /* regs = luimm16 (Z) */ | |
2684 | *pval = luimm16_val (hword); | |
086134ec | 2685 | *pval &= 0xFFFF; |
b21c9cb4 BS |
2686 | } |
2687 | else if (H == 0 && S == 0 && Z == 0) | |
2688 | { | |
2689 | /* regs_lo = luimm16 */ | |
2690 | *pval &= 0xFFFF0000; | |
2691 | *pval |= luimm16_val (hword); | |
2692 | } | |
2693 | else if (H == 1 && S == 0 && Z == 0) | |
2694 | { | |
2695 | /* regs_hi = huimm16 */ | |
2696 | *pval &= 0xFFFF; | |
2697 | *pval |= luimm16_val (hword) << 16; | |
2698 | } | |
2699 | ||
2700 | /* Here we do the disassembly */ | |
4b7f6baa CM |
2701 | if (grp == 0 && H == 0 && S == 0 && Z == 0) |
2702 | { | |
4b7f6baa | 2703 | OUTS (outf, dregs_lo (reg)); |
086134ec BS |
2704 | OUTS (outf, " = "); |
2705 | OUTS (outf, uimm16 (hword)); | |
4b7f6baa CM |
2706 | } |
2707 | else if (grp == 0 && H == 1 && S == 0 && Z == 0) | |
2708 | { | |
4b7f6baa | 2709 | OUTS (outf, dregs_hi (reg)); |
086134ec BS |
2710 | OUTS (outf, " = "); |
2711 | OUTS (outf, uimm16 (hword)); | |
4b7f6baa CM |
2712 | } |
2713 | else if (grp == 0 && H == 0 && S == 1 && Z == 0) | |
2714 | { | |
4b7f6baa | 2715 | OUTS (outf, dregs (reg)); |
086134ec | 2716 | OUTS (outf, " = "); |
4b7f6baa CM |
2717 | OUTS (outf, imm16 (hword)); |
2718 | OUTS (outf, " (X)"); | |
4b7f6baa CM |
2719 | } |
2720 | else if (H == 0 && S == 1 && Z == 0) | |
602427c4 | 2721 | { |
4b7f6baa | 2722 | OUTS (outf, regs (reg, grp)); |
086134ec | 2723 | OUTS (outf, " = "); |
4b7f6baa CM |
2724 | OUTS (outf, imm16 (hword)); |
2725 | OUTS (outf, " (X)"); | |
4b7f6baa CM |
2726 | } |
2727 | else if (H == 0 && S == 0 && Z == 1) | |
2728 | { | |
4b7f6baa | 2729 | OUTS (outf, regs (reg, grp)); |
086134ec BS |
2730 | OUTS (outf, " = "); |
2731 | OUTS (outf, uimm16 (hword)); | |
2732 | OUTS (outf, " (Z)"); | |
4b7f6baa CM |
2733 | } |
2734 | else if (H == 0 && S == 0 && Z == 0) | |
2735 | { | |
4b7f6baa | 2736 | OUTS (outf, regs_lo (reg, grp)); |
086134ec | 2737 | OUTS (outf, " = "); |
b21c9cb4 | 2738 | OUTS (outf, uimm16 (hword)); |
4b7f6baa CM |
2739 | } |
2740 | else if (H == 1 && S == 0 && Z == 0) | |
2741 | { | |
4b7f6baa | 2742 | OUTS (outf, regs_hi (reg, grp)); |
086134ec | 2743 | OUTS (outf, " = "); |
b21c9cb4 | 2744 | OUTS (outf, uimm16 (hword)); |
4b7f6baa CM |
2745 | } |
2746 | else | |
b7d48530 NC |
2747 | return 0; |
2748 | ||
b21c9cb4 | 2749 | /* And we print out the 32-bit value if it is a pointer. */ |
086134ec | 2750 | if (S == 0 && Z == 0) |
b21c9cb4 | 2751 | { |
086134ec BS |
2752 | OUTS (outf, ";\t\t/* ("); |
2753 | OUTS (outf, imm16d (hword)); | |
2754 | OUTS (outf, ")\t"); | |
2755 | ||
b21c9cb4 | 2756 | /* If it is an MMR, don't print the symbol. */ |
086134ec BS |
2757 | if (*pval < 0xFFC00000 && grp == 1) |
2758 | { | |
2759 | OUTS (outf, regs (reg, grp)); | |
2760 | OUTS (outf, "=0x"); | |
2761 | OUTS (outf, huimm32e (*pval)); | |
2762 | } | |
b21c9cb4 | 2763 | else |
086134ec BS |
2764 | { |
2765 | OUTS (outf, regs (reg, grp)); | |
2766 | OUTS (outf, "=0x"); | |
2767 | OUTS (outf, huimm32e (*pval)); | |
2768 | OUTS (outf, "("); | |
2769 | OUTS (outf, imm32 (*pval)); | |
2770 | OUTS (outf, ")"); | |
2771 | } | |
b21c9cb4 BS |
2772 | |
2773 | OUTS (outf, " */"); | |
086134ec BS |
2774 | comment = 1; |
2775 | } | |
2776 | if (S == 1 || Z == 1) | |
2777 | { | |
602427c4 MF |
2778 | OUTS (outf, ";\t\t/*\t\t"); |
2779 | OUTS (outf, regs (reg, grp)); | |
2780 | OUTS (outf, "=0x"); | |
2781 | OUTS (outf, huimm32e (*pval)); | |
2782 | OUTS (outf, "("); | |
2783 | OUTS (outf, imm32 (*pval)); | |
2784 | OUTS (outf, ") */"); | |
2785 | comment = 1; | |
b21c9cb4 | 2786 | } |
b7d48530 | 2787 | return 4; |
4b7f6baa CM |
2788 | } |
2789 | ||
2790 | static int | |
2791 | decode_CALLa_0 (TIword iw0, TIword iw1, bfd_vma pc, disassemble_info *outf) | |
2792 | { | |
b7d48530 NC |
2793 | /* CALLa |
2794 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2795 | | 1 | 1 | 1 | 0 | 0 | 0 | 1 |.S.|.msw...........................| | |
2796 | |.lsw...........................................................| | |
2797 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2798 | int S = ((iw0 >> (CALLa_S_bits - 16)) & CALLa_S_mask); |
2799 | int lsw = ((iw1 >> 0) & 0xffff); | |
2800 | int msw = ((iw0 >> 0) & 0xff); | |
2801 | ||
219b747a MF |
2802 | if (parallel) |
2803 | return 0; | |
2804 | ||
4b7f6baa | 2805 | if (S == 1) |
086134ec | 2806 | OUTS (outf, "CALL 0x"); |
4b7f6baa | 2807 | else if (S == 0) |
086134ec | 2808 | OUTS (outf, "JUMP.L 0x"); |
4b7f6baa | 2809 | else |
b7d48530 NC |
2810 | return 0; |
2811 | ||
2812 | OUTS (outf, pcrel24 (((msw) << 16) | (lsw))); | |
2813 | return 4; | |
4b7f6baa CM |
2814 | } |
2815 | ||
2816 | static int | |
2817 | decode_LDSTidxI_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
2818 | { | |
b7d48530 NC |
2819 | /* LDSTidxI |
2820 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2821 | | 1 | 1 | 1 | 0 | 0 | 1 |.W.|.Z.|.sz....|.ptr.......|.reg.......| | |
2822 | |.offset........................................................| | |
2823 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2824 | int Z = ((iw0 >> (LDSTidxI_Z_bits - 16)) & LDSTidxI_Z_mask); |
2825 | int W = ((iw0 >> (LDSTidxI_W_bits - 16)) & LDSTidxI_W_mask); | |
2826 | int sz = ((iw0 >> (LDSTidxI_sz_bits - 16)) & LDSTidxI_sz_mask); | |
2827 | int reg = ((iw0 >> (LDSTidxI_reg_bits - 16)) & LDSTidxI_reg_mask); | |
2828 | int ptr = ((iw0 >> (LDSTidxI_ptr_bits - 16)) & LDSTidxI_ptr_mask); | |
2829 | int offset = ((iw1 >> LDSTidxI_offset_bits) & LDSTidxI_offset_mask); | |
2830 | ||
2831 | if (W == 0 && sz == 0 && Z == 0) | |
2832 | { | |
4b7f6baa | 2833 | OUTS (outf, dregs (reg)); |
086134ec | 2834 | OUTS (outf, " = ["); |
4b7f6baa | 2835 | OUTS (outf, pregs (ptr)); |
086134ec | 2836 | OUTS (outf, " + "); |
4b7f6baa CM |
2837 | OUTS (outf, imm16s4 (offset)); |
2838 | OUTS (outf, "]"); | |
4b7f6baa CM |
2839 | } |
2840 | else if (W == 0 && sz == 0 && Z == 1) | |
2841 | { | |
4b7f6baa | 2842 | OUTS (outf, pregs (reg)); |
086134ec | 2843 | OUTS (outf, " = ["); |
4b7f6baa | 2844 | OUTS (outf, pregs (ptr)); |
086134ec | 2845 | OUTS (outf, " + "); |
4b7f6baa CM |
2846 | OUTS (outf, imm16s4 (offset)); |
2847 | OUTS (outf, "]"); | |
4b7f6baa CM |
2848 | } |
2849 | else if (W == 0 && sz == 1 && Z == 0) | |
2850 | { | |
4b7f6baa | 2851 | OUTS (outf, dregs (reg)); |
086134ec | 2852 | OUTS (outf, " = W["); |
4b7f6baa | 2853 | OUTS (outf, pregs (ptr)); |
086134ec | 2854 | OUTS (outf, " + "); |
4b7f6baa CM |
2855 | OUTS (outf, imm16s2 (offset)); |
2856 | OUTS (outf, "] (Z)"); | |
4b7f6baa CM |
2857 | } |
2858 | else if (W == 0 && sz == 1 && Z == 1) | |
2859 | { | |
4b7f6baa | 2860 | OUTS (outf, dregs (reg)); |
086134ec | 2861 | OUTS (outf, " = W["); |
4b7f6baa | 2862 | OUTS (outf, pregs (ptr)); |
086134ec | 2863 | OUTS (outf, " + "); |
4b7f6baa | 2864 | OUTS (outf, imm16s2 (offset)); |
086134ec | 2865 | OUTS (outf, "] (X)"); |
4b7f6baa CM |
2866 | } |
2867 | else if (W == 0 && sz == 2 && Z == 0) | |
2868 | { | |
4b7f6baa | 2869 | OUTS (outf, dregs (reg)); |
086134ec | 2870 | OUTS (outf, " = B["); |
4b7f6baa | 2871 | OUTS (outf, pregs (ptr)); |
086134ec | 2872 | OUTS (outf, " + "); |
4b7f6baa CM |
2873 | OUTS (outf, imm16 (offset)); |
2874 | OUTS (outf, "] (Z)"); | |
4b7f6baa CM |
2875 | } |
2876 | else if (W == 0 && sz == 2 && Z == 1) | |
2877 | { | |
4b7f6baa | 2878 | OUTS (outf, dregs (reg)); |
086134ec | 2879 | OUTS (outf, " = B["); |
4b7f6baa | 2880 | OUTS (outf, pregs (ptr)); |
086134ec | 2881 | OUTS (outf, " + "); |
4b7f6baa | 2882 | OUTS (outf, imm16 (offset)); |
086134ec | 2883 | OUTS (outf, "] (X)"); |
4b7f6baa CM |
2884 | } |
2885 | else if (W == 1 && sz == 0 && Z == 0) | |
2886 | { | |
4b7f6baa CM |
2887 | OUTS (outf, "["); |
2888 | OUTS (outf, pregs (ptr)); | |
086134ec | 2889 | OUTS (outf, " + "); |
4b7f6baa | 2890 | OUTS (outf, imm16s4 (offset)); |
086134ec | 2891 | OUTS (outf, "] = "); |
4b7f6baa | 2892 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2893 | } |
2894 | else if (W == 1 && sz == 0 && Z == 1) | |
2895 | { | |
4b7f6baa CM |
2896 | OUTS (outf, "["); |
2897 | OUTS (outf, pregs (ptr)); | |
086134ec | 2898 | OUTS (outf, " + "); |
4b7f6baa | 2899 | OUTS (outf, imm16s4 (offset)); |
086134ec | 2900 | OUTS (outf, "] = "); |
4b7f6baa | 2901 | OUTS (outf, pregs (reg)); |
4b7f6baa CM |
2902 | } |
2903 | else if (W == 1 && sz == 1 && Z == 0) | |
2904 | { | |
4b7f6baa CM |
2905 | OUTS (outf, "W["); |
2906 | OUTS (outf, pregs (ptr)); | |
086134ec | 2907 | OUTS (outf, " + "); |
4b7f6baa | 2908 | OUTS (outf, imm16s2 (offset)); |
086134ec | 2909 | OUTS (outf, "] = "); |
4b7f6baa | 2910 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2911 | } |
2912 | else if (W == 1 && sz == 2 && Z == 0) | |
2913 | { | |
4b7f6baa CM |
2914 | OUTS (outf, "B["); |
2915 | OUTS (outf, pregs (ptr)); | |
086134ec | 2916 | OUTS (outf, " + "); |
4b7f6baa | 2917 | OUTS (outf, imm16 (offset)); |
086134ec | 2918 | OUTS (outf, "] = "); |
4b7f6baa | 2919 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
2920 | } |
2921 | else | |
b7d48530 NC |
2922 | return 0; |
2923 | ||
2924 | return 4; | |
4b7f6baa CM |
2925 | } |
2926 | ||
2927 | static int | |
2928 | decode_linkage_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
2929 | { | |
b7d48530 NC |
2930 | /* linkage |
2931 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2932 | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |.R.| | |
2933 | |.framesize.....................................................| | |
2934 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
2935 | int R = ((iw0 >> (Linkage_R_bits - 16)) & Linkage_R_mask); |
2936 | int framesize = ((iw1 >> Linkage_framesize_bits) & Linkage_framesize_mask); | |
2937 | ||
219b747a MF |
2938 | if (parallel) |
2939 | return 0; | |
2940 | ||
4b7f6baa CM |
2941 | if (R == 0) |
2942 | { | |
4b7f6baa CM |
2943 | OUTS (outf, "LINK "); |
2944 | OUTS (outf, uimm16s4 (framesize)); | |
086134ec BS |
2945 | OUTS (outf, ";\t\t/* ("); |
2946 | OUTS (outf, uimm16s4d (framesize)); | |
2947 | OUTS (outf, ") */"); | |
2948 | comment = 1; | |
4b7f6baa CM |
2949 | } |
2950 | else if (R == 1) | |
b7d48530 | 2951 | OUTS (outf, "UNLINK"); |
4b7f6baa | 2952 | else |
b7d48530 NC |
2953 | return 0; |
2954 | ||
2955 | return 4; | |
4b7f6baa CM |
2956 | } |
2957 | ||
2958 | static int | |
2959 | decode_dsp32mac_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
2960 | { | |
b7d48530 NC |
2961 | /* dsp32mac |
2962 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
2963 | | 1 | 1 | 0 | 0 |.M.| 0 | 0 |.mmod..........|.MM|.P.|.w1|.op1...| | |
2964 | |.h01|.h11|.w0|.op0...|.h00|.h10|.dst.......|.src0......|.src1..| | |
2965 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
2966 | int op1 = ((iw0 >> (DSP32Mac_op1_bits - 16)) & DSP32Mac_op1_mask); | |
2967 | int w1 = ((iw0 >> (DSP32Mac_w1_bits - 16)) & DSP32Mac_w1_mask); | |
2968 | int P = ((iw0 >> (DSP32Mac_p_bits - 16)) & DSP32Mac_p_mask); | |
2969 | int MM = ((iw0 >> (DSP32Mac_MM_bits - 16)) & DSP32Mac_MM_mask); | |
4b7f6baa | 2970 | int mmod = ((iw0 >> (DSP32Mac_mmod_bits - 16)) & DSP32Mac_mmod_mask); |
b7d48530 | 2971 | int w0 = ((iw1 >> DSP32Mac_w0_bits) & DSP32Mac_w0_mask); |
4b7f6baa CM |
2972 | int src0 = ((iw1 >> DSP32Mac_src0_bits) & DSP32Mac_src0_mask); |
2973 | int src1 = ((iw1 >> DSP32Mac_src1_bits) & DSP32Mac_src1_mask); | |
b7d48530 NC |
2974 | int dst = ((iw1 >> DSP32Mac_dst_bits) & DSP32Mac_dst_mask); |
2975 | int h10 = ((iw1 >> DSP32Mac_h10_bits) & DSP32Mac_h10_mask); | |
2976 | int h00 = ((iw1 >> DSP32Mac_h00_bits) & DSP32Mac_h00_mask); | |
2977 | int op0 = ((iw1 >> DSP32Mac_op0_bits) & DSP32Mac_op0_mask); | |
2978 | int h11 = ((iw1 >> DSP32Mac_h11_bits) & DSP32Mac_h11_mask); | |
2979 | int h01 = ((iw1 >> DSP32Mac_h01_bits) & DSP32Mac_h01_mask); | |
4b7f6baa CM |
2980 | |
2981 | if (w0 == 0 && w1 == 0 && op1 == 3 && op0 == 3) | |
2982 | return 0; | |
2983 | ||
2984 | if (op1 == 3 && MM) | |
2985 | return 0; | |
2986 | ||
2987 | if ((w1 || w0) && mmod == M_W32) | |
2988 | return 0; | |
2989 | ||
ee171c8f | 2990 | if (((1 << mmod) & (P ? 0x131b : 0x1b5f)) == 0) |
4b7f6baa CM |
2991 | return 0; |
2992 | ||
2993 | if (w1 == 1 || op1 != 3) | |
2994 | { | |
2995 | if (w1) | |
2996 | OUTS (outf, P ? dregs (dst + 1) : dregs_hi (dst)); | |
2997 | ||
2998 | if (op1 == 3) | |
2999 | OUTS (outf, " = A1"); | |
3000 | else | |
3001 | { | |
3002 | if (w1) | |
3003 | OUTS (outf, " = ("); | |
3004 | decode_macfunc (1, op1, h01, h11, src0, src1, outf); | |
3005 | if (w1) | |
3006 | OUTS (outf, ")"); | |
3007 | } | |
3008 | ||
3009 | if (w0 == 1 || op0 != 3) | |
3010 | { | |
3011 | if (MM) | |
3012 | OUTS (outf, " (M)"); | |
4b7f6baa CM |
3013 | OUTS (outf, ", "); |
3014 | } | |
3015 | } | |
3016 | ||
3017 | if (w0 == 1 || op0 != 3) | |
3018 | { | |
67171547 MF |
3019 | /* Clear MM option since it only matters for MAC1, and if we made |
3020 | it this far, we've already shown it or we want to ignore it. */ | |
3021 | MM = 0; | |
3022 | ||
4b7f6baa CM |
3023 | if (w0) |
3024 | OUTS (outf, P ? dregs (dst) : dregs_lo (dst)); | |
3025 | ||
3026 | if (op0 == 3) | |
3027 | OUTS (outf, " = A0"); | |
3028 | else | |
3029 | { | |
3030 | if (w0) | |
3031 | OUTS (outf, " = ("); | |
3032 | decode_macfunc (0, op0, h00, h10, src0, src1, outf); | |
3033 | if (w0) | |
3034 | OUTS (outf, ")"); | |
3035 | } | |
3036 | } | |
3037 | ||
3038 | decode_optmode (mmod, MM, outf); | |
3039 | ||
3040 | return 4; | |
3041 | } | |
3042 | ||
3043 | static int | |
3044 | decode_dsp32mult_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
3045 | { | |
b7d48530 NC |
3046 | /* dsp32mult |
3047 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
3048 | | 1 | 1 | 0 | 0 |.M.| 0 | 1 |.mmod..........|.MM|.P.|.w1|.op1...| | |
3049 | |.h01|.h11|.w0|.op0...|.h00|.h10|.dst.......|.src0......|.src1..| | |
3050 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
3051 | int w1 = ((iw0 >> (DSP32Mac_w1_bits - 16)) & DSP32Mac_w1_mask); | |
3052 | int P = ((iw0 >> (DSP32Mac_p_bits - 16)) & DSP32Mac_p_mask); | |
3053 | int MM = ((iw0 >> (DSP32Mac_MM_bits - 16)) & DSP32Mac_MM_mask); | |
4b7f6baa | 3054 | int mmod = ((iw0 >> (DSP32Mac_mmod_bits - 16)) & DSP32Mac_mmod_mask); |
b7d48530 | 3055 | int w0 = ((iw1 >> DSP32Mac_w0_bits) & DSP32Mac_w0_mask); |
4b7f6baa CM |
3056 | int src0 = ((iw1 >> DSP32Mac_src0_bits) & DSP32Mac_src0_mask); |
3057 | int src1 = ((iw1 >> DSP32Mac_src1_bits) & DSP32Mac_src1_mask); | |
b7d48530 NC |
3058 | int dst = ((iw1 >> DSP32Mac_dst_bits) & DSP32Mac_dst_mask); |
3059 | int h10 = ((iw1 >> DSP32Mac_h10_bits) & DSP32Mac_h10_mask); | |
3060 | int h00 = ((iw1 >> DSP32Mac_h00_bits) & DSP32Mac_h00_mask); | |
3061 | int h11 = ((iw1 >> DSP32Mac_h11_bits) & DSP32Mac_h11_mask); | |
3062 | int h01 = ((iw1 >> DSP32Mac_h01_bits) & DSP32Mac_h01_mask); | |
4b7f6baa CM |
3063 | |
3064 | if (w1 == 0 && w0 == 0) | |
3065 | return 0; | |
b7d48530 | 3066 | |
4b7f6baa CM |
3067 | if (((1 << mmod) & (P ? 0x313 : 0x1b57)) == 0) |
3068 | return 0; | |
b7d48530 | 3069 | |
4b7f6baa CM |
3070 | if (w1) |
3071 | { | |
4db66394 | 3072 | OUTS (outf, P ? dregs (dst + 1) : dregs_hi (dst)); |
4b7f6baa CM |
3073 | OUTS (outf, " = "); |
3074 | decode_multfunc (h01, h11, src0, src1, outf); | |
3075 | ||
3076 | if (w0) | |
3077 | { | |
3078 | if (MM) | |
3079 | OUTS (outf, " (M)"); | |
3080 | MM = 0; | |
3081 | OUTS (outf, ", "); | |
3082 | } | |
3083 | } | |
3084 | ||
3085 | if (w0) | |
3086 | { | |
4db66394 | 3087 | OUTS (outf, P ? dregs (dst) : dregs_lo (dst)); |
4b7f6baa CM |
3088 | OUTS (outf, " = "); |
3089 | decode_multfunc (h00, h10, src0, src1, outf); | |
3090 | } | |
3091 | ||
3092 | decode_optmode (mmod, MM, outf); | |
3093 | return 4; | |
3094 | } | |
3095 | ||
3096 | static int | |
3097 | decode_dsp32alu_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
3098 | { | |
b7d48530 NC |
3099 | /* dsp32alu |
3100 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
3101 | | 1 | 1 | 0 | 0 |.M.| 1 | 0 | - | - | - |.HL|.aopcde............| | |
3102 | |.aop...|.s.|.x.|.dst0......|.dst1......|.src0......|.src1......| | |
3103 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
3104 | int s = ((iw1 >> DSP32Alu_s_bits) & DSP32Alu_s_mask); |
3105 | int x = ((iw1 >> DSP32Alu_x_bits) & DSP32Alu_x_mask); | |
3106 | int aop = ((iw1 >> DSP32Alu_aop_bits) & DSP32Alu_aop_mask); | |
3107 | int src0 = ((iw1 >> DSP32Alu_src0_bits) & DSP32Alu_src0_mask); | |
3108 | int src1 = ((iw1 >> DSP32Alu_src1_bits) & DSP32Alu_src1_mask); | |
3109 | int dst0 = ((iw1 >> DSP32Alu_dst0_bits) & DSP32Alu_dst0_mask); | |
3110 | int dst1 = ((iw1 >> DSP32Alu_dst1_bits) & DSP32Alu_dst1_mask); | |
3111 | int HL = ((iw0 >> (DSP32Alu_HL_bits - 16)) & DSP32Alu_HL_mask); | |
3112 | int aopcde = ((iw0 >> (DSP32Alu_aopcde_bits - 16)) & DSP32Alu_aopcde_mask); | |
3113 | ||
3114 | if (aop == 0 && aopcde == 9 && HL == 0 && s == 0) | |
3115 | { | |
086134ec | 3116 | OUTS (outf, "A0.L = "); |
4b7f6baa | 3117 | OUTS (outf, dregs_lo (src0)); |
4b7f6baa CM |
3118 | } |
3119 | else if (aop == 2 && aopcde == 9 && HL == 1 && s == 0) | |
3120 | { | |
086134ec | 3121 | OUTS (outf, "A1.H = "); |
4b7f6baa | 3122 | OUTS (outf, dregs_hi (src0)); |
4b7f6baa CM |
3123 | } |
3124 | else if (aop == 2 && aopcde == 9 && HL == 0 && s == 0) | |
3125 | { | |
086134ec | 3126 | OUTS (outf, "A1.L = "); |
4b7f6baa | 3127 | OUTS (outf, dregs_lo (src0)); |
4b7f6baa CM |
3128 | } |
3129 | else if (aop == 0 && aopcde == 9 && HL == 1 && s == 0) | |
3130 | { | |
086134ec | 3131 | OUTS (outf, "A0.H = "); |
4b7f6baa | 3132 | OUTS (outf, dregs_hi (src0)); |
4b7f6baa CM |
3133 | } |
3134 | else if (x == 1 && HL == 1 && aop == 3 && aopcde == 5) | |
3135 | { | |
4b7f6baa | 3136 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3137 | OUTS (outf, " = "); |
4b7f6baa | 3138 | OUTS (outf, dregs (src0)); |
086134ec | 3139 | OUTS (outf, " - "); |
4b7f6baa | 3140 | OUTS (outf, dregs (src1)); |
086134ec | 3141 | OUTS (outf, " (RND20)"); |
4b7f6baa CM |
3142 | } |
3143 | else if (x == 1 && HL == 1 && aop == 2 && aopcde == 5) | |
3144 | { | |
4b7f6baa | 3145 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3146 | OUTS (outf, " = "); |
4b7f6baa | 3147 | OUTS (outf, dregs (src0)); |
086134ec | 3148 | OUTS (outf, " + "); |
4b7f6baa | 3149 | OUTS (outf, dregs (src1)); |
086134ec | 3150 | OUTS (outf, " (RND20)"); |
4b7f6baa CM |
3151 | } |
3152 | else if (x == 0 && HL == 0 && aop == 1 && aopcde == 5) | |
3153 | { | |
4b7f6baa | 3154 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3155 | OUTS (outf, " = "); |
4b7f6baa | 3156 | OUTS (outf, dregs (src0)); |
086134ec | 3157 | OUTS (outf, " - "); |
4b7f6baa | 3158 | OUTS (outf, dregs (src1)); |
086134ec | 3159 | OUTS (outf, " (RND12)"); |
4b7f6baa CM |
3160 | } |
3161 | else if (x == 0 && HL == 0 && aop == 0 && aopcde == 5) | |
3162 | { | |
4b7f6baa | 3163 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3164 | OUTS (outf, " = "); |
4b7f6baa | 3165 | OUTS (outf, dregs (src0)); |
086134ec | 3166 | OUTS (outf, " + "); |
4b7f6baa | 3167 | OUTS (outf, dregs (src1)); |
086134ec | 3168 | OUTS (outf, " (RND12)"); |
4b7f6baa CM |
3169 | } |
3170 | else if (x == 1 && HL == 0 && aop == 3 && aopcde == 5) | |
3171 | { | |
4b7f6baa | 3172 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3173 | OUTS (outf, " = "); |
4b7f6baa | 3174 | OUTS (outf, dregs (src0)); |
086134ec | 3175 | OUTS (outf, " - "); |
4b7f6baa | 3176 | OUTS (outf, dregs (src1)); |
086134ec | 3177 | OUTS (outf, " (RND20)"); |
4b7f6baa CM |
3178 | } |
3179 | else if (x == 0 && HL == 1 && aop == 0 && aopcde == 5) | |
3180 | { | |
4b7f6baa | 3181 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3182 | OUTS (outf, " = "); |
4b7f6baa | 3183 | OUTS (outf, dregs (src0)); |
086134ec | 3184 | OUTS (outf, " + "); |
4b7f6baa | 3185 | OUTS (outf, dregs (src1)); |
086134ec | 3186 | OUTS (outf, " (RND12)"); |
4b7f6baa CM |
3187 | } |
3188 | else if (x == 1 && HL == 0 && aop == 2 && aopcde == 5) | |
3189 | { | |
4b7f6baa | 3190 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3191 | OUTS (outf, " = "); |
4b7f6baa | 3192 | OUTS (outf, dregs (src0)); |
086134ec | 3193 | OUTS (outf, " + "); |
4b7f6baa | 3194 | OUTS (outf, dregs (src1)); |
086134ec | 3195 | OUTS (outf, " (RND20)"); |
4b7f6baa CM |
3196 | } |
3197 | else if (x == 0 && HL == 1 && aop == 1 && aopcde == 5) | |
3198 | { | |
4b7f6baa | 3199 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3200 | OUTS (outf, " = "); |
4b7f6baa | 3201 | OUTS (outf, dregs (src0)); |
086134ec | 3202 | OUTS (outf, " - "); |
4b7f6baa | 3203 | OUTS (outf, dregs (src1)); |
086134ec | 3204 | OUTS (outf, " (RND12)"); |
4b7f6baa CM |
3205 | } |
3206 | else if (HL == 1 && aop == 0 && aopcde == 2) | |
3207 | { | |
4b7f6baa | 3208 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3209 | OUTS (outf, " = "); |
4b7f6baa | 3210 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3211 | OUTS (outf, " + "); |
4b7f6baa | 3212 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa | 3213 | amod1 (s, x, outf); |
4b7f6baa CM |
3214 | } |
3215 | else if (HL == 1 && aop == 1 && aopcde == 2) | |
3216 | { | |
4b7f6baa | 3217 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3218 | OUTS (outf, " = "); |
4b7f6baa | 3219 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3220 | OUTS (outf, " + "); |
4b7f6baa | 3221 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa | 3222 | amod1 (s, x, outf); |
4b7f6baa CM |
3223 | } |
3224 | else if (HL == 1 && aop == 2 && aopcde == 2) | |
3225 | { | |
4b7f6baa | 3226 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3227 | OUTS (outf, " = "); |
4b7f6baa | 3228 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3229 | OUTS (outf, " + "); |
4b7f6baa | 3230 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa | 3231 | amod1 (s, x, outf); |
4b7f6baa CM |
3232 | } |
3233 | else if (HL == 1 && aop == 3 && aopcde == 2) | |
3234 | { | |
4b7f6baa | 3235 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3236 | OUTS (outf, " = "); |
4b7f6baa | 3237 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3238 | OUTS (outf, " + "); |
4b7f6baa | 3239 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa | 3240 | amod1 (s, x, outf); |
4b7f6baa CM |
3241 | } |
3242 | else if (HL == 0 && aop == 0 && aopcde == 3) | |
3243 | { | |
4b7f6baa | 3244 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3245 | OUTS (outf, " = "); |
4b7f6baa | 3246 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3247 | OUTS (outf, " - "); |
4b7f6baa | 3248 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa | 3249 | amod1 (s, x, outf); |
4b7f6baa CM |
3250 | } |
3251 | else if (HL == 0 && aop == 1 && aopcde == 3) | |
3252 | { | |
4b7f6baa | 3253 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3254 | OUTS (outf, " = "); |
4b7f6baa | 3255 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3256 | OUTS (outf, " - "); |
4b7f6baa | 3257 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa | 3258 | amod1 (s, x, outf); |
4b7f6baa CM |
3259 | } |
3260 | else if (HL == 0 && aop == 3 && aopcde == 2) | |
3261 | { | |
4b7f6baa | 3262 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3263 | OUTS (outf, " = "); |
4b7f6baa | 3264 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3265 | OUTS (outf, " + "); |
4b7f6baa | 3266 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa | 3267 | amod1 (s, x, outf); |
4b7f6baa CM |
3268 | } |
3269 | else if (HL == 1 && aop == 0 && aopcde == 3) | |
3270 | { | |
4b7f6baa | 3271 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3272 | OUTS (outf, " = "); |
4b7f6baa | 3273 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3274 | OUTS (outf, " - "); |
4b7f6baa | 3275 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa | 3276 | amod1 (s, x, outf); |
4b7f6baa CM |
3277 | } |
3278 | else if (HL == 1 && aop == 1 && aopcde == 3) | |
3279 | { | |
4b7f6baa | 3280 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3281 | OUTS (outf, " = "); |
4b7f6baa | 3282 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3283 | OUTS (outf, " - "); |
4b7f6baa | 3284 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa | 3285 | amod1 (s, x, outf); |
4b7f6baa CM |
3286 | } |
3287 | else if (HL == 1 && aop == 2 && aopcde == 3) | |
3288 | { | |
4b7f6baa | 3289 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3290 | OUTS (outf, " = "); |
4b7f6baa | 3291 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3292 | OUTS (outf, " - "); |
4b7f6baa | 3293 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa | 3294 | amod1 (s, x, outf); |
4b7f6baa CM |
3295 | } |
3296 | else if (HL == 1 && aop == 3 && aopcde == 3) | |
3297 | { | |
4b7f6baa | 3298 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3299 | OUTS (outf, " = "); |
4b7f6baa | 3300 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3301 | OUTS (outf, " - "); |
4b7f6baa | 3302 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa | 3303 | amod1 (s, x, outf); |
4b7f6baa CM |
3304 | } |
3305 | else if (HL == 0 && aop == 2 && aopcde == 2) | |
3306 | { | |
4b7f6baa | 3307 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3308 | OUTS (outf, " = "); |
4b7f6baa | 3309 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3310 | OUTS (outf, " + "); |
4b7f6baa | 3311 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa | 3312 | amod1 (s, x, outf); |
4b7f6baa CM |
3313 | } |
3314 | else if (HL == 0 && aop == 1 && aopcde == 2) | |
3315 | { | |
4b7f6baa | 3316 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3317 | OUTS (outf, " = "); |
4b7f6baa | 3318 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3319 | OUTS (outf, " + "); |
4b7f6baa | 3320 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa | 3321 | amod1 (s, x, outf); |
4b7f6baa CM |
3322 | } |
3323 | else if (HL == 0 && aop == 2 && aopcde == 3) | |
3324 | { | |
4b7f6baa | 3325 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3326 | OUTS (outf, " = "); |
4b7f6baa | 3327 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3328 | OUTS (outf, " - "); |
4b7f6baa | 3329 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa | 3330 | amod1 (s, x, outf); |
4b7f6baa CM |
3331 | } |
3332 | else if (HL == 0 && aop == 3 && aopcde == 3) | |
3333 | { | |
4b7f6baa | 3334 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3335 | OUTS (outf, " = "); |
4b7f6baa | 3336 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3337 | OUTS (outf, " - "); |
4b7f6baa | 3338 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa | 3339 | amod1 (s, x, outf); |
4b7f6baa CM |
3340 | } |
3341 | else if (HL == 0 && aop == 0 && aopcde == 2) | |
3342 | { | |
4b7f6baa | 3343 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3344 | OUTS (outf, " = "); |
4b7f6baa | 3345 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3346 | OUTS (outf, " + "); |
4b7f6baa | 3347 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa | 3348 | amod1 (s, x, outf); |
4b7f6baa CM |
3349 | } |
3350 | else if (aop == 0 && aopcde == 9 && s == 1) | |
3351 | { | |
086134ec | 3352 | OUTS (outf, "A0 = "); |
4b7f6baa | 3353 | OUTS (outf, dregs (src0)); |
4b7f6baa CM |
3354 | } |
3355 | else if (aop == 3 && aopcde == 11 && s == 0) | |
086134ec | 3356 | OUTS (outf, "A0 -= A1"); |
b7d48530 | 3357 | |
4b7f6baa | 3358 | else if (aop == 3 && aopcde == 11 && s == 1) |
086134ec | 3359 | OUTS (outf, "A0 -= A1 (W32)"); |
b7d48530 | 3360 | |
4b7f6baa CM |
3361 | else if (aop == 1 && aopcde == 22 && HL == 1) |
3362 | { | |
4b7f6baa | 3363 | OUTS (outf, dregs (dst0)); |
086134ec | 3364 | OUTS (outf, " = BYTEOP2P ("); |
4b7f6baa CM |
3365 | OUTS (outf, dregs (src0 + 1)); |
3366 | OUTS (outf, ":"); | |
086134ec BS |
3367 | OUTS (outf, imm5d (src0)); |
3368 | OUTS (outf, ", "); | |
4b7f6baa CM |
3369 | OUTS (outf, dregs (src1 + 1)); |
3370 | OUTS (outf, ":"); | |
086134ec BS |
3371 | OUTS (outf, imm5d (src1)); |
3372 | OUTS (outf, ") (TH"); | |
4b7f6baa CM |
3373 | if (s == 1) |
3374 | OUTS (outf, ", R)"); | |
3375 | else | |
3376 | OUTS (outf, ")"); | |
4b7f6baa CM |
3377 | } |
3378 | else if (aop == 1 && aopcde == 22 && HL == 0) | |
3379 | { | |
4b7f6baa | 3380 | OUTS (outf, dregs (dst0)); |
086134ec | 3381 | OUTS (outf, " = BYTEOP2P ("); |
4b7f6baa CM |
3382 | OUTS (outf, dregs (src0 + 1)); |
3383 | OUTS (outf, ":"); | |
086134ec BS |
3384 | OUTS (outf, imm5d (src0)); |
3385 | OUTS (outf, ", "); | |
4b7f6baa CM |
3386 | OUTS (outf, dregs (src1 + 1)); |
3387 | OUTS (outf, ":"); | |
086134ec BS |
3388 | OUTS (outf, imm5d (src1)); |
3389 | OUTS (outf, ") (TL"); | |
4b7f6baa CM |
3390 | if (s == 1) |
3391 | OUTS (outf, ", R)"); | |
3392 | else | |
3393 | OUTS (outf, ")"); | |
4b7f6baa CM |
3394 | } |
3395 | else if (aop == 0 && aopcde == 22 && HL == 1) | |
3396 | { | |
4b7f6baa | 3397 | OUTS (outf, dregs (dst0)); |
086134ec | 3398 | OUTS (outf, " = BYTEOP2P ("); |
4b7f6baa CM |
3399 | OUTS (outf, dregs (src0 + 1)); |
3400 | OUTS (outf, ":"); | |
086134ec BS |
3401 | OUTS (outf, imm5d (src0)); |
3402 | OUTS (outf, ", "); | |
4b7f6baa CM |
3403 | OUTS (outf, dregs (src1 + 1)); |
3404 | OUTS (outf, ":"); | |
086134ec BS |
3405 | OUTS (outf, imm5d (src1)); |
3406 | OUTS (outf, ") (RNDH"); | |
4b7f6baa CM |
3407 | if (s == 1) |
3408 | OUTS (outf, ", R)"); | |
3409 | else | |
3410 | OUTS (outf, ")"); | |
4b7f6baa CM |
3411 | } |
3412 | else if (aop == 0 && aopcde == 22 && HL == 0) | |
3413 | { | |
4b7f6baa | 3414 | OUTS (outf, dregs (dst0)); |
086134ec | 3415 | OUTS (outf, " = BYTEOP2P ("); |
4b7f6baa CM |
3416 | OUTS (outf, dregs (src0 + 1)); |
3417 | OUTS (outf, ":"); | |
086134ec BS |
3418 | OUTS (outf, imm5d (src0)); |
3419 | OUTS (outf, ", "); | |
4b7f6baa CM |
3420 | OUTS (outf, dregs (src1 + 1)); |
3421 | OUTS (outf, ":"); | |
086134ec BS |
3422 | OUTS (outf, imm5d (src1)); |
3423 | OUTS (outf, ") (RNDL"); | |
4b7f6baa CM |
3424 | if (s == 1) |
3425 | OUTS (outf, ", R)"); | |
3426 | else | |
3427 | OUTS (outf, ")"); | |
4b7f6baa CM |
3428 | } |
3429 | else if (aop == 0 && s == 0 && aopcde == 8) | |
086134ec | 3430 | OUTS (outf, "A0 = 0"); |
b7d48530 | 3431 | |
4b7f6baa | 3432 | else if (aop == 0 && s == 1 && aopcde == 8) |
086134ec | 3433 | OUTS (outf, "A0 = A0 (S)"); |
b7d48530 | 3434 | |
4b7f6baa | 3435 | else if (aop == 1 && s == 0 && aopcde == 8) |
086134ec | 3436 | OUTS (outf, "A1 = 0"); |
b7d48530 | 3437 | |
4b7f6baa | 3438 | else if (aop == 1 && s == 1 && aopcde == 8) |
086134ec | 3439 | OUTS (outf, "A1 = A1 (S)"); |
b7d48530 | 3440 | |
4b7f6baa | 3441 | else if (aop == 2 && s == 0 && aopcde == 8) |
086134ec | 3442 | OUTS (outf, "A1 = A0 = 0"); |
b7d48530 | 3443 | |
4b7f6baa | 3444 | else if (aop == 2 && s == 1 && aopcde == 8) |
086134ec | 3445 | OUTS (outf, "A1 = A1 (S), A0 = A0 (S)"); |
b7d48530 | 3446 | |
4b7f6baa | 3447 | else if (aop == 3 && s == 0 && aopcde == 8) |
086134ec | 3448 | OUTS (outf, "A0 = A1"); |
b7d48530 | 3449 | |
4b7f6baa | 3450 | else if (aop == 3 && s == 1 && aopcde == 8) |
086134ec | 3451 | OUTS (outf, "A1 = A0"); |
b7d48530 | 3452 | |
4b7f6baa CM |
3453 | else if (aop == 1 && aopcde == 9 && s == 0) |
3454 | { | |
086134ec | 3455 | OUTS (outf, "A0.X = "); |
4b7f6baa | 3456 | OUTS (outf, dregs_lo (src0)); |
4b7f6baa CM |
3457 | } |
3458 | else if (aop == 1 && HL == 0 && aopcde == 11) | |
3459 | { | |
4b7f6baa | 3460 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3461 | OUTS (outf, " = (A0 += A1)"); |
4b7f6baa CM |
3462 | } |
3463 | else if (aop == 3 && HL == 0 && aopcde == 16) | |
13c02f06 | 3464 | OUTS (outf, "A1 = ABS A1, A0 = ABS A0"); |
b7d48530 | 3465 | |
4b7f6baa CM |
3466 | else if (aop == 0 && aopcde == 23 && HL == 1) |
3467 | { | |
4b7f6baa | 3468 | OUTS (outf, dregs (dst0)); |
086134ec | 3469 | OUTS (outf, " = BYTEOP3P ("); |
4b7f6baa CM |
3470 | OUTS (outf, dregs (src0 + 1)); |
3471 | OUTS (outf, ":"); | |
086134ec BS |
3472 | OUTS (outf, imm5d (src0)); |
3473 | OUTS (outf, ", "); | |
4b7f6baa CM |
3474 | OUTS (outf, dregs (src1 + 1)); |
3475 | OUTS (outf, ":"); | |
086134ec BS |
3476 | OUTS (outf, imm5d (src1)); |
3477 | OUTS (outf, ") (HI"); | |
4b7f6baa CM |
3478 | if (s == 1) |
3479 | OUTS (outf, ", R)"); | |
3480 | else | |
3481 | OUTS (outf, ")"); | |
4b7f6baa CM |
3482 | } |
3483 | else if (aop == 3 && aopcde == 9 && s == 0) | |
3484 | { | |
086134ec | 3485 | OUTS (outf, "A1.X = "); |
4b7f6baa | 3486 | OUTS (outf, dregs_lo (src0)); |
4b7f6baa CM |
3487 | } |
3488 | else if (aop == 1 && HL == 1 && aopcde == 16) | |
086134ec | 3489 | OUTS (outf, "A1 = ABS A1"); |
b7d48530 | 3490 | |
4b7f6baa | 3491 | else if (aop == 0 && HL == 1 && aopcde == 16) |
086134ec | 3492 | OUTS (outf, "A1 = ABS A0"); |
b7d48530 | 3493 | |
4b7f6baa CM |
3494 | else if (aop == 2 && aopcde == 9 && s == 1) |
3495 | { | |
086134ec | 3496 | OUTS (outf, "A1 = "); |
4b7f6baa | 3497 | OUTS (outf, dregs (src0)); |
4b7f6baa CM |
3498 | } |
3499 | else if (HL == 0 && aop == 3 && aopcde == 12) | |
3500 | { | |
4b7f6baa | 3501 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3502 | OUTS (outf, " = "); |
4b7f6baa | 3503 | OUTS (outf, dregs (src0)); |
086134ec | 3504 | OUTS (outf, " (RND)"); |
4b7f6baa CM |
3505 | } |
3506 | else if (aop == 1 && HL == 0 && aopcde == 16) | |
086134ec | 3507 | OUTS (outf, "A0 = ABS A1"); |
b7d48530 | 3508 | |
4b7f6baa | 3509 | else if (aop == 0 && HL == 0 && aopcde == 16) |
086134ec | 3510 | OUTS (outf, "A0 = ABS A0"); |
b7d48530 | 3511 | |
4b7f6baa CM |
3512 | else if (aop == 3 && HL == 0 && aopcde == 15) |
3513 | { | |
4b7f6baa | 3514 | OUTS (outf, dregs (dst0)); |
086134ec | 3515 | OUTS (outf, " = -"); |
4b7f6baa | 3516 | OUTS (outf, dregs (src0)); |
086134ec | 3517 | OUTS (outf, " (V)"); |
4b7f6baa CM |
3518 | } |
3519 | else if (aop == 3 && s == 1 && HL == 0 && aopcde == 7) | |
3520 | { | |
4b7f6baa | 3521 | OUTS (outf, dregs (dst0)); |
086134ec | 3522 | OUTS (outf, " = -"); |
4b7f6baa | 3523 | OUTS (outf, dregs (src0)); |
086134ec | 3524 | OUTS (outf, " (S)"); |
4b7f6baa CM |
3525 | } |
3526 | else if (aop == 3 && s == 0 && HL == 0 && aopcde == 7) | |
3527 | { | |
4b7f6baa | 3528 | OUTS (outf, dregs (dst0)); |
086134ec | 3529 | OUTS (outf, " = -"); |
4b7f6baa | 3530 | OUTS (outf, dregs (src0)); |
086134ec | 3531 | OUTS (outf, " (NS)"); |
4b7f6baa CM |
3532 | } |
3533 | else if (aop == 1 && HL == 1 && aopcde == 11) | |
3534 | { | |
4b7f6baa | 3535 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3536 | OUTS (outf, " = (A0 += A1)"); |
4b7f6baa CM |
3537 | } |
3538 | else if (aop == 2 && aopcde == 11 && s == 0) | |
086134ec | 3539 | OUTS (outf, "A0 += A1"); |
b7d48530 | 3540 | |
4b7f6baa | 3541 | else if (aop == 2 && aopcde == 11 && s == 1) |
086134ec | 3542 | OUTS (outf, "A0 += A1 (W32)"); |
b7d48530 | 3543 | |
4b7f6baa | 3544 | else if (aop == 3 && HL == 0 && aopcde == 14) |
086134ec | 3545 | OUTS (outf, "A1 = -A1, A0 = -A0"); |
b7d48530 | 3546 | |
4b7f6baa CM |
3547 | else if (HL == 1 && aop == 3 && aopcde == 12) |
3548 | { | |
4b7f6baa | 3549 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3550 | OUTS (outf, " = "); |
4b7f6baa | 3551 | OUTS (outf, dregs (src0)); |
086134ec | 3552 | OUTS (outf, " (RND)"); |
4b7f6baa CM |
3553 | } |
3554 | else if (aop == 0 && aopcde == 23 && HL == 0) | |
3555 | { | |
4b7f6baa | 3556 | OUTS (outf, dregs (dst0)); |
086134ec | 3557 | OUTS (outf, " = BYTEOP3P ("); |
4b7f6baa CM |
3558 | OUTS (outf, dregs (src0 + 1)); |
3559 | OUTS (outf, ":"); | |
086134ec BS |
3560 | OUTS (outf, imm5d (src0)); |
3561 | OUTS (outf, ", "); | |
4b7f6baa CM |
3562 | OUTS (outf, dregs (src1 + 1)); |
3563 | OUTS (outf, ":"); | |
086134ec BS |
3564 | OUTS (outf, imm5d (src1)); |
3565 | OUTS (outf, ") (LO"); | |
4b7f6baa CM |
3566 | if (s == 1) |
3567 | OUTS (outf, ", R)"); | |
3568 | else | |
3569 | OUTS (outf, ")"); | |
4b7f6baa CM |
3570 | } |
3571 | else if (aop == 0 && HL == 0 && aopcde == 14) | |
086134ec | 3572 | OUTS (outf, "A0 = -A0"); |
b7d48530 | 3573 | |
4b7f6baa | 3574 | else if (aop == 1 && HL == 0 && aopcde == 14) |
086134ec | 3575 | OUTS (outf, "A0 = -A1"); |
b7d48530 | 3576 | |
4b7f6baa | 3577 | else if (aop == 0 && HL == 1 && aopcde == 14) |
086134ec | 3578 | OUTS (outf, "A1 = -A0"); |
b7d48530 | 3579 | |
4b7f6baa | 3580 | else if (aop == 1 && HL == 1 && aopcde == 14) |
086134ec | 3581 | OUTS (outf, "A1 = -A1"); |
b7d48530 | 3582 | |
4b7f6baa CM |
3583 | else if (aop == 0 && aopcde == 12) |
3584 | { | |
4b7f6baa | 3585 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3586 | OUTS (outf, " = "); |
4b7f6baa | 3587 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3588 | OUTS (outf, " = SIGN ("); |
4b7f6baa | 3589 | OUTS (outf, dregs_hi (src0)); |
086134ec | 3590 | OUTS (outf, ") * "); |
4b7f6baa | 3591 | OUTS (outf, dregs_hi (src1)); |
086134ec | 3592 | OUTS (outf, " + SIGN ("); |
4b7f6baa | 3593 | OUTS (outf, dregs_lo (src0)); |
086134ec | 3594 | OUTS (outf, ") * "); |
4b7f6baa | 3595 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa CM |
3596 | } |
3597 | else if (aop == 2 && aopcde == 0) | |
3598 | { | |
4b7f6baa | 3599 | OUTS (outf, dregs (dst0)); |
086134ec | 3600 | OUTS (outf, " = "); |
4b7f6baa | 3601 | OUTS (outf, dregs (src0)); |
086134ec | 3602 | OUTS (outf, " -|+ "); |
4b7f6baa | 3603 | OUTS (outf, dregs (src1)); |
4b7f6baa | 3604 | amod0 (s, x, outf); |
4b7f6baa CM |
3605 | } |
3606 | else if (aop == 1 && aopcde == 12) | |
3607 | { | |
4b7f6baa | 3608 | OUTS (outf, dregs (dst1)); |
086134ec | 3609 | OUTS (outf, " = A1.L + A1.H, "); |
4b7f6baa | 3610 | OUTS (outf, dregs (dst0)); |
086134ec | 3611 | OUTS (outf, " = A0.L + A0.H"); |
4b7f6baa CM |
3612 | } |
3613 | else if (aop == 2 && aopcde == 4) | |
3614 | { | |
4b7f6baa | 3615 | OUTS (outf, dregs (dst1)); |
086134ec | 3616 | OUTS (outf, " = "); |
4b7f6baa | 3617 | OUTS (outf, dregs (src0)); |
086134ec | 3618 | OUTS (outf, " + "); |
4b7f6baa | 3619 | OUTS (outf, dregs (src1)); |
086134ec | 3620 | OUTS (outf, ", "); |
4b7f6baa | 3621 | OUTS (outf, dregs (dst0)); |
086134ec | 3622 | OUTS (outf, " = "); |
4b7f6baa | 3623 | OUTS (outf, dregs (src0)); |
086134ec | 3624 | OUTS (outf, " - "); |
4b7f6baa | 3625 | OUTS (outf, dregs (src1)); |
4b7f6baa | 3626 | amod1 (s, x, outf); |
4b7f6baa CM |
3627 | } |
3628 | else if (HL == 0 && aopcde == 1) | |
3629 | { | |
4b7f6baa | 3630 | OUTS (outf, dregs (dst1)); |
086134ec | 3631 | OUTS (outf, " = "); |
4b7f6baa | 3632 | OUTS (outf, dregs (src0)); |
086134ec | 3633 | OUTS (outf, " +|+ "); |
4b7f6baa | 3634 | OUTS (outf, dregs (src1)); |
086134ec | 3635 | OUTS (outf, ", "); |
4b7f6baa | 3636 | OUTS (outf, dregs (dst0)); |
086134ec | 3637 | OUTS (outf, " = "); |
4b7f6baa | 3638 | OUTS (outf, dregs (src0)); |
086134ec | 3639 | OUTS (outf, " -|- "); |
4b7f6baa CM |
3640 | OUTS (outf, dregs (src1)); |
3641 | amod0amod2 (s, x, aop, outf); | |
4b7f6baa CM |
3642 | } |
3643 | else if (aop == 0 && aopcde == 11) | |
3644 | { | |
4b7f6baa | 3645 | OUTS (outf, dregs (dst0)); |
086134ec | 3646 | OUTS (outf, " = (A0 += A1)"); |
4b7f6baa CM |
3647 | } |
3648 | else if (aop == 0 && aopcde == 10) | |
3649 | { | |
4b7f6baa | 3650 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3651 | OUTS (outf, " = A0.X"); |
4b7f6baa CM |
3652 | } |
3653 | else if (aop == 1 && aopcde == 10) | |
3654 | { | |
4b7f6baa | 3655 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3656 | OUTS (outf, " = A1.X"); |
4b7f6baa CM |
3657 | } |
3658 | else if (aop == 1 && aopcde == 0) | |
3659 | { | |
4b7f6baa | 3660 | OUTS (outf, dregs (dst0)); |
086134ec | 3661 | OUTS (outf, " = "); |
4b7f6baa | 3662 | OUTS (outf, dregs (src0)); |
086134ec | 3663 | OUTS (outf, " +|- "); |
4b7f6baa | 3664 | OUTS (outf, dregs (src1)); |
4b7f6baa | 3665 | amod0 (s, x, outf); |
4b7f6baa CM |
3666 | } |
3667 | else if (aop == 3 && aopcde == 0) | |
3668 | { | |
4b7f6baa | 3669 | OUTS (outf, dregs (dst0)); |
086134ec | 3670 | OUTS (outf, " = "); |
4b7f6baa | 3671 | OUTS (outf, dregs (src0)); |
086134ec | 3672 | OUTS (outf, " -|- "); |
4b7f6baa | 3673 | OUTS (outf, dregs (src1)); |
4b7f6baa | 3674 | amod0 (s, x, outf); |
4b7f6baa CM |
3675 | } |
3676 | else if (aop == 1 && aopcde == 4) | |
3677 | { | |
4b7f6baa | 3678 | OUTS (outf, dregs (dst0)); |
086134ec | 3679 | OUTS (outf, " = "); |
4b7f6baa | 3680 | OUTS (outf, dregs (src0)); |
086134ec | 3681 | OUTS (outf, " - "); |
4b7f6baa | 3682 | OUTS (outf, dregs (src1)); |
4b7f6baa | 3683 | amod1 (s, x, outf); |
4b7f6baa CM |
3684 | } |
3685 | else if (aop == 0 && aopcde == 17) | |
3686 | { | |
4b7f6baa | 3687 | OUTS (outf, dregs (dst1)); |
086134ec | 3688 | OUTS (outf, " = A1 + A0, "); |
4b7f6baa | 3689 | OUTS (outf, dregs (dst0)); |
086134ec | 3690 | OUTS (outf, " = A1 - A0"); |
4b7f6baa | 3691 | amod1 (s, x, outf); |
4b7f6baa CM |
3692 | } |
3693 | else if (aop == 1 && aopcde == 17) | |
3694 | { | |
4b7f6baa | 3695 | OUTS (outf, dregs (dst1)); |
086134ec | 3696 | OUTS (outf, " = A0 + A1, "); |
4b7f6baa | 3697 | OUTS (outf, dregs (dst0)); |
086134ec | 3698 | OUTS (outf, " = A0 - A1"); |
4b7f6baa | 3699 | amod1 (s, x, outf); |
4b7f6baa CM |
3700 | } |
3701 | else if (aop == 0 && aopcde == 18) | |
3702 | { | |
086134ec | 3703 | OUTS (outf, "SAA ("); |
4b7f6baa CM |
3704 | OUTS (outf, dregs (src0 + 1)); |
3705 | OUTS (outf, ":"); | |
086134ec BS |
3706 | OUTS (outf, imm5d (src0)); |
3707 | OUTS (outf, ", "); | |
4b7f6baa CM |
3708 | OUTS (outf, dregs (src1 + 1)); |
3709 | OUTS (outf, ":"); | |
086134ec BS |
3710 | OUTS (outf, imm5d (src1)); |
3711 | OUTS (outf, ")"); | |
4b7f6baa | 3712 | aligndir (s, outf); |
4b7f6baa CM |
3713 | } |
3714 | else if (aop == 3 && aopcde == 18) | |
b7d48530 NC |
3715 | OUTS (outf, "DISALGNEXCPT"); |
3716 | ||
4b7f6baa CM |
3717 | else if (aop == 0 && aopcde == 20) |
3718 | { | |
4b7f6baa | 3719 | OUTS (outf, dregs (dst0)); |
086134ec | 3720 | OUTS (outf, " = BYTEOP1P ("); |
4b7f6baa CM |
3721 | OUTS (outf, dregs (src0 + 1)); |
3722 | OUTS (outf, ":"); | |
086134ec BS |
3723 | OUTS (outf, imm5d (src0)); |
3724 | OUTS (outf, ", "); | |
4b7f6baa CM |
3725 | OUTS (outf, dregs (src1 + 1)); |
3726 | OUTS (outf, ":"); | |
086134ec | 3727 | OUTS (outf, imm5d (src1)); |
4b7f6baa CM |
3728 | OUTS (outf, ")"); |
3729 | aligndir (s, outf); | |
4b7f6baa CM |
3730 | } |
3731 | else if (aop == 1 && aopcde == 20) | |
3732 | { | |
4b7f6baa | 3733 | OUTS (outf, dregs (dst0)); |
086134ec | 3734 | OUTS (outf, " = BYTEOP1P ("); |
4b7f6baa CM |
3735 | OUTS (outf, dregs (src0 + 1)); |
3736 | OUTS (outf, ":"); | |
086134ec BS |
3737 | OUTS (outf, imm5d (src0)); |
3738 | OUTS (outf, ", "); | |
4b7f6baa CM |
3739 | OUTS (outf, dregs (src1 + 1)); |
3740 | OUTS (outf, ":"); | |
086134ec BS |
3741 | OUTS (outf, imm5d (src1)); |
3742 | OUTS (outf, ") (T"); | |
4b7f6baa CM |
3743 | if (s == 1) |
3744 | OUTS (outf, ", R)"); | |
3745 | else | |
3746 | OUTS (outf, ")"); | |
4b7f6baa CM |
3747 | } |
3748 | else if (aop == 0 && aopcde == 21) | |
3749 | { | |
4b7f6baa CM |
3750 | OUTS (outf, "("); |
3751 | OUTS (outf, dregs (dst1)); | |
086134ec | 3752 | OUTS (outf, ", "); |
4b7f6baa | 3753 | OUTS (outf, dregs (dst0)); |
086134ec | 3754 | OUTS (outf, ") = BYTEOP16P ("); |
4b7f6baa CM |
3755 | OUTS (outf, dregs (src0 + 1)); |
3756 | OUTS (outf, ":"); | |
086134ec BS |
3757 | OUTS (outf, imm5d (src0)); |
3758 | OUTS (outf, ", "); | |
4b7f6baa CM |
3759 | OUTS (outf, dregs (src1 + 1)); |
3760 | OUTS (outf, ":"); | |
086134ec BS |
3761 | OUTS (outf, imm5d (src1)); |
3762 | OUTS (outf, ")"); | |
4b7f6baa | 3763 | aligndir (s, outf); |
4b7f6baa CM |
3764 | } |
3765 | else if (aop == 1 && aopcde == 21) | |
3766 | { | |
4b7f6baa CM |
3767 | OUTS (outf, "("); |
3768 | OUTS (outf, dregs (dst1)); | |
086134ec | 3769 | OUTS (outf, ", "); |
4b7f6baa | 3770 | OUTS (outf, dregs (dst0)); |
086134ec | 3771 | OUTS (outf, ") = BYTEOP16M ("); |
4b7f6baa CM |
3772 | OUTS (outf, dregs (src0 + 1)); |
3773 | OUTS (outf, ":"); | |
086134ec BS |
3774 | OUTS (outf, imm5d (src0)); |
3775 | OUTS (outf, ", "); | |
4b7f6baa CM |
3776 | OUTS (outf, dregs (src1 + 1)); |
3777 | OUTS (outf, ":"); | |
086134ec BS |
3778 | OUTS (outf, imm5d (src1)); |
3779 | OUTS (outf, ")"); | |
4b7f6baa | 3780 | aligndir (s, outf); |
4b7f6baa CM |
3781 | } |
3782 | else if (aop == 2 && aopcde == 7) | |
3783 | { | |
4b7f6baa | 3784 | OUTS (outf, dregs (dst0)); |
086134ec | 3785 | OUTS (outf, " = ABS "); |
4b7f6baa | 3786 | OUTS (outf, dregs (src0)); |
4b7f6baa CM |
3787 | } |
3788 | else if (aop == 1 && aopcde == 7) | |
3789 | { | |
4b7f6baa | 3790 | OUTS (outf, dregs (dst0)); |
086134ec | 3791 | OUTS (outf, " = MIN ("); |
4b7f6baa | 3792 | OUTS (outf, dregs (src0)); |
086134ec | 3793 | OUTS (outf, ", "); |
4b7f6baa CM |
3794 | OUTS (outf, dregs (src1)); |
3795 | OUTS (outf, ")"); | |
4b7f6baa CM |
3796 | } |
3797 | else if (aop == 0 && aopcde == 7) | |
3798 | { | |
4b7f6baa | 3799 | OUTS (outf, dregs (dst0)); |
086134ec | 3800 | OUTS (outf, " = MAX ("); |
4b7f6baa | 3801 | OUTS (outf, dregs (src0)); |
086134ec | 3802 | OUTS (outf, ", "); |
4b7f6baa CM |
3803 | OUTS (outf, dregs (src1)); |
3804 | OUTS (outf, ")"); | |
4b7f6baa CM |
3805 | } |
3806 | else if (aop == 2 && aopcde == 6) | |
3807 | { | |
4b7f6baa | 3808 | OUTS (outf, dregs (dst0)); |
086134ec | 3809 | OUTS (outf, " = ABS "); |
4b7f6baa | 3810 | OUTS (outf, dregs (src0)); |
086134ec | 3811 | OUTS (outf, " (V)"); |
4b7f6baa CM |
3812 | } |
3813 | else if (aop == 1 && aopcde == 6) | |
3814 | { | |
4b7f6baa | 3815 | OUTS (outf, dregs (dst0)); |
086134ec | 3816 | OUTS (outf, " = MIN ("); |
4b7f6baa | 3817 | OUTS (outf, dregs (src0)); |
086134ec | 3818 | OUTS (outf, ", "); |
4b7f6baa | 3819 | OUTS (outf, dregs (src1)); |
086134ec | 3820 | OUTS (outf, ") (V)"); |
4b7f6baa CM |
3821 | } |
3822 | else if (aop == 0 && aopcde == 6) | |
3823 | { | |
4b7f6baa | 3824 | OUTS (outf, dregs (dst0)); |
086134ec | 3825 | OUTS (outf, " = MAX ("); |
4b7f6baa | 3826 | OUTS (outf, dregs (src0)); |
086134ec | 3827 | OUTS (outf, ", "); |
4b7f6baa | 3828 | OUTS (outf, dregs (src1)); |
086134ec | 3829 | OUTS (outf, ") (V)"); |
4b7f6baa CM |
3830 | } |
3831 | else if (HL == 1 && aopcde == 1) | |
3832 | { | |
4b7f6baa | 3833 | OUTS (outf, dregs (dst1)); |
086134ec | 3834 | OUTS (outf, " = "); |
4b7f6baa | 3835 | OUTS (outf, dregs (src0)); |
086134ec | 3836 | OUTS (outf, " +|- "); |
4b7f6baa | 3837 | OUTS (outf, dregs (src1)); |
086134ec | 3838 | OUTS (outf, ", "); |
4b7f6baa | 3839 | OUTS (outf, dregs (dst0)); |
086134ec | 3840 | OUTS (outf, " = "); |
4b7f6baa | 3841 | OUTS (outf, dregs (src0)); |
086134ec | 3842 | OUTS (outf, " -|+ "); |
4b7f6baa CM |
3843 | OUTS (outf, dregs (src1)); |
3844 | amod0amod2 (s, x, aop, outf); | |
4b7f6baa CM |
3845 | } |
3846 | else if (aop == 0 && aopcde == 4) | |
3847 | { | |
4b7f6baa | 3848 | OUTS (outf, dregs (dst0)); |
086134ec | 3849 | OUTS (outf, " = "); |
4b7f6baa | 3850 | OUTS (outf, dregs (src0)); |
086134ec | 3851 | OUTS (outf, " + "); |
4b7f6baa | 3852 | OUTS (outf, dregs (src1)); |
4b7f6baa | 3853 | amod1 (s, x, outf); |
4b7f6baa CM |
3854 | } |
3855 | else if (aop == 0 && aopcde == 0) | |
3856 | { | |
4b7f6baa | 3857 | OUTS (outf, dregs (dst0)); |
086134ec | 3858 | OUTS (outf, " = "); |
4b7f6baa | 3859 | OUTS (outf, dregs (src0)); |
086134ec | 3860 | OUTS (outf, " +|+ "); |
4b7f6baa | 3861 | OUTS (outf, dregs (src1)); |
4b7f6baa | 3862 | amod0 (s, x, outf); |
4b7f6baa CM |
3863 | } |
3864 | else if (aop == 0 && aopcde == 24) | |
3865 | { | |
4b7f6baa | 3866 | OUTS (outf, dregs (dst0)); |
086134ec | 3867 | OUTS (outf, " = BYTEPACK ("); |
4b7f6baa | 3868 | OUTS (outf, dregs (src0)); |
086134ec | 3869 | OUTS (outf, ", "); |
4b7f6baa CM |
3870 | OUTS (outf, dregs (src1)); |
3871 | OUTS (outf, ")"); | |
4b7f6baa CM |
3872 | } |
3873 | else if (aop == 1 && aopcde == 24) | |
3874 | { | |
4b7f6baa CM |
3875 | OUTS (outf, "("); |
3876 | OUTS (outf, dregs (dst1)); | |
086134ec | 3877 | OUTS (outf, ", "); |
4b7f6baa CM |
3878 | OUTS (outf, dregs (dst0)); |
3879 | OUTS (outf, ") = BYTEUNPACK "); | |
3880 | OUTS (outf, dregs (src0 + 1)); | |
3881 | OUTS (outf, ":"); | |
086134ec | 3882 | OUTS (outf, imm5d (src0)); |
4b7f6baa | 3883 | aligndir (s, outf); |
4b7f6baa CM |
3884 | } |
3885 | else if (aopcde == 13) | |
3886 | { | |
4b7f6baa CM |
3887 | OUTS (outf, "("); |
3888 | OUTS (outf, dregs (dst1)); | |
086134ec | 3889 | OUTS (outf, ", "); |
4b7f6baa CM |
3890 | OUTS (outf, dregs (dst0)); |
3891 | OUTS (outf, ") = SEARCH "); | |
3892 | OUTS (outf, dregs (src0)); | |
086134ec | 3893 | OUTS (outf, " ("); |
4b7f6baa CM |
3894 | searchmod (aop, outf); |
3895 | OUTS (outf, ")"); | |
4b7f6baa CM |
3896 | } |
3897 | else | |
b7d48530 NC |
3898 | return 0; |
3899 | ||
3900 | return 4; | |
4b7f6baa CM |
3901 | } |
3902 | ||
3903 | static int | |
3904 | decode_dsp32shift_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
3905 | { | |
b7d48530 NC |
3906 | /* dsp32shift |
3907 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
3908 | | 1 | 1 | 0 | 0 |.M.| 1 | 1 | 0 | 0 | - | - |.sopcde............| | |
3909 | |.sop...|.HLs...|.dst0......| - | - | - |.src0......|.src1......| | |
3910 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
3911 | int HLs = ((iw1 >> DSP32Shift_HLs_bits) & DSP32Shift_HLs_mask); |
3912 | int sop = ((iw1 >> DSP32Shift_sop_bits) & DSP32Shift_sop_mask); | |
3913 | int src0 = ((iw1 >> DSP32Shift_src0_bits) & DSP32Shift_src0_mask); | |
3914 | int src1 = ((iw1 >> DSP32Shift_src1_bits) & DSP32Shift_src1_mask); | |
3915 | int dst0 = ((iw1 >> DSP32Shift_dst0_bits) & DSP32Shift_dst0_mask); | |
3916 | int sopcde = ((iw0 >> (DSP32Shift_sopcde_bits - 16)) & DSP32Shift_sopcde_mask); | |
3917 | const char *acc01 = (HLs & 1) == 0 ? "A0" : "A1"; | |
3918 | ||
4b7f6baa CM |
3919 | if (HLs == 0 && sop == 0 && sopcde == 0) |
3920 | { | |
4b7f6baa | 3921 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3922 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3923 | OUTS (outf, dregs_lo (src1)); |
3924 | OUTS (outf, " BY "); | |
3925 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
3926 | } |
3927 | else if (HLs == 1 && sop == 0 && sopcde == 0) | |
3928 | { | |
4b7f6baa | 3929 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3930 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3931 | OUTS (outf, dregs_hi (src1)); |
3932 | OUTS (outf, " BY "); | |
3933 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
3934 | } |
3935 | else if (HLs == 2 && sop == 0 && sopcde == 0) | |
3936 | { | |
4b7f6baa | 3937 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3938 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3939 | OUTS (outf, dregs_lo (src1)); |
3940 | OUTS (outf, " BY "); | |
3941 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
3942 | } |
3943 | else if (HLs == 3 && sop == 0 && sopcde == 0) | |
3944 | { | |
4b7f6baa | 3945 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3946 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3947 | OUTS (outf, dregs_hi (src1)); |
3948 | OUTS (outf, " BY "); | |
3949 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
3950 | } |
3951 | else if (HLs == 0 && sop == 1 && sopcde == 0) | |
3952 | { | |
4b7f6baa | 3953 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3954 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3955 | OUTS (outf, dregs_lo (src1)); |
3956 | OUTS (outf, " BY "); | |
3957 | OUTS (outf, dregs_lo (src0)); | |
086134ec | 3958 | OUTS (outf, " (S)"); |
4b7f6baa CM |
3959 | } |
3960 | else if (HLs == 1 && sop == 1 && sopcde == 0) | |
3961 | { | |
4b7f6baa | 3962 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 3963 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3964 | OUTS (outf, dregs_hi (src1)); |
3965 | OUTS (outf, " BY "); | |
3966 | OUTS (outf, dregs_lo (src0)); | |
086134ec | 3967 | OUTS (outf, " (S)"); |
4b7f6baa CM |
3968 | } |
3969 | else if (HLs == 2 && sop == 1 && sopcde == 0) | |
3970 | { | |
4b7f6baa | 3971 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3972 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3973 | OUTS (outf, dregs_lo (src1)); |
3974 | OUTS (outf, " BY "); | |
3975 | OUTS (outf, dregs_lo (src0)); | |
086134ec | 3976 | OUTS (outf, " (S)"); |
4b7f6baa CM |
3977 | } |
3978 | else if (HLs == 3 && sop == 1 && sopcde == 0) | |
3979 | { | |
4b7f6baa | 3980 | OUTS (outf, dregs_hi (dst0)); |
086134ec | 3981 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3982 | OUTS (outf, dregs_hi (src1)); |
3983 | OUTS (outf, " BY "); | |
3984 | OUTS (outf, dregs_lo (src0)); | |
086134ec | 3985 | OUTS (outf, " (S)"); |
4b7f6baa CM |
3986 | } |
3987 | else if (sop == 2 && sopcde == 0) | |
3988 | { | |
4b7f6baa | 3989 | OUTS (outf, (HLs & 2) == 0 ? dregs_lo (dst0) : dregs_hi (dst0)); |
086134ec | 3990 | OUTS (outf, " = LSHIFT "); |
4b7f6baa CM |
3991 | OUTS (outf, (HLs & 1) == 0 ? dregs_lo (src1) : dregs_hi (src1)); |
3992 | OUTS (outf, " BY "); | |
3993 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
3994 | } |
3995 | else if (sop == 0 && sopcde == 3) | |
3996 | { | |
4b7f6baa | 3997 | OUTS (outf, acc01); |
086134ec | 3998 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
3999 | OUTS (outf, acc01); |
4000 | OUTS (outf, " BY "); | |
4001 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
4002 | } |
4003 | else if (sop == 1 && sopcde == 3) | |
4004 | { | |
4b7f6baa | 4005 | OUTS (outf, acc01); |
086134ec | 4006 | OUTS (outf, " = LSHIFT "); |
4b7f6baa CM |
4007 | OUTS (outf, acc01); |
4008 | OUTS (outf, " BY "); | |
4009 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
4010 | } |
4011 | else if (sop == 2 && sopcde == 3) | |
4012 | { | |
4b7f6baa | 4013 | OUTS (outf, acc01); |
086134ec | 4014 | OUTS (outf, " = ROT "); |
4b7f6baa CM |
4015 | OUTS (outf, acc01); |
4016 | OUTS (outf, " BY "); | |
4017 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
4018 | } |
4019 | else if (sop == 3 && sopcde == 3) | |
4020 | { | |
4b7f6baa | 4021 | OUTS (outf, dregs (dst0)); |
086134ec | 4022 | OUTS (outf, " = ROT "); |
4b7f6baa CM |
4023 | OUTS (outf, dregs (src1)); |
4024 | OUTS (outf, " BY "); | |
4025 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
4026 | } |
4027 | else if (sop == 1 && sopcde == 1) | |
4028 | { | |
4b7f6baa | 4029 | OUTS (outf, dregs (dst0)); |
086134ec | 4030 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
4031 | OUTS (outf, dregs (src1)); |
4032 | OUTS (outf, " BY "); | |
4033 | OUTS (outf, dregs_lo (src0)); | |
086134ec | 4034 | OUTS (outf, " (V, S)"); |
4b7f6baa CM |
4035 | } |
4036 | else if (sop == 0 && sopcde == 1) | |
4037 | { | |
4b7f6baa | 4038 | OUTS (outf, dregs (dst0)); |
086134ec | 4039 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
4040 | OUTS (outf, dregs (src1)); |
4041 | OUTS (outf, " BY "); | |
4042 | OUTS (outf, dregs_lo (src0)); | |
086134ec | 4043 | OUTS (outf, " (V)"); |
4b7f6baa CM |
4044 | } |
4045 | else if (sop == 0 && sopcde == 2) | |
4046 | { | |
4b7f6baa | 4047 | OUTS (outf, dregs (dst0)); |
086134ec | 4048 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
4049 | OUTS (outf, dregs (src1)); |
4050 | OUTS (outf, " BY "); | |
4051 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
4052 | } |
4053 | else if (sop == 1 && sopcde == 2) | |
4054 | { | |
4b7f6baa | 4055 | OUTS (outf, dregs (dst0)); |
086134ec | 4056 | OUTS (outf, " = ASHIFT "); |
4b7f6baa CM |
4057 | OUTS (outf, dregs (src1)); |
4058 | OUTS (outf, " BY "); | |
4059 | OUTS (outf, dregs_lo (src0)); | |
086134ec | 4060 | OUTS (outf, " (S)"); |
4b7f6baa CM |
4061 | } |
4062 | else if (sop == 2 && sopcde == 2) | |
4063 | { | |
4b7f6baa | 4064 | OUTS (outf, dregs (dst0)); |
59a82d23 | 4065 | OUTS (outf, " = LSHIFT "); |
4b7f6baa CM |
4066 | OUTS (outf, dregs (src1)); |
4067 | OUTS (outf, " BY "); | |
4068 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
4069 | } |
4070 | else if (sop == 3 && sopcde == 2) | |
4071 | { | |
4b7f6baa | 4072 | OUTS (outf, dregs (dst0)); |
086134ec | 4073 | OUTS (outf, " = ROT "); |
4b7f6baa CM |
4074 | OUTS (outf, dregs (src1)); |
4075 | OUTS (outf, " BY "); | |
4076 | OUTS (outf, dregs_lo (src0)); | |
4b7f6baa CM |
4077 | } |
4078 | else if (sop == 2 && sopcde == 1) | |
4079 | { | |
4b7f6baa | 4080 | OUTS (outf, dregs (dst0)); |
59a82d23 | 4081 | OUTS (outf, " = LSHIFT "); |
4b7f6baa CM |
4082 | OUTS (outf, dregs (src1)); |
4083 | OUTS (outf, " BY "); | |
4084 | OUTS (outf, dregs_lo (src0)); | |
086134ec | 4085 | OUTS (outf, " (V)"); |
4b7f6baa CM |
4086 | } |
4087 | else if (sop == 0 && sopcde == 4) | |
4088 | { | |
4b7f6baa | 4089 | OUTS (outf, dregs (dst0)); |
086134ec | 4090 | OUTS (outf, " = PACK ("); |
4b7f6baa | 4091 | OUTS (outf, dregs_lo (src1)); |
086134ec | 4092 | OUTS (outf, ", "); |
4b7f6baa CM |
4093 | OUTS (outf, dregs_lo (src0)); |
4094 | OUTS (outf, ")"); | |
4b7f6baa CM |
4095 | } |
4096 | else if (sop == 1 && sopcde == 4) | |
4097 | { | |
4b7f6baa | 4098 | OUTS (outf, dregs (dst0)); |
086134ec | 4099 | OUTS (outf, " = PACK ("); |
4b7f6baa | 4100 | OUTS (outf, dregs_lo (src1)); |
086134ec | 4101 | OUTS (outf, ", "); |
4b7f6baa CM |
4102 | OUTS (outf, dregs_hi (src0)); |
4103 | OUTS (outf, ")"); | |
4b7f6baa CM |
4104 | } |
4105 | else if (sop == 2 && sopcde == 4) | |
4106 | { | |
4b7f6baa | 4107 | OUTS (outf, dregs (dst0)); |
086134ec | 4108 | OUTS (outf, " = PACK ("); |
4b7f6baa | 4109 | OUTS (outf, dregs_hi (src1)); |
086134ec | 4110 | OUTS (outf, ", "); |
4b7f6baa CM |
4111 | OUTS (outf, dregs_lo (src0)); |
4112 | OUTS (outf, ")"); | |
4b7f6baa CM |
4113 | } |
4114 | else if (sop == 3 && sopcde == 4) | |
4115 | { | |
4b7f6baa | 4116 | OUTS (outf, dregs (dst0)); |
086134ec | 4117 | OUTS (outf, " = PACK ("); |
4b7f6baa | 4118 | OUTS (outf, dregs_hi (src1)); |
086134ec | 4119 | OUTS (outf, ", "); |
4b7f6baa CM |
4120 | OUTS (outf, dregs_hi (src0)); |
4121 | OUTS (outf, ")"); | |
4b7f6baa CM |
4122 | } |
4123 | else if (sop == 0 && sopcde == 5) | |
4124 | { | |
4b7f6baa | 4125 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4126 | OUTS (outf, " = SIGNBITS "); |
4b7f6baa | 4127 | OUTS (outf, dregs (src1)); |
4b7f6baa CM |
4128 | } |
4129 | else if (sop == 1 && sopcde == 5) | |
4130 | { | |
4b7f6baa | 4131 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4132 | OUTS (outf, " = SIGNBITS "); |
4b7f6baa | 4133 | OUTS (outf, dregs_lo (src1)); |
4b7f6baa CM |
4134 | } |
4135 | else if (sop == 2 && sopcde == 5) | |
4136 | { | |
4b7f6baa | 4137 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4138 | OUTS (outf, " = SIGNBITS "); |
4b7f6baa | 4139 | OUTS (outf, dregs_hi (src1)); |
4b7f6baa CM |
4140 | } |
4141 | else if (sop == 0 && sopcde == 6) | |
4142 | { | |
4b7f6baa | 4143 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4144 | OUTS (outf, " = SIGNBITS A0"); |
4b7f6baa CM |
4145 | } |
4146 | else if (sop == 1 && sopcde == 6) | |
4147 | { | |
4b7f6baa | 4148 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4149 | OUTS (outf, " = SIGNBITS A1"); |
4b7f6baa CM |
4150 | } |
4151 | else if (sop == 3 && sopcde == 6) | |
4152 | { | |
4b7f6baa | 4153 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4154 | OUTS (outf, " = ONES "); |
4b7f6baa | 4155 | OUTS (outf, dregs (src1)); |
4b7f6baa CM |
4156 | } |
4157 | else if (sop == 0 && sopcde == 7) | |
4158 | { | |
4b7f6baa | 4159 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4160 | OUTS (outf, " = EXPADJ ("); |
4b7f6baa | 4161 | OUTS (outf, dregs (src1)); |
086134ec | 4162 | OUTS (outf, ", "); |
4b7f6baa CM |
4163 | OUTS (outf, dregs_lo (src0)); |
4164 | OUTS (outf, ")"); | |
4b7f6baa CM |
4165 | } |
4166 | else if (sop == 1 && sopcde == 7) | |
4167 | { | |
4b7f6baa | 4168 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4169 | OUTS (outf, " = EXPADJ ("); |
4b7f6baa | 4170 | OUTS (outf, dregs (src1)); |
086134ec | 4171 | OUTS (outf, ", "); |
4b7f6baa CM |
4172 | OUTS (outf, dregs_lo (src0)); |
4173 | OUTS (outf, ") (V)"); | |
4b7f6baa CM |
4174 | } |
4175 | else if (sop == 2 && sopcde == 7) | |
4176 | { | |
4b7f6baa | 4177 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4178 | OUTS (outf, " = EXPADJ ("); |
4b7f6baa | 4179 | OUTS (outf, dregs_lo (src1)); |
086134ec | 4180 | OUTS (outf, ", "); |
4b7f6baa CM |
4181 | OUTS (outf, dregs_lo (src0)); |
4182 | OUTS (outf, ")"); | |
4b7f6baa CM |
4183 | } |
4184 | else if (sop == 3 && sopcde == 7) | |
4185 | { | |
4b7f6baa | 4186 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4187 | OUTS (outf, " = EXPADJ ("); |
4b7f6baa | 4188 | OUTS (outf, dregs_hi (src1)); |
086134ec | 4189 | OUTS (outf, ", "); |
4b7f6baa CM |
4190 | OUTS (outf, dregs_lo (src0)); |
4191 | OUTS (outf, ")"); | |
4b7f6baa CM |
4192 | } |
4193 | else if (sop == 0 && sopcde == 8) | |
4194 | { | |
4b7f6baa CM |
4195 | OUTS (outf, "BITMUX ("); |
4196 | OUTS (outf, dregs (src0)); | |
086134ec | 4197 | OUTS (outf, ", "); |
4b7f6baa | 4198 | OUTS (outf, dregs (src1)); |
086134ec | 4199 | OUTS (outf, ", A0) (ASR)"); |
4b7f6baa CM |
4200 | } |
4201 | else if (sop == 1 && sopcde == 8) | |
4202 | { | |
4b7f6baa CM |
4203 | OUTS (outf, "BITMUX ("); |
4204 | OUTS (outf, dregs (src0)); | |
086134ec | 4205 | OUTS (outf, ", "); |
4b7f6baa | 4206 | OUTS (outf, dregs (src1)); |
086134ec | 4207 | OUTS (outf, ", A0) (ASL)"); |
4b7f6baa CM |
4208 | } |
4209 | else if (sop == 0 && sopcde == 9) | |
4210 | { | |
4b7f6baa | 4211 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4212 | OUTS (outf, " = VIT_MAX ("); |
4b7f6baa CM |
4213 | OUTS (outf, dregs (src1)); |
4214 | OUTS (outf, ") (ASL)"); | |
4b7f6baa CM |
4215 | } |
4216 | else if (sop == 1 && sopcde == 9) | |
4217 | { | |
4b7f6baa | 4218 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4219 | OUTS (outf, " = VIT_MAX ("); |
4b7f6baa CM |
4220 | OUTS (outf, dregs (src1)); |
4221 | OUTS (outf, ") (ASR)"); | |
4b7f6baa CM |
4222 | } |
4223 | else if (sop == 2 && sopcde == 9) | |
4224 | { | |
4b7f6baa | 4225 | OUTS (outf, dregs (dst0)); |
086134ec | 4226 | OUTS (outf, " = VIT_MAX ("); |
4b7f6baa | 4227 | OUTS (outf, dregs (src1)); |
086134ec | 4228 | OUTS (outf, ", "); |
4b7f6baa | 4229 | OUTS (outf, dregs (src0)); |
086134ec | 4230 | OUTS (outf, ") (ASL)"); |
4b7f6baa CM |
4231 | } |
4232 | else if (sop == 3 && sopcde == 9) | |
4233 | { | |
4b7f6baa | 4234 | OUTS (outf, dregs (dst0)); |
086134ec | 4235 | OUTS (outf, " = VIT_MAX ("); |
4b7f6baa | 4236 | OUTS (outf, dregs (src1)); |
086134ec | 4237 | OUTS (outf, ", "); |
4b7f6baa | 4238 | OUTS (outf, dregs (src0)); |
086134ec | 4239 | OUTS (outf, ") (ASR)"); |
4b7f6baa CM |
4240 | } |
4241 | else if (sop == 0 && sopcde == 10) | |
4242 | { | |
4b7f6baa | 4243 | OUTS (outf, dregs (dst0)); |
086134ec | 4244 | OUTS (outf, " = EXTRACT ("); |
4b7f6baa | 4245 | OUTS (outf, dregs (src1)); |
086134ec | 4246 | OUTS (outf, ", "); |
4b7f6baa CM |
4247 | OUTS (outf, dregs_lo (src0)); |
4248 | OUTS (outf, ") (Z)"); | |
4b7f6baa CM |
4249 | } |
4250 | else if (sop == 1 && sopcde == 10) | |
4251 | { | |
4b7f6baa | 4252 | OUTS (outf, dregs (dst0)); |
086134ec | 4253 | OUTS (outf, " = EXTRACT ("); |
4b7f6baa | 4254 | OUTS (outf, dregs (src1)); |
086134ec | 4255 | OUTS (outf, ", "); |
4b7f6baa | 4256 | OUTS (outf, dregs_lo (src0)); |
086134ec | 4257 | OUTS (outf, ") (X)"); |
4b7f6baa CM |
4258 | } |
4259 | else if (sop == 2 && sopcde == 10) | |
4260 | { | |
4b7f6baa | 4261 | OUTS (outf, dregs (dst0)); |
086134ec | 4262 | OUTS (outf, " = DEPOSIT ("); |
4b7f6baa | 4263 | OUTS (outf, dregs (src1)); |
086134ec | 4264 | OUTS (outf, ", "); |
4b7f6baa CM |
4265 | OUTS (outf, dregs (src0)); |
4266 | OUTS (outf, ")"); | |
4b7f6baa CM |
4267 | } |
4268 | else if (sop == 3 && sopcde == 10) | |
4269 | { | |
4b7f6baa | 4270 | OUTS (outf, dregs (dst0)); |
086134ec | 4271 | OUTS (outf, " = DEPOSIT ("); |
4b7f6baa | 4272 | OUTS (outf, dregs (src1)); |
086134ec | 4273 | OUTS (outf, ", "); |
4b7f6baa | 4274 | OUTS (outf, dregs (src0)); |
086134ec | 4275 | OUTS (outf, ") (X)"); |
4b7f6baa CM |
4276 | } |
4277 | else if (sop == 0 && sopcde == 11) | |
4278 | { | |
4b7f6baa | 4279 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4280 | OUTS (outf, " = CC = BXORSHIFT (A0, "); |
4b7f6baa CM |
4281 | OUTS (outf, dregs (src0)); |
4282 | OUTS (outf, ")"); | |
4b7f6baa CM |
4283 | } |
4284 | else if (sop == 1 && sopcde == 11) | |
4285 | { | |
4b7f6baa | 4286 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4287 | OUTS (outf, " = CC = BXOR (A0, "); |
4b7f6baa CM |
4288 | OUTS (outf, dregs (src0)); |
4289 | OUTS (outf, ")"); | |
4b7f6baa CM |
4290 | } |
4291 | else if (sop == 0 && sopcde == 12) | |
086134ec | 4292 | OUTS (outf, "A0 = BXORSHIFT (A0, A1, CC)"); |
b7d48530 | 4293 | |
4b7f6baa CM |
4294 | else if (sop == 1 && sopcde == 12) |
4295 | { | |
4b7f6baa | 4296 | OUTS (outf, dregs_lo (dst0)); |
086134ec | 4297 | OUTS (outf, " = CC = BXOR (A0, A1, CC)"); |
4b7f6baa CM |
4298 | } |
4299 | else if (sop == 0 && sopcde == 13) | |
4300 | { | |
4b7f6baa | 4301 | OUTS (outf, dregs (dst0)); |
086134ec | 4302 | OUTS (outf, " = ALIGN8 ("); |
4b7f6baa | 4303 | OUTS (outf, dregs (src1)); |
086134ec | 4304 | OUTS (outf, ", "); |
4b7f6baa CM |
4305 | OUTS (outf, dregs (src0)); |
4306 | OUTS (outf, ")"); | |
4b7f6baa CM |
4307 | } |
4308 | else if (sop == 1 && sopcde == 13) | |
4309 | { | |
4b7f6baa | 4310 | OUTS (outf, dregs (dst0)); |
086134ec | 4311 | OUTS (outf, " = ALIGN16 ("); |
4b7f6baa | 4312 | OUTS (outf, dregs (src1)); |
086134ec | 4313 | OUTS (outf, ", "); |
4b7f6baa CM |
4314 | OUTS (outf, dregs (src0)); |
4315 | OUTS (outf, ")"); | |
4b7f6baa CM |
4316 | } |
4317 | else if (sop == 2 && sopcde == 13) | |
4318 | { | |
4b7f6baa | 4319 | OUTS (outf, dregs (dst0)); |
086134ec | 4320 | OUTS (outf, " = ALIGN24 ("); |
4b7f6baa | 4321 | OUTS (outf, dregs (src1)); |
086134ec | 4322 | OUTS (outf, ", "); |
4b7f6baa CM |
4323 | OUTS (outf, dregs (src0)); |
4324 | OUTS (outf, ")"); | |
4b7f6baa CM |
4325 | } |
4326 | else | |
b7d48530 NC |
4327 | return 0; |
4328 | ||
4329 | return 4; | |
4b7f6baa CM |
4330 | } |
4331 | ||
4332 | static int | |
4333 | decode_dsp32shiftimm_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
4334 | { | |
b7d48530 NC |
4335 | /* dsp32shiftimm |
4336 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
4337 | | 1 | 1 | 0 | 0 |.M.| 1 | 1 | 0 | 1 | - | - |.sopcde............| | |
4338 | |.sop...|.HLs...|.dst0......|.immag.................|.src1......| | |
4339 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4340 | int src1 = ((iw1 >> DSP32ShiftImm_src1_bits) & DSP32ShiftImm_src1_mask); | |
4341 | int sop = ((iw1 >> DSP32ShiftImm_sop_bits) & DSP32ShiftImm_sop_mask); | |
4342 | int bit8 = ((iw1 >> 8) & 0x1); | |
4343 | int immag = ((iw1 >> DSP32ShiftImm_immag_bits) & DSP32ShiftImm_immag_mask); | |
4b7f6baa | 4344 | int newimmag = (-(iw1 >> DSP32ShiftImm_immag_bits) & DSP32ShiftImm_immag_mask); |
b7d48530 NC |
4345 | int dst0 = ((iw1 >> DSP32ShiftImm_dst0_bits) & DSP32ShiftImm_dst0_mask); |
4346 | int sopcde = ((iw0 >> (DSP32ShiftImm_sopcde_bits - 16)) & DSP32ShiftImm_sopcde_mask); | |
4347 | int HLs = ((iw1 >> DSP32ShiftImm_HLs_bits) & DSP32ShiftImm_HLs_mask); | |
4b7f6baa | 4348 | |
331f1cbe | 4349 | if (sop == 0 && sopcde == 0) |
4b7f6baa | 4350 | { |
331f1cbe BS |
4351 | OUTS (outf, (HLs & 2) ? dregs_hi (dst0) : dregs_lo (dst0)); |
4352 | OUTS (outf, " = "); | |
4353 | OUTS (outf, (HLs & 1) ? dregs_hi (src1) : dregs_lo (src1)); | |
4354 | OUTS (outf, " >>> "); | |
4b7f6baa | 4355 | OUTS (outf, uimm4 (newimmag)); |
4b7f6baa | 4356 | } |
331f1cbe | 4357 | else if (sop == 1 && sopcde == 0 && bit8 == 0) |
4b7f6baa | 4358 | { |
331f1cbe BS |
4359 | OUTS (outf, (HLs & 2) ? dregs_hi (dst0) : dregs_lo (dst0)); |
4360 | OUTS (outf, " = "); | |
4361 | OUTS (outf, (HLs & 1) ? dregs_hi (src1) : dregs_lo (src1)); | |
4362 | OUTS (outf, " << "); | |
4b7f6baa | 4363 | OUTS (outf, uimm4 (immag)); |
331f1cbe | 4364 | OUTS (outf, " (S)"); |
4b7f6baa | 4365 | } |
331f1cbe | 4366 | else if (sop == 1 && sopcde == 0 && bit8 == 1) |
4b7f6baa | 4367 | { |
331f1cbe BS |
4368 | OUTS (outf, (HLs & 2) ? dregs_hi (dst0) : dregs_lo (dst0)); |
4369 | OUTS (outf, " = "); | |
4370 | OUTS (outf, (HLs & 1) ? dregs_hi (src1) : dregs_lo (src1)); | |
4371 | OUTS (outf, " >>> "); | |
4b7f6baa | 4372 | OUTS (outf, uimm4 (newimmag)); |
331f1cbe | 4373 | OUTS (outf, " (S)"); |
4b7f6baa | 4374 | } |
331f1cbe | 4375 | else if (sop == 2 && sopcde == 0 && bit8 == 0) |
4b7f6baa | 4376 | { |
331f1cbe BS |
4377 | OUTS (outf, (HLs & 2) ? dregs_hi (dst0) : dregs_lo (dst0)); |
4378 | OUTS (outf, " = "); | |
4379 | OUTS (outf, (HLs & 1) ? dregs_hi (src1) : dregs_lo (src1)); | |
4380 | OUTS (outf, " << "); | |
4b7f6baa | 4381 | OUTS (outf, uimm4 (immag)); |
4b7f6baa | 4382 | } |
331f1cbe | 4383 | else if (sop == 2 && sopcde == 0 && bit8 == 1) |
4b7f6baa | 4384 | { |
331f1cbe BS |
4385 | OUTS (outf, (HLs & 2) ? dregs_hi (dst0) : dregs_lo (dst0)); |
4386 | OUTS (outf, " = "); | |
4387 | OUTS (outf, (HLs & 1) ? dregs_hi (src1) : dregs_lo (src1)); | |
4388 | OUTS (outf, " >> "); | |
4b7f6baa | 4389 | OUTS (outf, uimm4 (newimmag)); |
4b7f6baa | 4390 | } |
4b7f6baa CM |
4391 | else if (sop == 2 && sopcde == 3 && HLs == 1) |
4392 | { | |
086134ec | 4393 | OUTS (outf, "A1 = ROT A1 BY "); |
4b7f6baa | 4394 | OUTS (outf, imm6 (immag)); |
4b7f6baa CM |
4395 | } |
4396 | else if (sop == 0 && sopcde == 3 && HLs == 0 && bit8 == 0) | |
4397 | { | |
086134ec | 4398 | OUTS (outf, "A0 = A0 << "); |
4b7f6baa | 4399 | OUTS (outf, uimm5 (immag)); |
4b7f6baa CM |
4400 | } |
4401 | else if (sop == 0 && sopcde == 3 && HLs == 0 && bit8 == 1) | |
4402 | { | |
086134ec | 4403 | OUTS (outf, "A0 = A0 >>> "); |
4b7f6baa | 4404 | OUTS (outf, uimm5 (newimmag)); |
4b7f6baa CM |
4405 | } |
4406 | else if (sop == 0 && sopcde == 3 && HLs == 1 && bit8 == 0) | |
4407 | { | |
086134ec | 4408 | OUTS (outf, "A1 = A1 << "); |
4b7f6baa | 4409 | OUTS (outf, uimm5 (immag)); |
4b7f6baa CM |
4410 | } |
4411 | else if (sop == 0 && sopcde == 3 && HLs == 1 && bit8 == 1) | |
4412 | { | |
086134ec | 4413 | OUTS (outf, "A1 = A1 >>> "); |
4b7f6baa | 4414 | OUTS (outf, uimm5 (newimmag)); |
4b7f6baa CM |
4415 | } |
4416 | else if (sop == 1 && sopcde == 3 && HLs == 0) | |
4417 | { | |
086134ec | 4418 | OUTS (outf, "A0 = A0 >> "); |
4b7f6baa | 4419 | OUTS (outf, uimm5 (newimmag)); |
4b7f6baa CM |
4420 | } |
4421 | else if (sop == 1 && sopcde == 3 && HLs == 1) | |
4422 | { | |
086134ec | 4423 | OUTS (outf, "A1 = A1 >> "); |
4b7f6baa | 4424 | OUTS (outf, uimm5 (newimmag)); |
4b7f6baa CM |
4425 | } |
4426 | else if (sop == 2 && sopcde == 3 && HLs == 0) | |
4427 | { | |
086134ec | 4428 | OUTS (outf, "A0 = ROT A0 BY "); |
4b7f6baa | 4429 | OUTS (outf, imm6 (immag)); |
4b7f6baa CM |
4430 | } |
4431 | else if (sop == 1 && sopcde == 1 && bit8 == 0) | |
4432 | { | |
4b7f6baa | 4433 | OUTS (outf, dregs (dst0)); |
086134ec | 4434 | OUTS (outf, " = "); |
4b7f6baa | 4435 | OUTS (outf, dregs (src1)); |
086134ec | 4436 | OUTS (outf, " << "); |
4b7f6baa CM |
4437 | OUTS (outf, uimm5 (immag)); |
4438 | OUTS (outf, " (V, S)"); | |
4b7f6baa CM |
4439 | } |
4440 | else if (sop == 1 && sopcde == 1 && bit8 == 1) | |
4441 | { | |
4b7f6baa | 4442 | OUTS (outf, dregs (dst0)); |
086134ec | 4443 | OUTS (outf, " = "); |
4b7f6baa | 4444 | OUTS (outf, dregs (src1)); |
086134ec | 4445 | OUTS (outf, " >>> "); |
4b7f6baa | 4446 | OUTS (outf, imm5 (-immag)); |
0b7691fd | 4447 | OUTS (outf, " (V, S)"); |
4b7f6baa CM |
4448 | } |
4449 | else if (sop == 2 && sopcde == 1 && bit8 == 1) | |
4450 | { | |
4b7f6baa | 4451 | OUTS (outf, dregs (dst0)); |
086134ec | 4452 | OUTS (outf, " = "); |
4b7f6baa CM |
4453 | OUTS (outf, dregs (src1)); |
4454 | OUTS (outf, " >> "); | |
4455 | OUTS (outf, uimm5 (newimmag)); | |
4456 | OUTS (outf, " (V)"); | |
4b7f6baa CM |
4457 | } |
4458 | else if (sop == 2 && sopcde == 1 && bit8 == 0) | |
4459 | { | |
4b7f6baa | 4460 | OUTS (outf, dregs (dst0)); |
086134ec | 4461 | OUTS (outf, " = "); |
4b7f6baa | 4462 | OUTS (outf, dregs (src1)); |
086134ec | 4463 | OUTS (outf, " << "); |
4b7f6baa CM |
4464 | OUTS (outf, imm5 (immag)); |
4465 | OUTS (outf, " (V)"); | |
4b7f6baa CM |
4466 | } |
4467 | else if (sop == 0 && sopcde == 1) | |
4468 | { | |
4b7f6baa | 4469 | OUTS (outf, dregs (dst0)); |
086134ec | 4470 | OUTS (outf, " = "); |
4b7f6baa | 4471 | OUTS (outf, dregs (src1)); |
086134ec | 4472 | OUTS (outf, " >>> "); |
4b7f6baa CM |
4473 | OUTS (outf, uimm5 (newimmag)); |
4474 | OUTS (outf, " (V)"); | |
4b7f6baa CM |
4475 | } |
4476 | else if (sop == 1 && sopcde == 2) | |
4477 | { | |
4b7f6baa | 4478 | OUTS (outf, dregs (dst0)); |
086134ec | 4479 | OUTS (outf, " = "); |
4b7f6baa | 4480 | OUTS (outf, dregs (src1)); |
086134ec | 4481 | OUTS (outf, " << "); |
4b7f6baa | 4482 | OUTS (outf, uimm5 (immag)); |
086134ec | 4483 | OUTS (outf, " (S)"); |
4b7f6baa CM |
4484 | } |
4485 | else if (sop == 2 && sopcde == 2 && bit8 == 1) | |
4486 | { | |
4b7f6baa | 4487 | OUTS (outf, dregs (dst0)); |
086134ec | 4488 | OUTS (outf, " = "); |
4b7f6baa | 4489 | OUTS (outf, dregs (src1)); |
086134ec | 4490 | OUTS (outf, " >> "); |
4b7f6baa | 4491 | OUTS (outf, uimm5 (newimmag)); |
4b7f6baa CM |
4492 | } |
4493 | else if (sop == 2 && sopcde == 2 && bit8 == 0) | |
4494 | { | |
4b7f6baa | 4495 | OUTS (outf, dregs (dst0)); |
086134ec | 4496 | OUTS (outf, " = "); |
4b7f6baa | 4497 | OUTS (outf, dregs (src1)); |
086134ec | 4498 | OUTS (outf, " << "); |
4b7f6baa | 4499 | OUTS (outf, uimm5 (immag)); |
4b7f6baa CM |
4500 | } |
4501 | else if (sop == 3 && sopcde == 2) | |
4502 | { | |
4b7f6baa | 4503 | OUTS (outf, dregs (dst0)); |
086134ec | 4504 | OUTS (outf, " = ROT "); |
4b7f6baa CM |
4505 | OUTS (outf, dregs (src1)); |
4506 | OUTS (outf, " BY "); | |
4507 | OUTS (outf, imm6 (immag)); | |
4b7f6baa CM |
4508 | } |
4509 | else if (sop == 0 && sopcde == 2) | |
4510 | { | |
4b7f6baa | 4511 | OUTS (outf, dregs (dst0)); |
086134ec | 4512 | OUTS (outf, " = "); |
4b7f6baa | 4513 | OUTS (outf, dregs (src1)); |
086134ec | 4514 | OUTS (outf, " >>> "); |
4b7f6baa | 4515 | OUTS (outf, uimm5 (newimmag)); |
4b7f6baa CM |
4516 | } |
4517 | else | |
b7d48530 NC |
4518 | return 0; |
4519 | ||
4520 | return 4; | |
4b7f6baa CM |
4521 | } |
4522 | ||
4523 | static int | |
4524 | decode_pseudoDEBUG_0 (TIword iw0, disassemble_info *outf) | |
4525 | { | |
b7d48530 NC |
4526 | /* pseudoDEBUG |
4527 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
4528 | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 |.fn....|.grp.......|.reg.......| | |
4529 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa CM |
4530 | int fn = ((iw0 >> PseudoDbg_fn_bits) & PseudoDbg_fn_mask); |
4531 | int grp = ((iw0 >> PseudoDbg_grp_bits) & PseudoDbg_grp_mask); | |
4532 | int reg = ((iw0 >> PseudoDbg_reg_bits) & PseudoDbg_reg_mask); | |
4533 | ||
219b747a MF |
4534 | if (parallel) |
4535 | return 0; | |
4536 | ||
4b7f6baa | 4537 | if (reg == 0 && fn == 3) |
b7d48530 NC |
4538 | OUTS (outf, "DBG A0"); |
4539 | ||
4b7f6baa | 4540 | else if (reg == 1 && fn == 3) |
b7d48530 NC |
4541 | OUTS (outf, "DBG A1"); |
4542 | ||
4b7f6baa | 4543 | else if (reg == 3 && fn == 3) |
b7d48530 NC |
4544 | OUTS (outf, "ABORT"); |
4545 | ||
4b7f6baa | 4546 | else if (reg == 4 && fn == 3) |
b7d48530 NC |
4547 | OUTS (outf, "HLT"); |
4548 | ||
4b7f6baa | 4549 | else if (reg == 5 && fn == 3) |
b7d48530 NC |
4550 | OUTS (outf, "DBGHALT"); |
4551 | ||
4b7f6baa CM |
4552 | else if (reg == 6 && fn == 3) |
4553 | { | |
086134ec | 4554 | OUTS (outf, "DBGCMPLX ("); |
4b7f6baa CM |
4555 | OUTS (outf, dregs (grp)); |
4556 | OUTS (outf, ")"); | |
4b7f6baa CM |
4557 | } |
4558 | else if (reg == 7 && fn == 3) | |
b7d48530 NC |
4559 | OUTS (outf, "DBG"); |
4560 | ||
4b7f6baa CM |
4561 | else if (grp == 0 && fn == 2) |
4562 | { | |
73a63ccf | 4563 | OUTS (outf, "OUTC "); |
4b7f6baa | 4564 | OUTS (outf, dregs (reg)); |
4b7f6baa CM |
4565 | } |
4566 | else if (fn == 0) | |
4567 | { | |
a01eda85 | 4568 | OUTS (outf, "DBG "); |
4b7f6baa | 4569 | OUTS (outf, allregs (reg, grp)); |
4b7f6baa CM |
4570 | } |
4571 | else if (fn == 1) | |
4572 | { | |
9805c0a5 | 4573 | OUTS (outf, "PRNT "); |
4b7f6baa | 4574 | OUTS (outf, allregs (reg, grp)); |
4b7f6baa CM |
4575 | } |
4576 | else | |
b7d48530 NC |
4577 | return 0; |
4578 | ||
4579 | return 2; | |
4b7f6baa CM |
4580 | } |
4581 | ||
73a63ccf MF |
4582 | static int |
4583 | decode_pseudoOChar_0 (TIword iw0, disassemble_info *outf) | |
4584 | { | |
4585 | /* psedoOChar | |
4586 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
4587 | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |.ch............................| | |
4588 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4589 | int ch = ((iw0 >> PseudoChr_ch_bits) & PseudoChr_ch_mask); | |
4590 | ||
219b747a MF |
4591 | if (parallel) |
4592 | return 0; | |
4593 | ||
73a63ccf MF |
4594 | OUTS (outf, "OUTC "); |
4595 | OUTS (outf, uimm8 (ch)); | |
4596 | ||
4597 | return 2; | |
4598 | } | |
4599 | ||
4b7f6baa CM |
4600 | static int |
4601 | decode_pseudodbg_assert_0 (TIword iw0, TIword iw1, disassemble_info *outf) | |
4602 | { | |
b7d48530 NC |
4603 | /* pseudodbg_assert |
4604 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ | |
66a6900a | 4605 | | 1 | 1 | 1 | 1 | 0 | - | - | - | dbgop |.grp.......|.regtest...| |
b7d48530 NC |
4606 | |.expected......................................................| |
4607 | +---+---+---+---|---+---+---+---|---+---+---+---|---+---+---+---+ */ | |
4b7f6baa | 4608 | int expected = ((iw1 >> PseudoDbg_Assert_expected_bits) & PseudoDbg_Assert_expected_mask); |
b7d48530 | 4609 | int dbgop = ((iw0 >> (PseudoDbg_Assert_dbgop_bits - 16)) & PseudoDbg_Assert_dbgop_mask); |
66a6900a | 4610 | int grp = ((iw0 >> (PseudoDbg_Assert_grp_bits - 16)) & PseudoDbg_Assert_grp_mask); |
b7d48530 | 4611 | int regtest = ((iw0 >> (PseudoDbg_Assert_regtest_bits - 16)) & PseudoDbg_Assert_regtest_mask); |
4b7f6baa | 4612 | |
219b747a MF |
4613 | if (parallel) |
4614 | return 0; | |
4615 | ||
4b7f6baa CM |
4616 | if (dbgop == 0) |
4617 | { | |
086134ec | 4618 | OUTS (outf, "DBGA ("); |
66a6900a | 4619 | OUTS (outf, regs_lo (regtest, grp)); |
086134ec | 4620 | OUTS (outf, ", "); |
4b7f6baa CM |
4621 | OUTS (outf, uimm16 (expected)); |
4622 | OUTS (outf, ")"); | |
4b7f6baa CM |
4623 | } |
4624 | else if (dbgop == 1) | |
4625 | { | |
086134ec | 4626 | OUTS (outf, "DBGA ("); |
66a6900a | 4627 | OUTS (outf, regs_hi (regtest, grp)); |
086134ec | 4628 | OUTS (outf, ", "); |
4b7f6baa CM |
4629 | OUTS (outf, uimm16 (expected)); |
4630 | OUTS (outf, ")"); | |
4b7f6baa CM |
4631 | } |
4632 | else if (dbgop == 2) | |
4633 | { | |
086134ec | 4634 | OUTS (outf, "DBGAL ("); |
66a6900a | 4635 | OUTS (outf, allregs (regtest, grp)); |
086134ec | 4636 | OUTS (outf, ", "); |
4b7f6baa CM |
4637 | OUTS (outf, uimm16 (expected)); |
4638 | OUTS (outf, ")"); | |
4b7f6baa CM |
4639 | } |
4640 | else if (dbgop == 3) | |
4641 | { | |
086134ec | 4642 | OUTS (outf, "DBGAH ("); |
66a6900a | 4643 | OUTS (outf, allregs (regtest, grp)); |
086134ec | 4644 | OUTS (outf, ", "); |
4b7f6baa CM |
4645 | OUTS (outf, uimm16 (expected)); |
4646 | OUTS (outf, ")"); | |
4b7f6baa CM |
4647 | } |
4648 | else | |
b7d48530 NC |
4649 | return 0; |
4650 | return 4; | |
4b7f6baa CM |
4651 | } |
4652 | ||
ad15c38e | 4653 | static int |
4b7f6baa CM |
4654 | _print_insn_bfin (bfd_vma pc, disassemble_info *outf) |
4655 | { | |
4b7f6baa CM |
4656 | bfd_byte buf[4]; |
4657 | TIword iw0; | |
4658 | TIword iw1; | |
4659 | int status; | |
b7d48530 NC |
4660 | int rv = 0; |
4661 | ||
4b7f6baa | 4662 | status = (*outf->read_memory_func) (pc & ~0x1, buf, 2, outf); |
c7e2358a AM |
4663 | /* FIXME */ |
4664 | (void) status; | |
4b7f6baa | 4665 | status = (*outf->read_memory_func) ((pc + 2) & ~0x1, buf + 2, 2, outf); |
c7e2358a AM |
4666 | /* FIXME */ |
4667 | (void) status; | |
4b7f6baa CM |
4668 | |
4669 | iw0 = bfd_getl16 (buf); | |
4670 | iw1 = bfd_getl16 (buf + 2); | |
4671 | ||
4672 | if ((iw0 & 0xf7ff) == 0xc003 && iw1 == 0x1800) | |
4673 | { | |
219b747a MF |
4674 | if (parallel) |
4675 | { | |
602427c4 MF |
4676 | OUTS (outf, "ILLEGAL"); |
4677 | return 0; | |
219b747a | 4678 | } |
086134ec | 4679 | OUTS (outf, "MNOP"); |
4b7f6baa CM |
4680 | return 4; |
4681 | } | |
4682 | else if ((iw0 & 0xff00) == 0x0000) | |
b7d48530 | 4683 | rv = decode_ProgCtrl_0 (iw0, outf); |
4b7f6baa | 4684 | else if ((iw0 & 0xffc0) == 0x0240) |
b7d48530 | 4685 | rv = decode_CaCTRL_0 (iw0, outf); |
4b7f6baa | 4686 | else if ((iw0 & 0xff80) == 0x0100) |
b7d48530 | 4687 | rv = decode_PushPopReg_0 (iw0, outf); |
4b7f6baa | 4688 | else if ((iw0 & 0xfe00) == 0x0400) |
b7d48530 | 4689 | rv = decode_PushPopMultiple_0 (iw0, outf); |
4b7f6baa | 4690 | else if ((iw0 & 0xfe00) == 0x0600) |
b7d48530 | 4691 | rv = decode_ccMV_0 (iw0, outf); |
4b7f6baa | 4692 | else if ((iw0 & 0xf800) == 0x0800) |
b7d48530 | 4693 | rv = decode_CCflag_0 (iw0, outf); |
4b7f6baa | 4694 | else if ((iw0 & 0xffe0) == 0x0200) |
b7d48530 | 4695 | rv = decode_CC2dreg_0 (iw0, outf); |
4b7f6baa | 4696 | else if ((iw0 & 0xff00) == 0x0300) |
b7d48530 | 4697 | rv = decode_CC2stat_0 (iw0, outf); |
4b7f6baa | 4698 | else if ((iw0 & 0xf000) == 0x1000) |
b7d48530 | 4699 | rv = decode_BRCC_0 (iw0, pc, outf); |
4b7f6baa | 4700 | else if ((iw0 & 0xf000) == 0x2000) |
b7d48530 | 4701 | rv = decode_UJUMP_0 (iw0, pc, outf); |
4b7f6baa | 4702 | else if ((iw0 & 0xf000) == 0x3000) |
b7d48530 | 4703 | rv = decode_REGMV_0 (iw0, outf); |
4b7f6baa | 4704 | else if ((iw0 & 0xfc00) == 0x4000) |
b7d48530 | 4705 | rv = decode_ALU2op_0 (iw0, outf); |
4b7f6baa | 4706 | else if ((iw0 & 0xfe00) == 0x4400) |
b7d48530 | 4707 | rv = decode_PTR2op_0 (iw0, outf); |
4b7f6baa | 4708 | else if ((iw0 & 0xf800) == 0x4800) |
b7d48530 | 4709 | rv = decode_LOGI2op_0 (iw0, outf); |
4b7f6baa | 4710 | else if ((iw0 & 0xf000) == 0x5000) |
b7d48530 | 4711 | rv = decode_COMP3op_0 (iw0, outf); |
4b7f6baa | 4712 | else if ((iw0 & 0xf800) == 0x6000) |
b7d48530 | 4713 | rv = decode_COMPI2opD_0 (iw0, outf); |
4b7f6baa | 4714 | else if ((iw0 & 0xf800) == 0x6800) |
b7d48530 | 4715 | rv = decode_COMPI2opP_0 (iw0, outf); |
4b7f6baa | 4716 | else if ((iw0 & 0xf000) == 0x8000) |
b7d48530 | 4717 | rv = decode_LDSTpmod_0 (iw0, outf); |
4b7f6baa | 4718 | else if ((iw0 & 0xff60) == 0x9e60) |
b7d48530 | 4719 | rv = decode_dagMODim_0 (iw0, outf); |
4b7f6baa | 4720 | else if ((iw0 & 0xfff0) == 0x9f60) |
b7d48530 | 4721 | rv = decode_dagMODik_0 (iw0, outf); |
4b7f6baa | 4722 | else if ((iw0 & 0xfc00) == 0x9c00) |
b7d48530 | 4723 | rv = decode_dspLDST_0 (iw0, outf); |
4b7f6baa | 4724 | else if ((iw0 & 0xf000) == 0x9000) |
b7d48530 | 4725 | rv = decode_LDST_0 (iw0, outf); |
4b7f6baa | 4726 | else if ((iw0 & 0xfc00) == 0xb800) |
b7d48530 | 4727 | rv = decode_LDSTiiFP_0 (iw0, outf); |
4b7f6baa | 4728 | else if ((iw0 & 0xe000) == 0xA000) |
b7d48530 | 4729 | rv = decode_LDSTii_0 (iw0, outf); |
4b7f6baa | 4730 | else if ((iw0 & 0xff80) == 0xe080 && (iw1 & 0x0C00) == 0x0000) |
b7d48530 | 4731 | rv = decode_LoopSetup_0 (iw0, iw1, pc, outf); |
4b7f6baa | 4732 | else if ((iw0 & 0xff00) == 0xe100 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4733 | rv = decode_LDIMMhalf_0 (iw0, iw1, outf); |
4b7f6baa | 4734 | else if ((iw0 & 0xfe00) == 0xe200 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4735 | rv = decode_CALLa_0 (iw0, iw1, pc, outf); |
4b7f6baa | 4736 | else if ((iw0 & 0xfc00) == 0xe400 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4737 | rv = decode_LDSTidxI_0 (iw0, iw1, outf); |
4b7f6baa | 4738 | else if ((iw0 & 0xfffe) == 0xe800 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4739 | rv = decode_linkage_0 (iw0, iw1, outf); |
4b7f6baa | 4740 | else if ((iw0 & 0xf600) == 0xc000 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4741 | rv = decode_dsp32mac_0 (iw0, iw1, outf); |
4b7f6baa | 4742 | else if ((iw0 & 0xf600) == 0xc200 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4743 | rv = decode_dsp32mult_0 (iw0, iw1, outf); |
4b7f6baa | 4744 | else if ((iw0 & 0xf7c0) == 0xc400 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4745 | rv = decode_dsp32alu_0 (iw0, iw1, outf); |
4b7f6baa | 4746 | else if ((iw0 & 0xf780) == 0xc600 && (iw1 & 0x01c0) == 0x0000) |
b7d48530 | 4747 | rv = decode_dsp32shift_0 (iw0, iw1, outf); |
4b7f6baa | 4748 | else if ((iw0 & 0xf780) == 0xc680 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4749 | rv = decode_dsp32shiftimm_0 (iw0, iw1, outf); |
4b7f6baa | 4750 | else if ((iw0 & 0xff00) == 0xf800) |
b7d48530 | 4751 | rv = decode_pseudoDEBUG_0 (iw0, outf); |
4b7f6baa | 4752 | else if ((iw0 & 0xFF00) == 0xF900) |
73a63ccf | 4753 | rv = decode_pseudoOChar_0 (iw0, outf); |
66a6900a | 4754 | else if ((iw0 & 0xFF00) == 0xf000 && (iw1 & 0x0000) == 0x0000) |
b7d48530 | 4755 | rv = decode_pseudodbg_assert_0 (iw0, iw1, outf); |
4b7f6baa | 4756 | |
219b747a MF |
4757 | if (rv == 0) |
4758 | OUTS (outf, "ILLEGAL"); | |
4759 | ||
b7d48530 | 4760 | return rv; |
4b7f6baa CM |
4761 | } |
4762 | ||
4b7f6baa CM |
4763 | int |
4764 | print_insn_bfin (bfd_vma pc, disassemble_info *outf) | |
4765 | { | |
471e4e36 JZ |
4766 | bfd_byte buf[2]; |
4767 | unsigned short iw0; | |
4768 | int status; | |
4b7f6baa | 4769 | int count = 0; |
471e4e36 JZ |
4770 | |
4771 | status = (*outf->read_memory_func) (pc & ~0x01, buf, 2, outf); | |
c7e2358a AM |
4772 | /* FIXME */ |
4773 | (void) status; | |
471e4e36 | 4774 | iw0 = bfd_getl16 (buf); |
4b7f6baa CM |
4775 | |
4776 | count += _print_insn_bfin (pc, outf); | |
471e4e36 | 4777 | |
4b7f6baa | 4778 | /* Proper display of multiple issue instructions. */ |
471e4e36 | 4779 | |
219b747a | 4780 | if (count == 4 && (iw0 & 0xc000) == 0xc000 && (iw0 & BIT_MULTI_INS) |
b7d48530 | 4781 | && ((iw0 & 0xe800) != 0xe800 /* Not Linkage. */ )) |
4b7f6baa | 4782 | { |
219b747a MF |
4783 | int legal = 1; |
4784 | int len; | |
4785 | ||
086134ec | 4786 | parallel = 1; |
f5caf9f4 | 4787 | OUTS (outf, " || "); |
219b747a | 4788 | len = _print_insn_bfin (pc + 4, outf); |
f5caf9f4 | 4789 | OUTS (outf, " || "); |
219b747a | 4790 | if (len != 2) |
602427c4 | 4791 | legal = 0; |
219b747a MF |
4792 | len = _print_insn_bfin (pc + 6, outf); |
4793 | if (len != 2) | |
4794 | legal = 0; | |
4795 | ||
4796 | if (legal) | |
4797 | count = 8; | |
4798 | else | |
4799 | { | |
f5caf9f4 | 4800 | OUTS (outf, ";\t\t/* ILLEGAL PARALLEL INSTRUCTION */"); |
219b747a MF |
4801 | comment = 1; |
4802 | count = 0; | |
4803 | } | |
086134ec | 4804 | parallel = 0; |
4b7f6baa | 4805 | } |
219b747a | 4806 | |
086134ec | 4807 | if (!comment) |
f5caf9f4 | 4808 | OUTS (outf, ";"); |
086134ec | 4809 | |
219b747a MF |
4810 | if (count == 0) |
4811 | return 2; | |
4812 | ||
086134ec BS |
4813 | comment = 0; |
4814 | ||
4b7f6baa CM |
4815 | return count; |
4816 | } |