]>
Commit | Line | Data |
---|---|---|
252b5132 | 1 | /* tc-sparc.c -- Assemble for the SPARC |
f7e42eb4 | 2 | Copyright 1989, 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998, |
6c1b24e4 | 3 | 1999, 2000, 2001, 2002 |
e0c6ed95 | 4 | Free Software Foundation, Inc. |
252b5132 RH |
5 | This file is part of GAS, the GNU Assembler. |
6 | ||
7 | GAS is free software; you can redistribute it and/or modify | |
8 | it under the terms of the GNU General Public License as published by | |
9 | the Free Software Foundation; either version 2, or (at your option) | |
10 | any later version. | |
11 | ||
12 | GAS is distributed in the hope that it will be useful, | |
13 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | GNU General Public License for more details. | |
16 | ||
17 | You should have received a copy of the GNU General Public | |
18 | License along with GAS; see the file COPYING. If not, write | |
19 | to the Free Software Foundation, 59 Temple Place - Suite 330, | |
81d4177b | 20 | Boston, MA 02111-1307, USA. */ |
252b5132 RH |
21 | |
22 | #include <stdio.h> | |
252b5132 RH |
23 | |
24 | #include "as.h" | |
3882b010 | 25 | #include "safe-ctype.h" |
252b5132 RH |
26 | #include "subsegs.h" |
27 | ||
28 | #include "opcode/sparc.h" | |
29 | ||
30 | #ifdef OBJ_ELF | |
31 | #include "elf/sparc.h" | |
732d96b6 | 32 | #include "dwarf2dbg.h" |
252b5132 RH |
33 | #endif |
34 | ||
6c1b24e4 AO |
35 | /* Some ancient Sun C compilers would not take such hex constants as |
36 | unsigned, and would end up sign-extending them to form an offsetT, | |
37 | so use these constants instead. */ | |
38 | #define U0xffffffff ((((unsigned long) 1 << 16) << 16) - 1) | |
39 | #define U0x80000000 ((((unsigned long) 1 << 16) << 15)) | |
40 | ||
252b5132 RH |
41 | static struct sparc_arch *lookup_arch PARAMS ((char *)); |
42 | static void init_default_arch PARAMS ((void)); | |
a22b281c | 43 | static int sparc_ip PARAMS ((char *, const struct sparc_opcode **)); |
252b5132 RH |
44 | static int in_signed_range PARAMS ((bfd_signed_vma, bfd_signed_vma)); |
45 | static int in_unsigned_range PARAMS ((bfd_vma, bfd_vma)); | |
46 | static int in_bitfield_range PARAMS ((bfd_signed_vma, bfd_signed_vma)); | |
47 | static int sparc_ffs PARAMS ((unsigned int)); | |
a22b281c RH |
48 | static void synthetize_setuw PARAMS ((const struct sparc_opcode *)); |
49 | static void synthetize_setsw PARAMS ((const struct sparc_opcode *)); | |
50 | static void synthetize_setx PARAMS ((const struct sparc_opcode *)); | |
252b5132 RH |
51 | static bfd_vma BSR PARAMS ((bfd_vma, int)); |
52 | static int cmp_reg_entry PARAMS ((const PTR, const PTR)); | |
53 | static int parse_keyword_arg PARAMS ((int (*) (const char *), char **, int *)); | |
54 | static int parse_const_expr_arg PARAMS ((char **, int *)); | |
55 | static int get_expression PARAMS ((char *str)); | |
56 | ||
57 | /* Default architecture. */ | |
58 | /* ??? The default value should be V8, but sparclite support was added | |
59 | by making it the default. GCC now passes -Asparclite, so maybe sometime in | |
60 | the future we can set this to V8. */ | |
61 | #ifndef DEFAULT_ARCH | |
62 | #define DEFAULT_ARCH "sparclite" | |
63 | #endif | |
64 | static char *default_arch = DEFAULT_ARCH; | |
65 | ||
66 | /* Non-zero if the initial values of `max_architecture' and `sparc_arch_size' | |
67 | have been set. */ | |
68 | static int default_init_p; | |
69 | ||
70 | /* Current architecture. We don't bump up unless necessary. */ | |
71 | static enum sparc_opcode_arch_val current_architecture = SPARC_OPCODE_ARCH_V6; | |
72 | ||
73 | /* The maximum architecture level we can bump up to. | |
74 | In a 32 bit environment, don't allow bumping up to v9 by default. | |
75 | The native assembler works this way. The user is required to pass | |
76 | an explicit argument before we'll create v9 object files. However, if | |
77 | we don't see any v9 insns, a v8plus object file is not created. */ | |
78 | static enum sparc_opcode_arch_val max_architecture; | |
79 | ||
80 | /* Either 32 or 64, selects file format. */ | |
81 | static int sparc_arch_size; | |
82 | /* Initial (default) value, recorded separately in case a user option | |
83 | changes the value before md_show_usage is called. */ | |
84 | static int default_arch_size; | |
85 | ||
86 | #ifdef OBJ_ELF | |
87 | /* The currently selected v9 memory model. Currently only used for | |
88 | ELF. */ | |
89 | static enum { MM_TSO, MM_PSO, MM_RMO } sparc_memory_model = MM_RMO; | |
90 | #endif | |
91 | ||
92 | static int architecture_requested; | |
93 | static int warn_on_bump; | |
94 | ||
95 | /* If warn_on_bump and the needed architecture is higher than this | |
96 | architecture, issue a warning. */ | |
97 | static enum sparc_opcode_arch_val warn_after_architecture; | |
98 | ||
6d8809aa RH |
99 | /* Non-zero if as should generate error if an undeclared g[23] register |
100 | has been used in -64. */ | |
101 | static int no_undeclared_regs; | |
102 | ||
6faf3d66 JJ |
103 | /* Non-zero if we should try to relax jumps and calls. */ |
104 | static int sparc_relax; | |
105 | ||
252b5132 RH |
106 | /* Non-zero if we are generating PIC code. */ |
107 | int sparc_pic_code; | |
108 | ||
109 | /* Non-zero if we should give an error when misaligned data is seen. */ | |
110 | static int enforce_aligned_data; | |
111 | ||
112 | extern int target_big_endian; | |
113 | ||
114 | static int target_little_endian_data; | |
115 | ||
6d8809aa RH |
116 | /* Symbols for global registers on v9. */ |
117 | static symbolS *globals[8]; | |
118 | ||
252b5132 RH |
119 | /* V9 and 86x have big and little endian data, but instructions are always big |
120 | endian. The sparclet has bi-endian support but both data and insns have | |
121 | the same endianness. Global `target_big_endian' is used for data. | |
122 | The following macro is used for instructions. */ | |
123 | #ifndef INSN_BIG_ENDIAN | |
124 | #define INSN_BIG_ENDIAN (target_big_endian \ | |
125 | || default_arch_type == sparc86x \ | |
126 | || SPARC_OPCODE_ARCH_V9_P (max_architecture)) | |
127 | #endif | |
128 | ||
e0c6ed95 | 129 | /* Handle of the OPCODE hash table. */ |
252b5132 RH |
130 | static struct hash_control *op_hash; |
131 | ||
132 | static int log2 PARAMS ((int)); | |
133 | static void s_data1 PARAMS ((void)); | |
134 | static void s_seg PARAMS ((int)); | |
135 | static void s_proc PARAMS ((int)); | |
136 | static void s_reserve PARAMS ((int)); | |
137 | static void s_common PARAMS ((int)); | |
138 | static void s_empty PARAMS ((int)); | |
139 | static void s_uacons PARAMS ((int)); | |
cf9a1301 | 140 | static void s_ncons PARAMS ((int)); |
6d8809aa | 141 | static void s_register PARAMS ((int)); |
252b5132 RH |
142 | |
143 | const pseudo_typeS md_pseudo_table[] = | |
144 | { | |
e0c6ed95 | 145 | {"align", s_align_bytes, 0}, /* Defaulting is invalid (0). */ |
252b5132 RH |
146 | {"common", s_common, 0}, |
147 | {"empty", s_empty, 0}, | |
148 | {"global", s_globl, 0}, | |
149 | {"half", cons, 2}, | |
cf9a1301 | 150 | {"nword", s_ncons, 0}, |
252b5132 RH |
151 | {"optim", s_ignore, 0}, |
152 | {"proc", s_proc, 0}, | |
153 | {"reserve", s_reserve, 0}, | |
154 | {"seg", s_seg, 0}, | |
155 | {"skip", s_space, 0}, | |
156 | {"word", cons, 4}, | |
157 | {"xword", cons, 8}, | |
158 | {"uahalf", s_uacons, 2}, | |
159 | {"uaword", s_uacons, 4}, | |
160 | {"uaxword", s_uacons, 8}, | |
161 | #ifdef OBJ_ELF | |
732d96b6 JJ |
162 | {"file", dwarf2_directive_file, 0}, |
163 | {"loc", dwarf2_directive_loc, 0}, | |
e0c6ed95 | 164 | /* These are specific to sparc/svr4. */ |
252b5132 RH |
165 | {"2byte", s_uacons, 2}, |
166 | {"4byte", s_uacons, 4}, | |
167 | {"8byte", s_uacons, 8}, | |
6d8809aa | 168 | {"register", s_register, 0}, |
252b5132 RH |
169 | #endif |
170 | {NULL, 0, 0}, | |
171 | }; | |
172 | ||
e0c6ed95 AM |
173 | /* Size of relocation record. */ |
174 | const int md_reloc_size = 12; | |
252b5132 RH |
175 | |
176 | /* This array holds the chars that always start a comment. If the | |
e0c6ed95 AM |
177 | pre-processor is disabled, these aren't very useful. */ |
178 | const char comment_chars[] = "!"; /* JF removed '|' from | |
179 | comment_chars. */ | |
252b5132 RH |
180 | |
181 | /* This array holds the chars that only start a comment at the beginning of | |
182 | a line. If the line seems to have the form '# 123 filename' | |
e0c6ed95 | 183 | .line and .file directives will appear in the pre-processed output. */ |
252b5132 RH |
184 | /* Note that input_file.c hand checks for '#' at the beginning of the |
185 | first line of the input file. This is because the compiler outputs | |
e0c6ed95 | 186 | #NO_APP at the beginning of its output. */ |
252b5132 | 187 | /* Also note that comments started like this one will always |
e0c6ed95 | 188 | work if '/' isn't otherwise defined. */ |
252b5132 RH |
189 | const char line_comment_chars[] = "#"; |
190 | ||
63a0b638 | 191 | const char line_separator_chars[] = ";"; |
252b5132 | 192 | |
e0c6ed95 AM |
193 | /* Chars that can be used to separate mant from exp in floating point |
194 | nums. */ | |
252b5132 RH |
195 | const char EXP_CHARS[] = "eE"; |
196 | ||
e0c6ed95 AM |
197 | /* Chars that mean this number is a floating point constant. |
198 | As in 0f12.456 | |
199 | or 0d1.2345e12 */ | |
252b5132 RH |
200 | const char FLT_CHARS[] = "rRsSfFdDxXpP"; |
201 | ||
202 | /* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be | |
203 | changed in read.c. Ideally it shouldn't have to know about it at all, | |
204 | but nothing is ideal around here. */ | |
205 | ||
bc805888 | 206 | #define isoctal(c) ((unsigned) ((c) - '0') < '8') |
252b5132 RH |
207 | |
208 | struct sparc_it | |
209 | { | |
210 | char *error; | |
211 | unsigned long opcode; | |
212 | struct nlist *nlistp; | |
213 | expressionS exp; | |
cf9a1301 | 214 | expressionS exp2; |
252b5132 RH |
215 | int pcrel; |
216 | bfd_reloc_code_real_type reloc; | |
217 | }; | |
218 | ||
219 | struct sparc_it the_insn, set_insn; | |
220 | ||
221 | static void output_insn | |
222 | PARAMS ((const struct sparc_opcode *, struct sparc_it *)); | |
223 | \f | |
224 | /* Table of arguments to -A. | |
225 | The sparc_opcode_arch table in sparc-opc.c is insufficient and incorrect | |
226 | for this use. That table is for opcodes only. This table is for opcodes | |
227 | and file formats. */ | |
228 | ||
229 | enum sparc_arch_types {v6, v7, v8, sparclet, sparclite, sparc86x, v8plus, | |
19f7b010 | 230 | v8plusa, v9, v9a, v9b, v9_64}; |
252b5132 RH |
231 | |
232 | static struct sparc_arch { | |
233 | char *name; | |
234 | char *opcode_arch; | |
235 | enum sparc_arch_types arch_type; | |
236 | /* Default word size, as specified during configuration. | |
237 | A value of zero means can't be used to specify default architecture. */ | |
238 | int default_arch_size; | |
239 | /* Allowable arg to -A? */ | |
240 | int user_option_p; | |
241 | } sparc_arch_table[] = { | |
242 | { "v6", "v6", v6, 0, 1 }, | |
243 | { "v7", "v7", v7, 0, 1 }, | |
244 | { "v8", "v8", v8, 32, 1 }, | |
245 | { "sparclet", "sparclet", sparclet, 32, 1 }, | |
246 | { "sparclite", "sparclite", sparclite, 32, 1 }, | |
247 | { "sparc86x", "sparclite", sparc86x, 32, 1 }, | |
248 | { "v8plus", "v9", v9, 0, 1 }, | |
249 | { "v8plusa", "v9a", v9, 0, 1 }, | |
19f7b010 | 250 | { "v8plusb", "v9b", v9, 0, 1 }, |
252b5132 RH |
251 | { "v9", "v9", v9, 0, 1 }, |
252 | { "v9a", "v9a", v9, 0, 1 }, | |
19f7b010 | 253 | { "v9b", "v9b", v9, 0, 1 }, |
252b5132 RH |
254 | /* This exists to allow configure.in/Makefile.in to pass one |
255 | value to specify both the default machine and default word size. */ | |
256 | { "v9-64", "v9", v9, 64, 0 }, | |
257 | { NULL, NULL, v8, 0, 0 } | |
258 | }; | |
259 | ||
260 | /* Variant of default_arch */ | |
261 | static enum sparc_arch_types default_arch_type; | |
262 | ||
263 | static struct sparc_arch * | |
264 | lookup_arch (name) | |
265 | char *name; | |
266 | { | |
267 | struct sparc_arch *sa; | |
268 | ||
269 | for (sa = &sparc_arch_table[0]; sa->name != NULL; sa++) | |
270 | if (strcmp (sa->name, name) == 0) | |
271 | break; | |
272 | if (sa->name == NULL) | |
273 | return NULL; | |
274 | return sa; | |
275 | } | |
276 | ||
277 | /* Initialize the default opcode arch and word size from the default | |
278 | architecture name. */ | |
279 | ||
280 | static void | |
281 | init_default_arch () | |
282 | { | |
283 | struct sparc_arch *sa = lookup_arch (default_arch); | |
284 | ||
285 | if (sa == NULL | |
286 | || sa->default_arch_size == 0) | |
287 | as_fatal (_("Invalid default architecture, broken assembler.")); | |
288 | ||
289 | max_architecture = sparc_opcode_lookup_arch (sa->opcode_arch); | |
290 | if (max_architecture == SPARC_OPCODE_ARCH_BAD) | |
291 | as_fatal (_("Bad opcode table, broken assembler.")); | |
292 | default_arch_size = sparc_arch_size = sa->default_arch_size; | |
293 | default_init_p = 1; | |
294 | default_arch_type = sa->arch_type; | |
295 | } | |
296 | ||
297 | /* Called by TARGET_FORMAT. */ | |
298 | ||
299 | const char * | |
300 | sparc_target_format () | |
301 | { | |
302 | /* We don't get a chance to initialize anything before we're called, | |
303 | so handle that now. */ | |
304 | if (! default_init_p) | |
305 | init_default_arch (); | |
306 | ||
307 | #ifdef OBJ_AOUT | |
308 | #ifdef TE_NetBSD | |
309 | return "a.out-sparc-netbsd"; | |
310 | #else | |
311 | #ifdef TE_SPARCAOUT | |
312 | if (target_big_endian) | |
313 | return "a.out-sunos-big"; | |
314 | else if (default_arch_type == sparc86x && target_little_endian_data) | |
315 | return "a.out-sunos-big"; | |
ab3e48dc KH |
316 | else |
317 | return "a.out-sparc-little"; | |
252b5132 RH |
318 | #else |
319 | return "a.out-sunos-big"; | |
320 | #endif | |
321 | #endif | |
322 | #endif | |
323 | ||
324 | #ifdef OBJ_BOUT | |
325 | return "b.out.big"; | |
326 | #endif | |
327 | ||
328 | #ifdef OBJ_COFF | |
329 | #ifdef TE_LYNX | |
330 | return "coff-sparc-lynx"; | |
331 | #else | |
332 | return "coff-sparc"; | |
333 | #endif | |
334 | #endif | |
335 | ||
336 | #ifdef OBJ_ELF | |
337 | return sparc_arch_size == 64 ? "elf64-sparc" : "elf32-sparc"; | |
338 | #endif | |
339 | ||
340 | abort (); | |
341 | } | |
342 | \f | |
e0c6ed95 | 343 | /* md_parse_option |
252b5132 RH |
344 | * Invocation line includes a switch not recognized by the base assembler. |
345 | * See if it's a processor-specific option. These are: | |
346 | * | |
347 | * -bump | |
348 | * Warn on architecture bumps. See also -A. | |
349 | * | |
350 | * -Av6, -Av7, -Av8, -Asparclite, -Asparclet | |
351 | * Standard 32 bit architectures. | |
19f7b010 | 352 | * -Av9, -Av9a, -Av9b |
252b5132 RH |
353 | * Sparc64 in either a 32 or 64 bit world (-32/-64 says which). |
354 | * This used to only mean 64 bits, but properly specifying it | |
355 | * complicated gcc's ASM_SPECs, so now opcode selection is | |
356 | * specified orthogonally to word size (except when specifying | |
357 | * the default, but that is an internal implementation detail). | |
19f7b010 JJ |
358 | * -Av8plus, -Av8plusa, -Av8plusb |
359 | * Same as -Av9{,a,b}. | |
360 | * -xarch=v8plus, -xarch=v8plusa, -xarch=v8plusb | |
361 | * Same as -Av8plus{,a,b} -32, for compatibility with Sun's | |
362 | * assembler. | |
363 | * -xarch=v9, -xarch=v9a, -xarch=v9b | |
364 | * Same as -Av9{,a,b} -64, for compatibility with Sun's | |
c2158c24 | 365 | * assembler. |
252b5132 RH |
366 | * |
367 | * Select the architecture and possibly the file format. | |
368 | * Instructions or features not supported by the selected | |
369 | * architecture cause fatal errors. | |
370 | * | |
371 | * The default is to start at v6, and bump the architecture up | |
372 | * whenever an instruction is seen at a higher level. In 32 bit | |
373 | * environments, v9 is not bumped up to, the user must pass | |
19f7b010 | 374 | * -Av8plus{,a,b}. |
252b5132 RH |
375 | * |
376 | * If -bump is specified, a warning is printing when bumping to | |
377 | * higher levels. | |
378 | * | |
379 | * If an architecture is specified, all instructions must match | |
380 | * that architecture. Any higher level instructions are flagged | |
381 | * as errors. Note that in the 32 bit environment specifying | |
382 | * -Av8plus does not automatically create a v8plus object file, a | |
383 | * v9 insn must be seen. | |
384 | * | |
385 | * If both an architecture and -bump are specified, the | |
386 | * architecture starts at the specified level, but bumps are | |
387 | * warnings. Note that we can't set `current_architecture' to | |
388 | * the requested level in this case: in the 32 bit environment, | |
389 | * we still must avoid creating v8plus object files unless v9 | |
390 | * insns are seen. | |
391 | * | |
392 | * Note: | |
393 | * Bumping between incompatible architectures is always an | |
394 | * error. For example, from sparclite to v9. | |
395 | */ | |
396 | ||
397 | #ifdef OBJ_ELF | |
5a38dc70 | 398 | const char *md_shortopts = "A:K:VQ:sq"; |
252b5132 RH |
399 | #else |
400 | #ifdef OBJ_AOUT | |
5a38dc70 | 401 | const char *md_shortopts = "A:k"; |
252b5132 | 402 | #else |
5a38dc70 | 403 | const char *md_shortopts = "A:"; |
252b5132 RH |
404 | #endif |
405 | #endif | |
406 | struct option md_longopts[] = { | |
407 | #define OPTION_BUMP (OPTION_MD_BASE) | |
408 | {"bump", no_argument, NULL, OPTION_BUMP}, | |
409 | #define OPTION_SPARC (OPTION_MD_BASE + 1) | |
410 | {"sparc", no_argument, NULL, OPTION_SPARC}, | |
411 | #define OPTION_XARCH (OPTION_MD_BASE + 2) | |
412 | {"xarch", required_argument, NULL, OPTION_XARCH}, | |
413 | #ifdef OBJ_ELF | |
414 | #define OPTION_32 (OPTION_MD_BASE + 3) | |
415 | {"32", no_argument, NULL, OPTION_32}, | |
416 | #define OPTION_64 (OPTION_MD_BASE + 4) | |
417 | {"64", no_argument, NULL, OPTION_64}, | |
418 | #define OPTION_TSO (OPTION_MD_BASE + 5) | |
419 | {"TSO", no_argument, NULL, OPTION_TSO}, | |
420 | #define OPTION_PSO (OPTION_MD_BASE + 6) | |
421 | {"PSO", no_argument, NULL, OPTION_PSO}, | |
422 | #define OPTION_RMO (OPTION_MD_BASE + 7) | |
423 | {"RMO", no_argument, NULL, OPTION_RMO}, | |
424 | #endif | |
425 | #ifdef SPARC_BIENDIAN | |
426 | #define OPTION_LITTLE_ENDIAN (OPTION_MD_BASE + 8) | |
427 | {"EL", no_argument, NULL, OPTION_LITTLE_ENDIAN}, | |
428 | #define OPTION_BIG_ENDIAN (OPTION_MD_BASE + 9) | |
429 | {"EB", no_argument, NULL, OPTION_BIG_ENDIAN}, | |
430 | #endif | |
431 | #define OPTION_ENFORCE_ALIGNED_DATA (OPTION_MD_BASE + 10) | |
432 | {"enforce-aligned-data", no_argument, NULL, OPTION_ENFORCE_ALIGNED_DATA}, | |
433 | #define OPTION_LITTLE_ENDIAN_DATA (OPTION_MD_BASE + 11) | |
434 | {"little-endian-data", no_argument, NULL, OPTION_LITTLE_ENDIAN_DATA}, | |
6d8809aa RH |
435 | #ifdef OBJ_ELF |
436 | #define OPTION_NO_UNDECLARED_REGS (OPTION_MD_BASE + 12) | |
437 | {"no-undeclared-regs", no_argument, NULL, OPTION_NO_UNDECLARED_REGS}, | |
a25fe906 ILT |
438 | #define OPTION_UNDECLARED_REGS (OPTION_MD_BASE + 13) |
439 | {"undeclared-regs", no_argument, NULL, OPTION_UNDECLARED_REGS}, | |
6d8809aa | 440 | #endif |
6faf3d66 JJ |
441 | #define OPTION_RELAX (OPTION_MD_BASE + 14) |
442 | {"relax", no_argument, NULL, OPTION_RELAX}, | |
443 | #define OPTION_NO_RELAX (OPTION_MD_BASE + 15) | |
444 | {"no-relax", no_argument, NULL, OPTION_NO_RELAX}, | |
252b5132 RH |
445 | {NULL, no_argument, NULL, 0} |
446 | }; | |
e0c6ed95 AM |
447 | |
448 | size_t md_longopts_size = sizeof (md_longopts); | |
252b5132 RH |
449 | |
450 | int | |
451 | md_parse_option (c, arg) | |
452 | int c; | |
453 | char *arg; | |
454 | { | |
455 | /* We don't get a chance to initialize anything before we're called, | |
456 | so handle that now. */ | |
457 | if (! default_init_p) | |
458 | init_default_arch (); | |
459 | ||
460 | switch (c) | |
461 | { | |
462 | case OPTION_BUMP: | |
463 | warn_on_bump = 1; | |
464 | warn_after_architecture = SPARC_OPCODE_ARCH_V6; | |
465 | break; | |
466 | ||
467 | case OPTION_XARCH: | |
c2158c24 JJ |
468 | #ifdef OBJ_ELF |
469 | if (strncmp (arg, "v9", 2) != 0) | |
470 | md_parse_option (OPTION_32, NULL); | |
471 | else | |
472 | md_parse_option (OPTION_64, NULL); | |
473 | #endif | |
e0c6ed95 | 474 | /* Fall through. */ |
252b5132 RH |
475 | |
476 | case 'A': | |
477 | { | |
478 | struct sparc_arch *sa; | |
479 | enum sparc_opcode_arch_val opcode_arch; | |
480 | ||
481 | sa = lookup_arch (arg); | |
482 | if (sa == NULL | |
483 | || ! sa->user_option_p) | |
484 | { | |
c2158c24 JJ |
485 | if (c == OPTION_XARCH) |
486 | as_bad (_("invalid architecture -xarch=%s"), arg); | |
487 | else | |
488 | as_bad (_("invalid architecture -A%s"), arg); | |
252b5132 RH |
489 | return 0; |
490 | } | |
491 | ||
492 | opcode_arch = sparc_opcode_lookup_arch (sa->opcode_arch); | |
493 | if (opcode_arch == SPARC_OPCODE_ARCH_BAD) | |
494 | as_fatal (_("Bad opcode table, broken assembler.")); | |
495 | ||
496 | max_architecture = opcode_arch; | |
497 | architecture_requested = 1; | |
498 | } | |
499 | break; | |
500 | ||
501 | case OPTION_SPARC: | |
502 | /* Ignore -sparc, used by SunOS make default .s.o rule. */ | |
503 | break; | |
504 | ||
505 | case OPTION_ENFORCE_ALIGNED_DATA: | |
506 | enforce_aligned_data = 1; | |
507 | break; | |
508 | ||
509 | #ifdef SPARC_BIENDIAN | |
510 | case OPTION_LITTLE_ENDIAN: | |
511 | target_big_endian = 0; | |
512 | if (default_arch_type != sparclet) | |
513 | as_fatal ("This target does not support -EL"); | |
514 | break; | |
515 | case OPTION_LITTLE_ENDIAN_DATA: | |
516 | target_little_endian_data = 1; | |
517 | target_big_endian = 0; | |
518 | if (default_arch_type != sparc86x | |
519 | && default_arch_type != v9) | |
520 | as_fatal ("This target does not support --little-endian-data"); | |
521 | break; | |
522 | case OPTION_BIG_ENDIAN: | |
523 | target_big_endian = 1; | |
524 | break; | |
525 | #endif | |
526 | ||
527 | #ifdef OBJ_AOUT | |
528 | case 'k': | |
529 | sparc_pic_code = 1; | |
530 | break; | |
531 | #endif | |
532 | ||
533 | #ifdef OBJ_ELF | |
534 | case OPTION_32: | |
535 | case OPTION_64: | |
536 | { | |
537 | const char **list, **l; | |
538 | ||
539 | sparc_arch_size = c == OPTION_32 ? 32 : 64; | |
540 | list = bfd_target_list (); | |
541 | for (l = list; *l != NULL; l++) | |
542 | { | |
543 | if (sparc_arch_size == 32) | |
544 | { | |
545 | if (strcmp (*l, "elf32-sparc") == 0) | |
546 | break; | |
547 | } | |
548 | else | |
549 | { | |
550 | if (strcmp (*l, "elf64-sparc") == 0) | |
551 | break; | |
552 | } | |
553 | } | |
554 | if (*l == NULL) | |
555 | as_fatal (_("No compiled in support for %d bit object file format"), | |
556 | sparc_arch_size); | |
557 | free (list); | |
558 | } | |
559 | break; | |
560 | ||
561 | case OPTION_TSO: | |
562 | sparc_memory_model = MM_TSO; | |
563 | break; | |
564 | ||
565 | case OPTION_PSO: | |
566 | sparc_memory_model = MM_PSO; | |
567 | break; | |
568 | ||
569 | case OPTION_RMO: | |
570 | sparc_memory_model = MM_RMO; | |
571 | break; | |
572 | ||
573 | case 'V': | |
574 | print_version_id (); | |
575 | break; | |
576 | ||
577 | case 'Q': | |
578 | /* Qy - do emit .comment | |
e0c6ed95 | 579 | Qn - do not emit .comment. */ |
252b5132 RH |
580 | break; |
581 | ||
582 | case 's': | |
e0c6ed95 | 583 | /* Use .stab instead of .stab.excl. */ |
252b5132 RH |
584 | break; |
585 | ||
586 | case 'q': | |
e0c6ed95 | 587 | /* quick -- Native assembler does fewer checks. */ |
252b5132 RH |
588 | break; |
589 | ||
590 | case 'K': | |
591 | if (strcmp (arg, "PIC") != 0) | |
592 | as_warn (_("Unrecognized option following -K")); | |
593 | else | |
594 | sparc_pic_code = 1; | |
595 | break; | |
6d8809aa RH |
596 | |
597 | case OPTION_NO_UNDECLARED_REGS: | |
598 | no_undeclared_regs = 1; | |
599 | break; | |
a25fe906 ILT |
600 | |
601 | case OPTION_UNDECLARED_REGS: | |
602 | no_undeclared_regs = 0; | |
603 | break; | |
252b5132 RH |
604 | #endif |
605 | ||
6faf3d66 JJ |
606 | case OPTION_RELAX: |
607 | sparc_relax = 1; | |
608 | break; | |
609 | ||
610 | case OPTION_NO_RELAX: | |
611 | sparc_relax = 0; | |
612 | break; | |
613 | ||
252b5132 RH |
614 | default: |
615 | return 0; | |
616 | } | |
617 | ||
618 | return 1; | |
619 | } | |
620 | ||
621 | void | |
622 | md_show_usage (stream) | |
623 | FILE *stream; | |
624 | { | |
625 | const struct sparc_arch *arch; | |
c2158c24 | 626 | int column; |
252b5132 RH |
627 | |
628 | /* We don't get a chance to initialize anything before we're called, | |
629 | so handle that now. */ | |
630 | if (! default_init_p) | |
631 | init_default_arch (); | |
632 | ||
e0c6ed95 | 633 | fprintf (stream, _("SPARC options:\n")); |
c2158c24 | 634 | column = 0; |
252b5132 RH |
635 | for (arch = &sparc_arch_table[0]; arch->name; arch++) |
636 | { | |
c2158c24 JJ |
637 | if (!arch->user_option_p) |
638 | continue; | |
252b5132 RH |
639 | if (arch != &sparc_arch_table[0]) |
640 | fprintf (stream, " | "); | |
07726851 | 641 | if (column + strlen (arch->name) > 70) |
c2158c24 JJ |
642 | { |
643 | column = 0; | |
644 | fputc ('\n', stream); | |
645 | } | |
07726851 | 646 | column += 5 + 2 + strlen (arch->name); |
c2158c24 | 647 | fprintf (stream, "-A%s", arch->name); |
252b5132 | 648 | } |
c2158c24 JJ |
649 | for (arch = &sparc_arch_table[0]; arch->name; arch++) |
650 | { | |
651 | if (!arch->user_option_p) | |
652 | continue; | |
653 | fprintf (stream, " | "); | |
07726851 | 654 | if (column + strlen (arch->name) > 65) |
c2158c24 JJ |
655 | { |
656 | column = 0; | |
657 | fputc ('\n', stream); | |
658 | } | |
07726851 | 659 | column += 5 + 7 + strlen (arch->name); |
c2158c24 JJ |
660 | fprintf (stream, "-xarch=%s", arch->name); |
661 | } | |
662 | fprintf (stream, _("\n\ | |
252b5132 RH |
663 | specify variant of SPARC architecture\n\ |
664 | -bump warn when assembler switches architectures\n\ | |
665 | -sparc ignored\n\ | |
6faf3d66 JJ |
666 | --enforce-aligned-data force .long, etc., to be aligned correctly\n\ |
667 | -relax relax jumps and branches (default)\n\ | |
668 | -no-relax avoid changing any jumps and branches\n")); | |
252b5132 RH |
669 | #ifdef OBJ_AOUT |
670 | fprintf (stream, _("\ | |
671 | -k generate PIC\n")); | |
672 | #endif | |
673 | #ifdef OBJ_ELF | |
674 | fprintf (stream, _("\ | |
675 | -32 create 32 bit object file\n\ | |
676 | -64 create 64 bit object file\n")); | |
677 | fprintf (stream, _("\ | |
678 | [default is %d]\n"), default_arch_size); | |
679 | fprintf (stream, _("\ | |
680 | -TSO use Total Store Ordering\n\ | |
681 | -PSO use Partial Store Ordering\n\ | |
682 | -RMO use Relaxed Memory Ordering\n")); | |
683 | fprintf (stream, _("\ | |
684 | [default is %s]\n"), (default_arch_size == 64) ? "RMO" : "TSO"); | |
685 | fprintf (stream, _("\ | |
686 | -KPIC generate PIC\n\ | |
687 | -V print assembler version number\n\ | |
a25fe906 ILT |
688 | -undeclared-regs ignore application global register usage without\n\ |
689 | appropriate .register directive (default)\n\ | |
690 | -no-undeclared-regs force error on application global register usage\n\ | |
691 | without appropriate .register directive\n\ | |
252b5132 RH |
692 | -q ignored\n\ |
693 | -Qy, -Qn ignored\n\ | |
694 | -s ignored\n")); | |
695 | #endif | |
696 | #ifdef SPARC_BIENDIAN | |
697 | fprintf (stream, _("\ | |
698 | -EL generate code for a little endian machine\n\ | |
699 | -EB generate code for a big endian machine\n\ | |
700 | --little-endian-data generate code for a machine having big endian\n\ | |
c20f4f8c | 701 | instructions and little endian data.\n")); |
252b5132 RH |
702 | #endif |
703 | } | |
704 | \f | |
e0c6ed95 | 705 | /* Native operand size opcode translation. */ |
cf9a1301 RH |
706 | struct |
707 | { | |
708 | char *name; | |
709 | char *name32; | |
710 | char *name64; | |
711 | } native_op_table[] = | |
712 | { | |
713 | {"ldn", "ld", "ldx"}, | |
714 | {"ldna", "lda", "ldxa"}, | |
715 | {"stn", "st", "stx"}, | |
716 | {"stna", "sta", "stxa"}, | |
717 | {"slln", "sll", "sllx"}, | |
718 | {"srln", "srl", "srlx"}, | |
719 | {"sran", "sra", "srax"}, | |
720 | {"casn", "cas", "casx"}, | |
721 | {"casna", "casa", "casxa"}, | |
722 | {"clrn", "clr", "clrx"}, | |
723 | {NULL, NULL, NULL}, | |
724 | }; | |
725 | \f | |
e0c6ed95 | 726 | /* sparc64 priviledged registers. */ |
252b5132 RH |
727 | |
728 | struct priv_reg_entry | |
ab3e48dc KH |
729 | { |
730 | char *name; | |
731 | int regnum; | |
732 | }; | |
252b5132 RH |
733 | |
734 | struct priv_reg_entry priv_reg_table[] = | |
735 | { | |
736 | {"tpc", 0}, | |
737 | {"tnpc", 1}, | |
738 | {"tstate", 2}, | |
739 | {"tt", 3}, | |
740 | {"tick", 4}, | |
741 | {"tba", 5}, | |
742 | {"pstate", 6}, | |
743 | {"tl", 7}, | |
744 | {"pil", 8}, | |
745 | {"cwp", 9}, | |
746 | {"cansave", 10}, | |
747 | {"canrestore", 11}, | |
748 | {"cleanwin", 12}, | |
749 | {"otherwin", 13}, | |
750 | {"wstate", 14}, | |
751 | {"fq", 15}, | |
752 | {"ver", 31}, | |
e0c6ed95 | 753 | {"", -1}, /* End marker. */ |
252b5132 RH |
754 | }; |
755 | ||
e0c6ed95 | 756 | /* v9a specific asrs. */ |
252b5132 RH |
757 | |
758 | struct priv_reg_entry v9a_asr_table[] = | |
759 | { | |
760 | {"tick_cmpr", 23}, | |
19f7b010 JJ |
761 | {"sys_tick_cmpr", 25}, |
762 | {"sys_tick", 24}, | |
252b5132 RH |
763 | {"softint", 22}, |
764 | {"set_softint", 20}, | |
765 | {"pic", 17}, | |
766 | {"pcr", 16}, | |
767 | {"gsr", 19}, | |
768 | {"dcr", 18}, | |
769 | {"clear_softint", 21}, | |
e0c6ed95 | 770 | {"", -1}, /* End marker. */ |
252b5132 RH |
771 | }; |
772 | ||
773 | static int | |
774 | cmp_reg_entry (parg, qarg) | |
775 | const PTR parg; | |
776 | const PTR qarg; | |
777 | { | |
778 | const struct priv_reg_entry *p = (const struct priv_reg_entry *) parg; | |
779 | const struct priv_reg_entry *q = (const struct priv_reg_entry *) qarg; | |
780 | ||
781 | return strcmp (q->name, p->name); | |
782 | } | |
783 | \f | |
784 | /* This function is called once, at assembler startup time. It should | |
e0c6ed95 AM |
785 | set up all the tables, etc. that the MD part of the assembler will |
786 | need. */ | |
252b5132 RH |
787 | |
788 | void | |
789 | md_begin () | |
790 | { | |
791 | register const char *retval = NULL; | |
792 | int lose = 0; | |
793 | register unsigned int i = 0; | |
794 | ||
795 | /* We don't get a chance to initialize anything before md_parse_option | |
796 | is called, and it may not be called, so handle default initialization | |
797 | now if not already done. */ | |
798 | if (! default_init_p) | |
799 | init_default_arch (); | |
800 | ||
801 | op_hash = hash_new (); | |
802 | ||
803 | while (i < (unsigned int) sparc_num_opcodes) | |
804 | { | |
805 | const char *name = sparc_opcodes[i].name; | |
806 | retval = hash_insert (op_hash, name, (PTR) &sparc_opcodes[i]); | |
807 | if (retval != NULL) | |
808 | { | |
cf9a1301 RH |
809 | as_bad (_("Internal error: can't hash `%s': %s\n"), |
810 | sparc_opcodes[i].name, retval); | |
252b5132 RH |
811 | lose = 1; |
812 | } | |
813 | do | |
814 | { | |
815 | if (sparc_opcodes[i].match & sparc_opcodes[i].lose) | |
816 | { | |
cf9a1301 RH |
817 | as_bad (_("Internal error: losing opcode: `%s' \"%s\"\n"), |
818 | sparc_opcodes[i].name, sparc_opcodes[i].args); | |
252b5132 RH |
819 | lose = 1; |
820 | } | |
821 | ++i; | |
822 | } | |
823 | while (i < (unsigned int) sparc_num_opcodes | |
824 | && !strcmp (sparc_opcodes[i].name, name)); | |
825 | } | |
826 | ||
cf9a1301 RH |
827 | for (i = 0; native_op_table[i].name; i++) |
828 | { | |
829 | const struct sparc_opcode *insn; | |
3d4ae3c0 NC |
830 | char *name = ((sparc_arch_size == 32) |
831 | ? native_op_table[i].name32 | |
832 | : native_op_table[i].name64); | |
e0c6ed95 | 833 | insn = (struct sparc_opcode *) hash_find (op_hash, name); |
cf9a1301 | 834 | if (insn == NULL) |
e0c6ed95 AM |
835 | { |
836 | as_bad (_("Internal error: can't find opcode `%s' for `%s'\n"), | |
837 | name, native_op_table[i].name); | |
838 | lose = 1; | |
839 | } | |
cf9a1301 RH |
840 | else |
841 | { | |
842 | retval = hash_insert (op_hash, native_op_table[i].name, (PTR) insn); | |
843 | if (retval != NULL) | |
844 | { | |
845 | as_bad (_("Internal error: can't hash `%s': %s\n"), | |
846 | sparc_opcodes[i].name, retval); | |
847 | lose = 1; | |
848 | } | |
849 | } | |
850 | } | |
851 | ||
252b5132 RH |
852 | if (lose) |
853 | as_fatal (_("Broken assembler. No assembly attempted.")); | |
854 | ||
252b5132 RH |
855 | qsort (priv_reg_table, sizeof (priv_reg_table) / sizeof (priv_reg_table[0]), |
856 | sizeof (priv_reg_table[0]), cmp_reg_entry); | |
857 | ||
858 | /* If -bump, record the architecture level at which we start issuing | |
859 | warnings. The behaviour is different depending upon whether an | |
860 | architecture was explicitly specified. If it wasn't, we issue warnings | |
861 | for all upwards bumps. If it was, we don't start issuing warnings until | |
862 | we need to bump beyond the requested architecture or when we bump between | |
863 | conflicting architectures. */ | |
864 | ||
865 | if (warn_on_bump | |
866 | && architecture_requested) | |
867 | { | |
868 | /* `max_architecture' records the requested architecture. | |
869 | Issue warnings if we go above it. */ | |
870 | warn_after_architecture = max_architecture; | |
871 | ||
872 | /* Find the highest architecture level that doesn't conflict with | |
873 | the requested one. */ | |
874 | for (max_architecture = SPARC_OPCODE_ARCH_MAX; | |
875 | max_architecture > warn_after_architecture; | |
876 | --max_architecture) | |
877 | if (! SPARC_OPCODE_CONFLICT_P (max_architecture, | |
878 | warn_after_architecture)) | |
879 | break; | |
880 | } | |
881 | } | |
882 | ||
883 | /* Called after all assembly has been done. */ | |
884 | ||
885 | void | |
886 | sparc_md_end () | |
887 | { | |
19f7b010 JJ |
888 | unsigned long mach = bfd_mach_sparc; |
889 | ||
252b5132 | 890 | if (sparc_arch_size == 64) |
19f7b010 JJ |
891 | switch (current_architecture) |
892 | { | |
893 | case SPARC_OPCODE_ARCH_V9A: mach = bfd_mach_sparc_v9a; break; | |
894 | case SPARC_OPCODE_ARCH_V9B: mach = bfd_mach_sparc_v9b; break; | |
895 | default: mach = bfd_mach_sparc_v9; break; | |
896 | } | |
252b5132 | 897 | else |
19f7b010 JJ |
898 | switch (current_architecture) |
899 | { | |
900 | case SPARC_OPCODE_ARCH_SPARCLET: mach = bfd_mach_sparc_sparclet; break; | |
901 | case SPARC_OPCODE_ARCH_V9: mach = bfd_mach_sparc_v8plus; break; | |
902 | case SPARC_OPCODE_ARCH_V9A: mach = bfd_mach_sparc_v8plusa; break; | |
903 | case SPARC_OPCODE_ARCH_V9B: mach = bfd_mach_sparc_v8plusb; break; | |
904 | /* The sparclite is treated like a normal sparc. Perhaps it shouldn't | |
905 | be but for now it is (since that's the way it's always been | |
906 | treated). */ | |
907 | default: break; | |
908 | } | |
909 | bfd_set_arch_mach (stdoutput, bfd_arch_sparc, mach); | |
252b5132 RH |
910 | } |
911 | \f | |
912 | /* Return non-zero if VAL is in the range -(MAX+1) to MAX. */ | |
913 | ||
914 | static INLINE int | |
915 | in_signed_range (val, max) | |
916 | bfd_signed_vma val, max; | |
917 | { | |
918 | if (max <= 0) | |
919 | abort (); | |
920 | /* Sign-extend the value from the architecture word size, so that | |
921 | 0xffffffff is always considered -1 on sparc32. */ | |
922 | if (sparc_arch_size == 32) | |
923 | { | |
e0c6ed95 | 924 | bfd_signed_vma sign = (bfd_signed_vma) 1 << 31; |
6c1b24e4 | 925 | val = ((val & U0xffffffff) ^ sign) - sign; |
252b5132 RH |
926 | } |
927 | if (val > max) | |
928 | return 0; | |
929 | if (val < ~max) | |
930 | return 0; | |
931 | return 1; | |
932 | } | |
933 | ||
934 | /* Return non-zero if VAL is in the range 0 to MAX. */ | |
935 | ||
936 | static INLINE int | |
937 | in_unsigned_range (val, max) | |
938 | bfd_vma val, max; | |
939 | { | |
940 | if (val > max) | |
941 | return 0; | |
942 | return 1; | |
943 | } | |
944 | ||
945 | /* Return non-zero if VAL is in the range -(MAX/2+1) to MAX. | |
946 | (e.g. -15 to +31). */ | |
947 | ||
948 | static INLINE int | |
949 | in_bitfield_range (val, max) | |
950 | bfd_signed_vma val, max; | |
951 | { | |
952 | if (max <= 0) | |
953 | abort (); | |
954 | if (val > max) | |
955 | return 0; | |
956 | if (val < ~(max >> 1)) | |
957 | return 0; | |
958 | return 1; | |
959 | } | |
960 | ||
961 | static int | |
962 | sparc_ffs (mask) | |
963 | unsigned int mask; | |
964 | { | |
965 | int i; | |
966 | ||
967 | if (mask == 0) | |
968 | return -1; | |
969 | ||
970 | for (i = 0; (mask & 1) == 0; ++i) | |
971 | mask >>= 1; | |
972 | return i; | |
973 | } | |
974 | ||
975 | /* Implement big shift right. */ | |
976 | static bfd_vma | |
977 | BSR (val, amount) | |
978 | bfd_vma val; | |
979 | int amount; | |
980 | { | |
981 | if (sizeof (bfd_vma) <= 4 && amount >= 32) | |
982 | as_fatal (_("Support for 64-bit arithmetic not compiled in.")); | |
983 | return val >> amount; | |
984 | } | |
985 | \f | |
986 | /* For communication between sparc_ip and get_expression. */ | |
987 | static char *expr_end; | |
988 | ||
252b5132 RH |
989 | /* Values for `special_case'. |
990 | Instructions that require wierd handling because they're longer than | |
991 | 4 bytes. */ | |
992 | #define SPECIAL_CASE_NONE 0 | |
993 | #define SPECIAL_CASE_SET 1 | |
994 | #define SPECIAL_CASE_SETSW 2 | |
995 | #define SPECIAL_CASE_SETX 3 | |
996 | /* FIXME: sparc-opc.c doesn't have necessary "S" trigger to enable this. */ | |
997 | #define SPECIAL_CASE_FDIV 4 | |
998 | ||
999 | /* Bit masks of various insns. */ | |
1000 | #define NOP_INSN 0x01000000 | |
1001 | #define OR_INSN 0x80100000 | |
63fab58c | 1002 | #define XOR_INSN 0x80180000 |
252b5132 RH |
1003 | #define FMOVS_INSN 0x81A00020 |
1004 | #define SETHI_INSN 0x01000000 | |
1005 | #define SLLX_INSN 0x81281000 | |
1006 | #define SRA_INSN 0x81380000 | |
1007 | ||
1008 | /* The last instruction to be assembled. */ | |
1009 | static const struct sparc_opcode *last_insn; | |
1010 | /* The assembled opcode of `last_insn'. */ | |
1011 | static unsigned long last_opcode; | |
1012 | \f | |
a22b281c | 1013 | /* Handle the set and setuw synthetic instructions. */ |
e0c6ed95 | 1014 | |
a22b281c RH |
1015 | static void |
1016 | synthetize_setuw (insn) | |
1017 | const struct sparc_opcode *insn; | |
1018 | { | |
1019 | int need_hi22_p = 0; | |
1020 | int rd = (the_insn.opcode & RD (~0)) >> 25; | |
1021 | ||
1022 | if (the_insn.exp.X_op == O_constant) | |
1023 | { | |
1024 | if (SPARC_OPCODE_ARCH_V9_P (max_architecture)) | |
1025 | { | |
e0c6ed95 | 1026 | if (sizeof (offsetT) > 4 |
a22b281c | 1027 | && (the_insn.exp.X_add_number < 0 |
6c1b24e4 | 1028 | || the_insn.exp.X_add_number > (offsetT) U0xffffffff)) |
a22b281c RH |
1029 | as_warn (_("set: number not in 0..4294967295 range")); |
1030 | } | |
1031 | else | |
1032 | { | |
e0c6ed95 | 1033 | if (sizeof (offsetT) > 4 |
6c1b24e4 AO |
1034 | && (the_insn.exp.X_add_number < -(offsetT) U0x80000000 |
1035 | || the_insn.exp.X_add_number > (offsetT) U0xffffffff)) | |
a22b281c | 1036 | as_warn (_("set: number not in -2147483648..4294967295 range")); |
e0c6ed95 | 1037 | the_insn.exp.X_add_number = (int) the_insn.exp.X_add_number; |
a22b281c RH |
1038 | } |
1039 | } | |
1040 | ||
1041 | /* See if operand is absolute and small; skip sethi if so. */ | |
1042 | if (the_insn.exp.X_op != O_constant | |
1043 | || the_insn.exp.X_add_number >= (1 << 12) | |
1044 | || the_insn.exp.X_add_number < -(1 << 12)) | |
1045 | { | |
1046 | the_insn.opcode = (SETHI_INSN | RD (rd) | |
1047 | | ((the_insn.exp.X_add_number >> 10) | |
ab3e48dc KH |
1048 | & (the_insn.exp.X_op == O_constant |
1049 | ? 0x3fffff : 0))); | |
a22b281c | 1050 | the_insn.reloc = (the_insn.exp.X_op != O_constant |
ab3e48dc | 1051 | ? BFD_RELOC_HI22 : BFD_RELOC_NONE); |
a22b281c RH |
1052 | output_insn (insn, &the_insn); |
1053 | need_hi22_p = 1; | |
1054 | } | |
1055 | ||
1056 | /* See if operand has no low-order bits; skip OR if so. */ | |
1057 | if (the_insn.exp.X_op != O_constant | |
1058 | || (need_hi22_p && (the_insn.exp.X_add_number & 0x3FF) != 0) | |
1059 | || ! need_hi22_p) | |
1060 | { | |
1061 | the_insn.opcode = (OR_INSN | (need_hi22_p ? RS1 (rd) : 0) | |
1062 | | RD (rd) | IMMED | |
1063 | | (the_insn.exp.X_add_number | |
ab3e48dc KH |
1064 | & (the_insn.exp.X_op != O_constant |
1065 | ? 0 : need_hi22_p ? 0x3ff : 0x1fff))); | |
a22b281c | 1066 | the_insn.reloc = (the_insn.exp.X_op != O_constant |
ab3e48dc | 1067 | ? BFD_RELOC_LO10 : BFD_RELOC_NONE); |
a22b281c RH |
1068 | output_insn (insn, &the_insn); |
1069 | } | |
1070 | } | |
e0c6ed95 | 1071 | |
a22b281c | 1072 | /* Handle the setsw synthetic instruction. */ |
e0c6ed95 | 1073 | |
a22b281c RH |
1074 | static void |
1075 | synthetize_setsw (insn) | |
1076 | const struct sparc_opcode *insn; | |
1077 | { | |
1078 | int low32, rd, opc; | |
1079 | ||
1080 | rd = (the_insn.opcode & RD (~0)) >> 25; | |
1081 | ||
1082 | if (the_insn.exp.X_op != O_constant) | |
1083 | { | |
1084 | synthetize_setuw (insn); | |
1085 | ||
1086 | /* Need to sign extend it. */ | |
1087 | the_insn.opcode = (SRA_INSN | RS1 (rd) | RD (rd)); | |
1088 | the_insn.reloc = BFD_RELOC_NONE; | |
1089 | output_insn (insn, &the_insn); | |
1090 | return; | |
1091 | } | |
1092 | ||
e0c6ed95 | 1093 | if (sizeof (offsetT) > 4 |
6c1b24e4 AO |
1094 | && (the_insn.exp.X_add_number < -(offsetT) U0x80000000 |
1095 | || the_insn.exp.X_add_number > (offsetT) U0xffffffff)) | |
a22b281c RH |
1096 | as_warn (_("setsw: number not in -2147483648..4294967295 range")); |
1097 | ||
e0c6ed95 AM |
1098 | low32 = the_insn.exp.X_add_number; |
1099 | ||
a22b281c RH |
1100 | if (low32 >= 0) |
1101 | { | |
1102 | synthetize_setuw (insn); | |
1103 | return; | |
1104 | } | |
1105 | ||
1106 | opc = OR_INSN; | |
e0c6ed95 | 1107 | |
a22b281c RH |
1108 | the_insn.reloc = BFD_RELOC_NONE; |
1109 | /* See if operand is absolute and small; skip sethi if so. */ | |
1110 | if (low32 < -(1 << 12)) | |
1111 | { | |
1112 | the_insn.opcode = (SETHI_INSN | RD (rd) | |
1113 | | (((~the_insn.exp.X_add_number) >> 10) & 0x3fffff)); | |
1114 | output_insn (insn, &the_insn); | |
1115 | low32 = 0x1c00 | (low32 & 0x3ff); | |
1116 | opc = RS1 (rd) | XOR_INSN; | |
1117 | } | |
1118 | ||
1119 | the_insn.opcode = (opc | RD (rd) | IMMED | |
1120 | | (low32 & 0x1fff)); | |
1121 | output_insn (insn, &the_insn); | |
1122 | } | |
1123 | ||
1124 | /* Handle the setsw synthetic instruction. */ | |
e0c6ed95 | 1125 | |
a22b281c RH |
1126 | static void |
1127 | synthetize_setx (insn) | |
1128 | const struct sparc_opcode *insn; | |
1129 | { | |
1130 | int upper32, lower32; | |
1131 | int tmpreg = (the_insn.opcode & RS1 (~0)) >> 14; | |
1132 | int dstreg = (the_insn.opcode & RD (~0)) >> 25; | |
1133 | int upper_dstreg; | |
1134 | int need_hh22_p = 0, need_hm10_p = 0, need_hi22_p = 0, need_lo10_p = 0; | |
1135 | int need_xor10_p = 0; | |
e0c6ed95 | 1136 | |
6c1b24e4 | 1137 | #define SIGNEXT32(x) ((((x) & U0xffffffff) ^ U0x80000000) - U0x80000000) |
a22b281c RH |
1138 | lower32 = SIGNEXT32 (the_insn.exp.X_add_number); |
1139 | upper32 = SIGNEXT32 (BSR (the_insn.exp.X_add_number, 32)); | |
1140 | #undef SIGNEXT32 | |
1141 | ||
1142 | upper_dstreg = tmpreg; | |
1143 | /* The tmp reg should not be the dst reg. */ | |
1144 | if (tmpreg == dstreg) | |
1145 | as_warn (_("setx: temporary register same as destination register")); | |
1146 | ||
1147 | /* ??? Obviously there are other optimizations we can do | |
1148 | (e.g. sethi+shift for 0x1f0000000) and perhaps we shouldn't be | |
1149 | doing some of these. Later. If you do change things, try to | |
1150 | change all of this to be table driven as well. */ | |
1151 | /* What to output depends on the number if it's constant. | |
1152 | Compute that first, then output what we've decided upon. */ | |
1153 | if (the_insn.exp.X_op != O_constant) | |
1154 | { | |
1155 | if (sparc_arch_size == 32) | |
1156 | { | |
1157 | /* When arch size is 32, we want setx to be equivalent | |
1158 | to setuw for anything but constants. */ | |
1159 | the_insn.exp.X_add_number &= 0xffffffff; | |
1160 | synthetize_setuw (insn); | |
1161 | return; | |
1162 | } | |
1163 | need_hh22_p = need_hm10_p = need_hi22_p = need_lo10_p = 1; | |
ab3e48dc KH |
1164 | lower32 = 0; |
1165 | upper32 = 0; | |
a22b281c RH |
1166 | } |
1167 | else | |
1168 | { | |
1169 | /* Reset X_add_number, we've extracted it as upper32/lower32. | |
1170 | Otherwise fixup_segment will complain about not being able to | |
1171 | write an 8 byte number in a 4 byte field. */ | |
1172 | the_insn.exp.X_add_number = 0; | |
e0c6ed95 | 1173 | |
a22b281c RH |
1174 | /* Only need hh22 if `or' insn can't handle constant. */ |
1175 | if (upper32 < -(1 << 12) || upper32 >= (1 << 12)) | |
1176 | need_hh22_p = 1; | |
e0c6ed95 | 1177 | |
a22b281c RH |
1178 | /* Does bottom part (after sethi) have bits? */ |
1179 | if ((need_hh22_p && (upper32 & 0x3ff) != 0) | |
1180 | /* No hh22, but does upper32 still have bits we can't set | |
1181 | from lower32? */ | |
1182 | || (! need_hh22_p && upper32 != 0 && upper32 != -1)) | |
1183 | need_hm10_p = 1; | |
e0c6ed95 | 1184 | |
a22b281c RH |
1185 | /* If the lower half is all zero, we build the upper half directly |
1186 | into the dst reg. */ | |
1187 | if (lower32 != 0 | |
1188 | /* Need lower half if number is zero or 0xffffffff00000000. */ | |
1189 | || (! need_hh22_p && ! need_hm10_p)) | |
1190 | { | |
1191 | /* No need for sethi if `or' insn can handle constant. */ | |
1192 | if (lower32 < -(1 << 12) || lower32 >= (1 << 12) | |
1193 | /* Note that we can't use a negative constant in the `or' | |
1194 | insn unless the upper 32 bits are all ones. */ | |
1195 | || (lower32 < 0 && upper32 != -1) | |
1196 | || (lower32 >= 0 && upper32 == -1)) | |
1197 | need_hi22_p = 1; | |
e0c6ed95 | 1198 | |
a22b281c RH |
1199 | if (need_hi22_p && upper32 == -1) |
1200 | need_xor10_p = 1; | |
1201 | ||
1202 | /* Does bottom part (after sethi) have bits? */ | |
1203 | else if ((need_hi22_p && (lower32 & 0x3ff) != 0) | |
1204 | /* No sethi. */ | |
1205 | || (! need_hi22_p && (lower32 & 0x1fff) != 0) | |
1206 | /* Need `or' if we didn't set anything else. */ | |
1207 | || (! need_hi22_p && ! need_hh22_p && ! need_hm10_p)) | |
1208 | need_lo10_p = 1; | |
1209 | } | |
1210 | else | |
1211 | /* Output directly to dst reg if lower 32 bits are all zero. */ | |
1212 | upper_dstreg = dstreg; | |
1213 | } | |
e0c6ed95 | 1214 | |
a22b281c RH |
1215 | if (!upper_dstreg && dstreg) |
1216 | as_warn (_("setx: illegal temporary register g0")); | |
1217 | ||
1218 | if (need_hh22_p) | |
1219 | { | |
1220 | the_insn.opcode = (SETHI_INSN | RD (upper_dstreg) | |
1221 | | ((upper32 >> 10) & 0x3fffff)); | |
1222 | the_insn.reloc = (the_insn.exp.X_op != O_constant | |
1223 | ? BFD_RELOC_SPARC_HH22 : BFD_RELOC_NONE); | |
1224 | output_insn (insn, &the_insn); | |
1225 | } | |
e0c6ed95 | 1226 | |
a22b281c RH |
1227 | if (need_hi22_p) |
1228 | { | |
1229 | the_insn.opcode = (SETHI_INSN | RD (dstreg) | |
1230 | | (((need_xor10_p ? ~lower32 : lower32) | |
ab3e48dc | 1231 | >> 10) & 0x3fffff)); |
a22b281c RH |
1232 | the_insn.reloc = (the_insn.exp.X_op != O_constant |
1233 | ? BFD_RELOC_SPARC_LM22 : BFD_RELOC_NONE); | |
1234 | output_insn (insn, &the_insn); | |
1235 | } | |
1236 | ||
1237 | if (need_hm10_p) | |
1238 | { | |
1239 | the_insn.opcode = (OR_INSN | |
1240 | | (need_hh22_p ? RS1 (upper_dstreg) : 0) | |
1241 | | RD (upper_dstreg) | |
1242 | | IMMED | |
1243 | | (upper32 & (need_hh22_p ? 0x3ff : 0x1fff))); | |
1244 | the_insn.reloc = (the_insn.exp.X_op != O_constant | |
1245 | ? BFD_RELOC_SPARC_HM10 : BFD_RELOC_NONE); | |
1246 | output_insn (insn, &the_insn); | |
1247 | } | |
e0c6ed95 | 1248 | |
a22b281c RH |
1249 | if (need_lo10_p) |
1250 | { | |
1251 | /* FIXME: One nice optimization to do here is to OR the low part | |
1252 | with the highpart if hi22 isn't needed and the low part is | |
1253 | positive. */ | |
1254 | the_insn.opcode = (OR_INSN | (need_hi22_p ? RS1 (dstreg) : 0) | |
1255 | | RD (dstreg) | |
1256 | | IMMED | |
1257 | | (lower32 & (need_hi22_p ? 0x3ff : 0x1fff))); | |
1258 | the_insn.reloc = (the_insn.exp.X_op != O_constant | |
1259 | ? BFD_RELOC_LO10 : BFD_RELOC_NONE); | |
1260 | output_insn (insn, &the_insn); | |
1261 | } | |
e0c6ed95 | 1262 | |
a22b281c RH |
1263 | /* If we needed to build the upper part, shift it into place. */ |
1264 | if (need_hh22_p || need_hm10_p) | |
1265 | { | |
1266 | the_insn.opcode = (SLLX_INSN | RS1 (upper_dstreg) | RD (upper_dstreg) | |
1267 | | IMMED | 32); | |
1268 | the_insn.reloc = BFD_RELOC_NONE; | |
1269 | output_insn (insn, &the_insn); | |
1270 | } | |
e0c6ed95 | 1271 | |
a22b281c RH |
1272 | /* To get -1 in upper32, we do sethi %hi(~x), r; xor r, -0x400 | x, r. */ |
1273 | if (need_xor10_p) | |
1274 | { | |
1275 | the_insn.opcode = (XOR_INSN | RS1 (dstreg) | RD (dstreg) | IMMED | |
1276 | | 0x1c00 | (lower32 & 0x3ff)); | |
1277 | the_insn.reloc = BFD_RELOC_NONE; | |
1278 | output_insn (insn, &the_insn); | |
1279 | } | |
1280 | ||
1281 | /* If we needed to build both upper and lower parts, OR them together. */ | |
1282 | else if ((need_hh22_p || need_hm10_p) && (need_hi22_p || need_lo10_p)) | |
1283 | { | |
1284 | the_insn.opcode = (OR_INSN | RS1 (dstreg) | RS2 (upper_dstreg) | |
1285 | | RD (dstreg)); | |
1286 | the_insn.reloc = BFD_RELOC_NONE; | |
1287 | output_insn (insn, &the_insn); | |
1288 | } | |
1289 | } | |
1290 | \f | |
252b5132 RH |
1291 | /* Main entry point to assemble one instruction. */ |
1292 | ||
1293 | void | |
1294 | md_assemble (str) | |
1295 | char *str; | |
1296 | { | |
1297 | const struct sparc_opcode *insn; | |
a22b281c | 1298 | int special_case; |
252b5132 RH |
1299 | |
1300 | know (str); | |
a22b281c | 1301 | special_case = sparc_ip (str, &insn); |
252b5132 RH |
1302 | |
1303 | /* We warn about attempts to put a floating point branch in a delay slot, | |
1304 | unless the delay slot has been annulled. */ | |
1305 | if (insn != NULL | |
1306 | && last_insn != NULL | |
1307 | && (insn->flags & F_FBR) != 0 | |
1308 | && (last_insn->flags & F_DELAYED) != 0 | |
1309 | /* ??? This test isn't completely accurate. We assume anything with | |
1310 | F_{UNBR,CONDBR,FBR} set is annullable. */ | |
1311 | && ((last_insn->flags & (F_UNBR | F_CONDBR | F_FBR)) == 0 | |
1312 | || (last_opcode & ANNUL) == 0)) | |
1313 | as_warn (_("FP branch in delay slot")); | |
1314 | ||
1315 | /* SPARC before v9 requires a nop instruction between a floating | |
1316 | point instruction and a floating point branch. We insert one | |
1317 | automatically, with a warning. */ | |
1318 | if (max_architecture < SPARC_OPCODE_ARCH_V9 | |
1319 | && insn != NULL | |
1320 | && last_insn != NULL | |
1321 | && (insn->flags & F_FBR) != 0 | |
1322 | && (last_insn->flags & F_FLOAT) != 0) | |
1323 | { | |
1324 | struct sparc_it nop_insn; | |
1325 | ||
1326 | nop_insn.opcode = NOP_INSN; | |
1327 | nop_insn.reloc = BFD_RELOC_NONE; | |
1328 | output_insn (insn, &nop_insn); | |
1329 | as_warn (_("FP branch preceded by FP instruction; NOP inserted")); | |
1330 | } | |
1331 | ||
a22b281c RH |
1332 | switch (special_case) |
1333 | { | |
1334 | case SPECIAL_CASE_NONE: | |
e0c6ed95 | 1335 | /* Normal insn. */ |
a22b281c RH |
1336 | output_insn (insn, &the_insn); |
1337 | break; | |
252b5132 | 1338 | |
a22b281c RH |
1339 | case SPECIAL_CASE_SETSW: |
1340 | synthetize_setsw (insn); | |
1341 | break; | |
e0c6ed95 | 1342 | |
a22b281c RH |
1343 | case SPECIAL_CASE_SET: |
1344 | synthetize_setuw (insn); | |
1345 | break; | |
252b5132 | 1346 | |
a22b281c RH |
1347 | case SPECIAL_CASE_SETX: |
1348 | synthetize_setx (insn); | |
1349 | break; | |
e0c6ed95 | 1350 | |
a22b281c RH |
1351 | case SPECIAL_CASE_FDIV: |
1352 | { | |
1353 | int rd = (the_insn.opcode >> 25) & 0x1f; | |
e0c6ed95 | 1354 | |
a22b281c | 1355 | output_insn (insn, &the_insn); |
e0c6ed95 | 1356 | |
a22b281c RH |
1357 | /* According to information leaked from Sun, the "fdiv" instructions |
1358 | on early SPARC machines would produce incorrect results sometimes. | |
1359 | The workaround is to add an fmovs of the destination register to | |
1360 | itself just after the instruction. This was true on machines | |
e0c6ed95 | 1361 | with Weitek 1165 float chips, such as the Sun-4/260 and /280. */ |
a22b281c RH |
1362 | assert (the_insn.reloc == BFD_RELOC_NONE); |
1363 | the_insn.opcode = FMOVS_INSN | rd | RD (rd); | |
1364 | output_insn (insn, &the_insn); | |
1365 | return; | |
1366 | } | |
e0c6ed95 | 1367 | |
a22b281c RH |
1368 | default: |
1369 | as_fatal (_("failed special case insn sanity check")); | |
252b5132 RH |
1370 | } |
1371 | } | |
1372 | ||
1373 | /* Subroutine of md_assemble to do the actual parsing. */ | |
1374 | ||
a22b281c | 1375 | static int |
252b5132 RH |
1376 | sparc_ip (str, pinsn) |
1377 | char *str; | |
1378 | const struct sparc_opcode **pinsn; | |
1379 | { | |
1380 | char *error_message = ""; | |
1381 | char *s; | |
1382 | const char *args; | |
1383 | char c; | |
1384 | const struct sparc_opcode *insn; | |
1385 | char *argsStart; | |
1386 | unsigned long opcode; | |
1387 | unsigned int mask = 0; | |
1388 | int match = 0; | |
1389 | int comma = 0; | |
1390 | int v9_arg_p; | |
a22b281c | 1391 | int special_case = SPECIAL_CASE_NONE; |
252b5132 RH |
1392 | |
1393 | s = str; | |
3882b010 | 1394 | if (ISLOWER (*s)) |
252b5132 RH |
1395 | { |
1396 | do | |
1397 | ++s; | |
3882b010 | 1398 | while (ISLOWER (*s) || ISDIGIT (*s)); |
252b5132 RH |
1399 | } |
1400 | ||
1401 | switch (*s) | |
1402 | { | |
1403 | case '\0': | |
1404 | break; | |
1405 | ||
1406 | case ',': | |
1407 | comma = 1; | |
e0c6ed95 | 1408 | /* Fall through. */ |
252b5132 RH |
1409 | |
1410 | case ' ': | |
1411 | *s++ = '\0'; | |
1412 | break; | |
1413 | ||
1414 | default: | |
1415 | as_fatal (_("Unknown opcode: `%s'"), str); | |
1416 | } | |
1417 | insn = (struct sparc_opcode *) hash_find (op_hash, str); | |
1418 | *pinsn = insn; | |
1419 | if (insn == NULL) | |
1420 | { | |
1421 | as_bad (_("Unknown opcode: `%s'"), str); | |
a22b281c | 1422 | return special_case; |
252b5132 RH |
1423 | } |
1424 | if (comma) | |
1425 | { | |
1426 | *--s = ','; | |
1427 | } | |
1428 | ||
1429 | argsStart = s; | |
1430 | for (;;) | |
1431 | { | |
1432 | opcode = insn->match; | |
1433 | memset (&the_insn, '\0', sizeof (the_insn)); | |
1434 | the_insn.reloc = BFD_RELOC_NONE; | |
1435 | v9_arg_p = 0; | |
1436 | ||
e0c6ed95 AM |
1437 | /* Build the opcode, checking as we go to make sure that the |
1438 | operands match. */ | |
252b5132 RH |
1439 | for (args = insn->args;; ++args) |
1440 | { | |
1441 | switch (*args) | |
1442 | { | |
1443 | case 'K': | |
1444 | { | |
1445 | int kmask = 0; | |
1446 | ||
1447 | /* Parse a series of masks. */ | |
1448 | if (*s == '#') | |
1449 | { | |
1450 | while (*s == '#') | |
1451 | { | |
1452 | int mask; | |
1453 | ||
1454 | if (! parse_keyword_arg (sparc_encode_membar, &s, | |
1455 | &mask)) | |
1456 | { | |
1457 | error_message = _(": invalid membar mask name"); | |
1458 | goto error; | |
1459 | } | |
1460 | kmask |= mask; | |
47926f60 KH |
1461 | while (*s == ' ') |
1462 | ++s; | |
252b5132 RH |
1463 | if (*s == '|' || *s == '+') |
1464 | ++s; | |
47926f60 KH |
1465 | while (*s == ' ') |
1466 | ++s; | |
252b5132 RH |
1467 | } |
1468 | } | |
1469 | else | |
1470 | { | |
1471 | if (! parse_const_expr_arg (&s, &kmask)) | |
1472 | { | |
1473 | error_message = _(": invalid membar mask expression"); | |
1474 | goto error; | |
1475 | } | |
1476 | if (kmask < 0 || kmask > 127) | |
1477 | { | |
1478 | error_message = _(": invalid membar mask number"); | |
1479 | goto error; | |
1480 | } | |
1481 | } | |
1482 | ||
1483 | opcode |= MEMBAR (kmask); | |
1484 | continue; | |
1485 | } | |
1486 | ||
19f7b010 JJ |
1487 | case '3': |
1488 | { | |
1489 | int smask = 0; | |
1490 | ||
1491 | if (! parse_const_expr_arg (&s, &smask)) | |
1492 | { | |
1493 | error_message = _(": invalid siam mode expression"); | |
1494 | goto error; | |
1495 | } | |
1496 | if (smask < 0 || smask > 7) | |
1497 | { | |
1498 | error_message = _(": invalid siam mode number"); | |
1499 | goto error; | |
1500 | } | |
1501 | opcode |= smask; | |
1502 | continue; | |
1503 | } | |
1504 | ||
252b5132 RH |
1505 | case '*': |
1506 | { | |
1507 | int fcn = 0; | |
1508 | ||
1509 | /* Parse a prefetch function. */ | |
1510 | if (*s == '#') | |
1511 | { | |
1512 | if (! parse_keyword_arg (sparc_encode_prefetch, &s, &fcn)) | |
1513 | { | |
1514 | error_message = _(": invalid prefetch function name"); | |
1515 | goto error; | |
1516 | } | |
1517 | } | |
1518 | else | |
1519 | { | |
1520 | if (! parse_const_expr_arg (&s, &fcn)) | |
1521 | { | |
1522 | error_message = _(": invalid prefetch function expression"); | |
1523 | goto error; | |
1524 | } | |
1525 | if (fcn < 0 || fcn > 31) | |
1526 | { | |
1527 | error_message = _(": invalid prefetch function number"); | |
1528 | goto error; | |
1529 | } | |
1530 | } | |
1531 | opcode |= RD (fcn); | |
1532 | continue; | |
1533 | } | |
1534 | ||
1535 | case '!': | |
1536 | case '?': | |
1537 | /* Parse a sparc64 privileged register. */ | |
1538 | if (*s == '%') | |
1539 | { | |
1540 | struct priv_reg_entry *p = priv_reg_table; | |
e0c6ed95 | 1541 | unsigned int len = 9999999; /* Init to make gcc happy. */ |
252b5132 RH |
1542 | |
1543 | s += 1; | |
1544 | while (p->name[0] > s[0]) | |
1545 | p++; | |
1546 | while (p->name[0] == s[0]) | |
1547 | { | |
1548 | len = strlen (p->name); | |
1549 | if (strncmp (p->name, s, len) == 0) | |
1550 | break; | |
1551 | p++; | |
1552 | } | |
1553 | if (p->name[0] != s[0]) | |
1554 | { | |
1555 | error_message = _(": unrecognizable privileged register"); | |
1556 | goto error; | |
1557 | } | |
1558 | if (*args == '?') | |
1559 | opcode |= (p->regnum << 14); | |
1560 | else | |
1561 | opcode |= (p->regnum << 25); | |
1562 | s += len; | |
1563 | continue; | |
1564 | } | |
1565 | else | |
1566 | { | |
1567 | error_message = _(": unrecognizable privileged register"); | |
1568 | goto error; | |
1569 | } | |
1570 | ||
1571 | case '_': | |
1572 | case '/': | |
19f7b010 | 1573 | /* Parse a v9a/v9b ancillary state register. */ |
252b5132 RH |
1574 | if (*s == '%') |
1575 | { | |
1576 | struct priv_reg_entry *p = v9a_asr_table; | |
e0c6ed95 | 1577 | unsigned int len = 9999999; /* Init to make gcc happy. */ |
252b5132 RH |
1578 | |
1579 | s += 1; | |
1580 | while (p->name[0] > s[0]) | |
1581 | p++; | |
1582 | while (p->name[0] == s[0]) | |
1583 | { | |
1584 | len = strlen (p->name); | |
1585 | if (strncmp (p->name, s, len) == 0) | |
1586 | break; | |
1587 | p++; | |
1588 | } | |
1589 | if (p->name[0] != s[0]) | |
1590 | { | |
19f7b010 | 1591 | error_message = _(": unrecognizable v9a or v9b ancillary state register"); |
252b5132 RH |
1592 | goto error; |
1593 | } | |
1594 | if (*args == '/' && (p->regnum == 20 || p->regnum == 21)) | |
1595 | { | |
1596 | error_message = _(": rd on write only ancillary state register"); | |
1597 | goto error; | |
e0c6ed95 | 1598 | } |
19f7b010 JJ |
1599 | if (p->regnum >= 24 |
1600 | && (insn->architecture | |
1601 | & SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9A))) | |
1602 | { | |
1603 | /* %sys_tick and %sys_tick_cmpr are v9bnotv9a */ | |
1604 | error_message = _(": unrecognizable v9a ancillary state register"); | |
1605 | goto error; | |
1606 | } | |
252b5132 RH |
1607 | if (*args == '/') |
1608 | opcode |= (p->regnum << 14); | |
1609 | else | |
1610 | opcode |= (p->regnum << 25); | |
1611 | s += len; | |
1612 | continue; | |
1613 | } | |
1614 | else | |
1615 | { | |
19f7b010 | 1616 | error_message = _(": unrecognizable v9a or v9b ancillary state register"); |
252b5132 RH |
1617 | goto error; |
1618 | } | |
1619 | ||
1620 | case 'M': | |
1621 | case 'm': | |
1622 | if (strncmp (s, "%asr", 4) == 0) | |
1623 | { | |
1624 | s += 4; | |
1625 | ||
3882b010 | 1626 | if (ISDIGIT (*s)) |
252b5132 RH |
1627 | { |
1628 | long num = 0; | |
1629 | ||
3882b010 | 1630 | while (ISDIGIT (*s)) |
252b5132 RH |
1631 | { |
1632 | num = num * 10 + *s - '0'; | |
1633 | ++s; | |
1634 | } | |
1635 | ||
1636 | if (current_architecture >= SPARC_OPCODE_ARCH_V9) | |
1637 | { | |
1638 | if (num < 16 || 31 < num) | |
1639 | { | |
1640 | error_message = _(": asr number must be between 16 and 31"); | |
1641 | goto error; | |
1642 | } | |
1643 | } | |
1644 | else | |
1645 | { | |
1646 | if (num < 0 || 31 < num) | |
1647 | { | |
1648 | error_message = _(": asr number must be between 0 and 31"); | |
1649 | goto error; | |
1650 | } | |
1651 | } | |
1652 | ||
1653 | opcode |= (*args == 'M' ? RS1 (num) : RD (num)); | |
1654 | continue; | |
1655 | } | |
1656 | else | |
1657 | { | |
1658 | error_message = _(": expecting %asrN"); | |
1659 | goto error; | |
1660 | } | |
e0c6ed95 | 1661 | } /* if %asr */ |
252b5132 RH |
1662 | break; |
1663 | ||
1664 | case 'I': | |
1665 | the_insn.reloc = BFD_RELOC_SPARC_11; | |
1666 | goto immediate; | |
1667 | ||
1668 | case 'j': | |
1669 | the_insn.reloc = BFD_RELOC_SPARC_10; | |
1670 | goto immediate; | |
1671 | ||
1672 | case 'X': | |
1673 | /* V8 systems don't understand BFD_RELOC_SPARC_5. */ | |
1674 | if (SPARC_OPCODE_ARCH_V9_P (max_architecture)) | |
1675 | the_insn.reloc = BFD_RELOC_SPARC_5; | |
1676 | else | |
1677 | the_insn.reloc = BFD_RELOC_SPARC13; | |
1678 | /* These fields are unsigned, but for upward compatibility, | |
1679 | allow negative values as well. */ | |
1680 | goto immediate; | |
1681 | ||
1682 | case 'Y': | |
1683 | /* V8 systems don't understand BFD_RELOC_SPARC_6. */ | |
1684 | if (SPARC_OPCODE_ARCH_V9_P (max_architecture)) | |
1685 | the_insn.reloc = BFD_RELOC_SPARC_6; | |
1686 | else | |
1687 | the_insn.reloc = BFD_RELOC_SPARC13; | |
1688 | /* These fields are unsigned, but for upward compatibility, | |
1689 | allow negative values as well. */ | |
1690 | goto immediate; | |
1691 | ||
1692 | case 'k': | |
1693 | the_insn.reloc = /* RELOC_WDISP2_14 */ BFD_RELOC_SPARC_WDISP16; | |
1694 | the_insn.pcrel = 1; | |
1695 | goto immediate; | |
1696 | ||
1697 | case 'G': | |
1698 | the_insn.reloc = BFD_RELOC_SPARC_WDISP19; | |
1699 | the_insn.pcrel = 1; | |
1700 | goto immediate; | |
1701 | ||
1702 | case 'N': | |
1703 | if (*s == 'p' && s[1] == 'n') | |
1704 | { | |
1705 | s += 2; | |
1706 | continue; | |
1707 | } | |
1708 | break; | |
1709 | ||
1710 | case 'T': | |
1711 | if (*s == 'p' && s[1] == 't') | |
1712 | { | |
1713 | s += 2; | |
1714 | continue; | |
1715 | } | |
1716 | break; | |
1717 | ||
1718 | case 'z': | |
1719 | if (*s == ' ') | |
1720 | { | |
1721 | ++s; | |
1722 | } | |
1723 | if (strncmp (s, "%icc", 4) == 0) | |
1724 | { | |
1725 | s += 4; | |
1726 | continue; | |
1727 | } | |
1728 | break; | |
1729 | ||
1730 | case 'Z': | |
1731 | if (*s == ' ') | |
1732 | { | |
1733 | ++s; | |
1734 | } | |
1735 | if (strncmp (s, "%xcc", 4) == 0) | |
1736 | { | |
1737 | s += 4; | |
1738 | continue; | |
1739 | } | |
1740 | break; | |
1741 | ||
1742 | case '6': | |
1743 | if (*s == ' ') | |
1744 | { | |
1745 | ++s; | |
1746 | } | |
1747 | if (strncmp (s, "%fcc0", 5) == 0) | |
1748 | { | |
1749 | s += 5; | |
1750 | continue; | |
1751 | } | |
1752 | break; | |
1753 | ||
1754 | case '7': | |
1755 | if (*s == ' ') | |
1756 | { | |
1757 | ++s; | |
1758 | } | |
1759 | if (strncmp (s, "%fcc1", 5) == 0) | |
1760 | { | |
1761 | s += 5; | |
1762 | continue; | |
1763 | } | |
1764 | break; | |
1765 | ||
1766 | case '8': | |
1767 | if (*s == ' ') | |
1768 | { | |
1769 | ++s; | |
1770 | } | |
1771 | if (strncmp (s, "%fcc2", 5) == 0) | |
1772 | { | |
1773 | s += 5; | |
1774 | continue; | |
1775 | } | |
1776 | break; | |
1777 | ||
1778 | case '9': | |
1779 | if (*s == ' ') | |
1780 | { | |
1781 | ++s; | |
1782 | } | |
1783 | if (strncmp (s, "%fcc3", 5) == 0) | |
1784 | { | |
1785 | s += 5; | |
1786 | continue; | |
1787 | } | |
1788 | break; | |
1789 | ||
1790 | case 'P': | |
1791 | if (strncmp (s, "%pc", 3) == 0) | |
1792 | { | |
1793 | s += 3; | |
1794 | continue; | |
1795 | } | |
1796 | break; | |
1797 | ||
1798 | case 'W': | |
1799 | if (strncmp (s, "%tick", 5) == 0) | |
1800 | { | |
1801 | s += 5; | |
1802 | continue; | |
1803 | } | |
1804 | break; | |
1805 | ||
e0c6ed95 | 1806 | case '\0': /* End of args. */ |
252b5132 RH |
1807 | if (*s == '\0') |
1808 | { | |
1809 | match = 1; | |
1810 | } | |
1811 | break; | |
1812 | ||
1813 | case '+': | |
1814 | if (*s == '+') | |
1815 | { | |
1816 | ++s; | |
1817 | continue; | |
1818 | } | |
1819 | if (*s == '-') | |
1820 | { | |
1821 | continue; | |
1822 | } | |
1823 | break; | |
1824 | ||
e0c6ed95 | 1825 | case '[': /* These must match exactly. */ |
252b5132 RH |
1826 | case ']': |
1827 | case ',': | |
1828 | case ' ': | |
1829 | if (*s++ == *args) | |
1830 | continue; | |
1831 | break; | |
1832 | ||
e0c6ed95 | 1833 | case '#': /* Must be at least one digit. */ |
3882b010 | 1834 | if (ISDIGIT (*s++)) |
252b5132 | 1835 | { |
3882b010 | 1836 | while (ISDIGIT (*s)) |
252b5132 RH |
1837 | { |
1838 | ++s; | |
1839 | } | |
1840 | continue; | |
1841 | } | |
1842 | break; | |
1843 | ||
e0c6ed95 | 1844 | case 'C': /* Coprocessor state register. */ |
252b5132 RH |
1845 | if (strncmp (s, "%csr", 4) == 0) |
1846 | { | |
1847 | s += 4; | |
1848 | continue; | |
1849 | } | |
1850 | break; | |
1851 | ||
e0c6ed95 | 1852 | case 'b': /* Next operand is a coprocessor register. */ |
252b5132 RH |
1853 | case 'c': |
1854 | case 'D': | |
3882b010 | 1855 | if (*s++ == '%' && *s++ == 'c' && ISDIGIT (*s)) |
252b5132 RH |
1856 | { |
1857 | mask = *s++; | |
3882b010 | 1858 | if (ISDIGIT (*s)) |
252b5132 RH |
1859 | { |
1860 | mask = 10 * (mask - '0') + (*s++ - '0'); | |
1861 | if (mask >= 32) | |
1862 | { | |
1863 | break; | |
1864 | } | |
1865 | } | |
1866 | else | |
1867 | { | |
1868 | mask -= '0'; | |
1869 | } | |
1870 | switch (*args) | |
1871 | { | |
1872 | ||
1873 | case 'b': | |
1874 | opcode |= mask << 14; | |
1875 | continue; | |
1876 | ||
1877 | case 'c': | |
1878 | opcode |= mask; | |
1879 | continue; | |
1880 | ||
1881 | case 'D': | |
1882 | opcode |= mask << 25; | |
1883 | continue; | |
1884 | } | |
1885 | } | |
1886 | break; | |
1887 | ||
1888 | case 'r': /* next operand must be a register */ | |
1889 | case 'O': | |
1890 | case '1': | |
1891 | case '2': | |
1892 | case 'd': | |
1893 | if (*s++ == '%') | |
1894 | { | |
1895 | switch (c = *s++) | |
1896 | { | |
1897 | ||
1898 | case 'f': /* frame pointer */ | |
1899 | if (*s++ == 'p') | |
1900 | { | |
1901 | mask = 0x1e; | |
1902 | break; | |
1903 | } | |
1904 | goto error; | |
1905 | ||
1906 | case 'g': /* global register */ | |
a22b281c RH |
1907 | c = *s++; |
1908 | if (isoctal (c)) | |
252b5132 RH |
1909 | { |
1910 | mask = c - '0'; | |
1911 | break; | |
1912 | } | |
1913 | goto error; | |
1914 | ||
1915 | case 'i': /* in register */ | |
a22b281c RH |
1916 | c = *s++; |
1917 | if (isoctal (c)) | |
252b5132 RH |
1918 | { |
1919 | mask = c - '0' + 24; | |
1920 | break; | |
1921 | } | |
1922 | goto error; | |
1923 | ||
1924 | case 'l': /* local register */ | |
a22b281c RH |
1925 | c = *s++; |
1926 | if (isoctal (c)) | |
252b5132 RH |
1927 | { |
1928 | mask = (c - '0' + 16); | |
1929 | break; | |
1930 | } | |
1931 | goto error; | |
1932 | ||
1933 | case 'o': /* out register */ | |
a22b281c RH |
1934 | c = *s++; |
1935 | if (isoctal (c)) | |
252b5132 RH |
1936 | { |
1937 | mask = (c - '0' + 8); | |
1938 | break; | |
1939 | } | |
1940 | goto error; | |
1941 | ||
1942 | case 's': /* stack pointer */ | |
1943 | if (*s++ == 'p') | |
1944 | { | |
1945 | mask = 0xe; | |
1946 | break; | |
1947 | } | |
1948 | goto error; | |
1949 | ||
1950 | case 'r': /* any register */ | |
3882b010 | 1951 | if (!ISDIGIT ((c = *s++))) |
252b5132 RH |
1952 | { |
1953 | goto error; | |
1954 | } | |
1955 | /* FALLTHROUGH */ | |
1956 | case '0': | |
1957 | case '1': | |
1958 | case '2': | |
1959 | case '3': | |
1960 | case '4': | |
1961 | case '5': | |
1962 | case '6': | |
1963 | case '7': | |
1964 | case '8': | |
1965 | case '9': | |
3882b010 | 1966 | if (ISDIGIT (*s)) |
252b5132 RH |
1967 | { |
1968 | if ((c = 10 * (c - '0') + (*s++ - '0')) >= 32) | |
1969 | { | |
1970 | goto error; | |
1971 | } | |
1972 | } | |
1973 | else | |
1974 | { | |
1975 | c -= '0'; | |
1976 | } | |
1977 | mask = c; | |
1978 | break; | |
1979 | ||
1980 | default: | |
1981 | goto error; | |
1982 | } | |
1983 | ||
6d8809aa | 1984 | if ((mask & ~1) == 2 && sparc_arch_size == 64 |
e0c6ed95 | 1985 | && no_undeclared_regs && ! globals[mask]) |
79bd78be | 1986 | as_bad (_("detected global register use not covered by .register pseudo-op")); |
6d8809aa | 1987 | |
252b5132 RH |
1988 | /* Got the register, now figure out where |
1989 | it goes in the opcode. */ | |
1990 | switch (*args) | |
1991 | { | |
1992 | case '1': | |
1993 | opcode |= mask << 14; | |
1994 | continue; | |
1995 | ||
1996 | case '2': | |
1997 | opcode |= mask; | |
1998 | continue; | |
1999 | ||
2000 | case 'd': | |
2001 | opcode |= mask << 25; | |
2002 | continue; | |
2003 | ||
2004 | case 'r': | |
2005 | opcode |= (mask << 25) | (mask << 14); | |
2006 | continue; | |
2007 | ||
2008 | case 'O': | |
2009 | opcode |= (mask << 25) | (mask << 0); | |
2010 | continue; | |
2011 | } | |
2012 | } | |
2013 | break; | |
2014 | ||
2015 | case 'e': /* next operand is a floating point register */ | |
2016 | case 'v': | |
2017 | case 'V': | |
2018 | ||
2019 | case 'f': | |
2020 | case 'B': | |
2021 | case 'R': | |
2022 | ||
2023 | case 'g': | |
2024 | case 'H': | |
2025 | case 'J': | |
2026 | { | |
2027 | char format; | |
2028 | ||
2029 | if (*s++ == '%' | |
2030 | && ((format = *s) == 'f') | |
3882b010 | 2031 | && ISDIGIT (*++s)) |
252b5132 | 2032 | { |
3882b010 | 2033 | for (mask = 0; ISDIGIT (*s); ++s) |
252b5132 RH |
2034 | { |
2035 | mask = 10 * mask + (*s - '0'); | |
2036 | } /* read the number */ | |
2037 | ||
2038 | if ((*args == 'v' | |
2039 | || *args == 'B' | |
2040 | || *args == 'H') | |
2041 | && (mask & 1)) | |
2042 | { | |
2043 | break; | |
2044 | } /* register must be even numbered */ | |
2045 | ||
2046 | if ((*args == 'V' | |
2047 | || *args == 'R' | |
2048 | || *args == 'J') | |
2049 | && (mask & 3)) | |
2050 | { | |
2051 | break; | |
2052 | } /* register must be multiple of 4 */ | |
2053 | ||
2054 | if (mask >= 64) | |
2055 | { | |
2056 | if (SPARC_OPCODE_ARCH_V9_P (max_architecture)) | |
2057 | error_message = _(": There are only 64 f registers; [0-63]"); | |
2058 | else | |
2059 | error_message = _(": There are only 32 f registers; [0-31]"); | |
2060 | goto error; | |
2061 | } /* on error */ | |
2062 | else if (mask >= 32) | |
2063 | { | |
2064 | if (SPARC_OPCODE_ARCH_V9_P (max_architecture)) | |
2065 | { | |
2066 | v9_arg_p = 1; | |
2067 | mask -= 31; /* wrap high bit */ | |
2068 | } | |
2069 | else | |
2070 | { | |
2071 | error_message = _(": There are only 32 f registers; [0-31]"); | |
2072 | goto error; | |
2073 | } | |
2074 | } | |
2075 | } | |
2076 | else | |
2077 | { | |
2078 | break; | |
ab3e48dc | 2079 | } /* if not an 'f' register. */ |
252b5132 RH |
2080 | |
2081 | switch (*args) | |
2082 | { | |
2083 | case 'v': | |
2084 | case 'V': | |
2085 | case 'e': | |
2086 | opcode |= RS1 (mask); | |
2087 | continue; | |
2088 | ||
252b5132 RH |
2089 | case 'f': |
2090 | case 'B': | |
2091 | case 'R': | |
2092 | opcode |= RS2 (mask); | |
2093 | continue; | |
2094 | ||
2095 | case 'g': | |
2096 | case 'H': | |
2097 | case 'J': | |
2098 | opcode |= RD (mask); | |
2099 | continue; | |
ab3e48dc | 2100 | } /* Pack it in. */ |
252b5132 RH |
2101 | |
2102 | know (0); | |
2103 | break; | |
ab3e48dc | 2104 | } /* float arg */ |
252b5132 RH |
2105 | |
2106 | case 'F': | |
2107 | if (strncmp (s, "%fsr", 4) == 0) | |
2108 | { | |
2109 | s += 4; | |
2110 | continue; | |
2111 | } | |
2112 | break; | |
2113 | ||
ab3e48dc KH |
2114 | case '0': /* 64 bit immediate (set, setsw, setx insn) */ |
2115 | the_insn.reloc = BFD_RELOC_NONE; /* reloc handled elsewhere */ | |
252b5132 RH |
2116 | goto immediate; |
2117 | ||
ab3e48dc | 2118 | case 'l': /* 22 bit PC relative immediate */ |
252b5132 RH |
2119 | the_insn.reloc = BFD_RELOC_SPARC_WDISP22; |
2120 | the_insn.pcrel = 1; | |
2121 | goto immediate; | |
2122 | ||
ab3e48dc | 2123 | case 'L': /* 30 bit immediate */ |
252b5132 RH |
2124 | the_insn.reloc = BFD_RELOC_32_PCREL_S2; |
2125 | the_insn.pcrel = 1; | |
2126 | goto immediate; | |
2127 | ||
63fab58c | 2128 | case 'h': |
ab3e48dc | 2129 | case 'n': /* 22 bit immediate */ |
252b5132 RH |
2130 | the_insn.reloc = BFD_RELOC_SPARC22; |
2131 | goto immediate; | |
2132 | ||
ab3e48dc | 2133 | case 'i': /* 13 bit immediate */ |
252b5132 RH |
2134 | the_insn.reloc = BFD_RELOC_SPARC13; |
2135 | ||
2136 | /* fallthrough */ | |
2137 | ||
2138 | immediate: | |
2139 | if (*s == ' ') | |
2140 | s++; | |
2141 | ||
cf9a1301 RH |
2142 | { |
2143 | char *s1; | |
2144 | char *op_arg = NULL; | |
2145 | expressionS op_exp; | |
2146 | bfd_reloc_code_real_type old_reloc = the_insn.reloc; | |
2147 | ||
2148 | /* Check for %hi, etc. */ | |
2149 | if (*s == '%') | |
2150 | { | |
2151 | static const struct ops { | |
2152 | /* The name as it appears in assembler. */ | |
2153 | char *name; | |
2154 | /* strlen (name), precomputed for speed */ | |
2155 | int len; | |
2156 | /* The reloc this pseudo-op translates to. */ | |
2157 | int reloc; | |
2158 | /* Non-zero if for v9 only. */ | |
2159 | int v9_p; | |
2160 | /* Non-zero if can be used in pc-relative contexts. */ | |
2161 | int pcrel_p;/*FIXME:wip*/ | |
2162 | } ops[] = { | |
2163 | /* hix/lox must appear before hi/lo so %hix won't be | |
2164 | mistaken for %hi. */ | |
2165 | { "hix", 3, BFD_RELOC_SPARC_HIX22, 1, 0 }, | |
2166 | { "lox", 3, BFD_RELOC_SPARC_LOX10, 1, 0 }, | |
2167 | { "hi", 2, BFD_RELOC_HI22, 0, 1 }, | |
2168 | { "lo", 2, BFD_RELOC_LO10, 0, 1 }, | |
2169 | { "hh", 2, BFD_RELOC_SPARC_HH22, 1, 1 }, | |
2170 | { "hm", 2, BFD_RELOC_SPARC_HM10, 1, 1 }, | |
2171 | { "lm", 2, BFD_RELOC_SPARC_LM22, 1, 1 }, | |
2172 | { "h44", 3, BFD_RELOC_SPARC_H44, 1, 0 }, | |
2173 | { "m44", 3, BFD_RELOC_SPARC_M44, 1, 0 }, | |
2174 | { "l44", 3, BFD_RELOC_SPARC_L44, 1, 0 }, | |
2175 | { "uhi", 3, BFD_RELOC_SPARC_HH22, 1, 0 }, | |
2176 | { "ulo", 3, BFD_RELOC_SPARC_HM10, 1, 0 }, | |
c2158c24 | 2177 | { NULL, 0, 0, 0, 0 } |
cf9a1301 RH |
2178 | }; |
2179 | const struct ops *o; | |
e0c6ed95 | 2180 | |
cf9a1301 RH |
2181 | for (o = ops; o->name; o++) |
2182 | if (strncmp (s + 1, o->name, o->len) == 0) | |
2183 | break; | |
2184 | if (o->name == NULL) | |
252b5132 | 2185 | break; |
e0c6ed95 | 2186 | |
cf9a1301 RH |
2187 | if (s[o->len + 1] != '(') |
2188 | { | |
2189 | as_bad (_("Illegal operands: %%%s requires arguments in ()"), o->name); | |
a22b281c | 2190 | return special_case; |
cf9a1301 | 2191 | } |
252b5132 | 2192 | |
cf9a1301 RH |
2193 | op_arg = o->name; |
2194 | the_insn.reloc = o->reloc; | |
2195 | s += o->len + 2; | |
2196 | v9_arg_p = o->v9_p; | |
2197 | } | |
2198 | ||
2199 | /* Note that if the get_expression() fails, we will still | |
2200 | have created U entries in the symbol table for the | |
2201 | 'symbols' in the input string. Try not to create U | |
2202 | symbols for registers, etc. */ | |
252b5132 | 2203 | |
252b5132 RH |
2204 | /* This stuff checks to see if the expression ends in |
2205 | +%reg. If it does, it removes the register from | |
2206 | the expression, and re-sets 's' to point to the | |
2207 | right place. */ | |
2208 | ||
cf9a1301 RH |
2209 | if (op_arg) |
2210 | { | |
2211 | int npar = 0; | |
2212 | ||
2213 | for (s1 = s; *s1 && *s1 != ',' && *s1 != ']'; s1++) | |
2214 | if (*s1 == '(') | |
2215 | npar++; | |
2216 | else if (*s1 == ')') | |
2217 | { | |
2218 | if (!npar) | |
2219 | break; | |
2220 | npar--; | |
2221 | } | |
2222 | ||
2223 | if (*s1 != ')') | |
2224 | { | |
2225 | as_bad (_("Illegal operands: %%%s requires arguments in ()"), op_arg); | |
a22b281c | 2226 | return special_case; |
cf9a1301 | 2227 | } |
e0c6ed95 | 2228 | |
cf9a1301 RH |
2229 | *s1 = '\0'; |
2230 | (void) get_expression (s); | |
2231 | *s1 = ')'; | |
2232 | s = s1 + 1; | |
2233 | if (*s == ',' || *s == ']' || !*s) | |
2234 | continue; | |
2235 | if (*s != '+' && *s != '-') | |
2236 | { | |
2237 | as_bad (_("Illegal operands: Can't do arithmetics other than + and - involving %%%s()"), op_arg); | |
a22b281c | 2238 | return special_case; |
cf9a1301 RH |
2239 | } |
2240 | *s1 = '0'; | |
2241 | s = s1; | |
2242 | op_exp = the_insn.exp; | |
e0c6ed95 | 2243 | memset (&the_insn.exp, 0, sizeof (the_insn.exp)); |
cf9a1301 | 2244 | } |
252b5132 | 2245 | |
e0c6ed95 AM |
2246 | for (s1 = s; *s1 && *s1 != ',' && *s1 != ']'; s1++) |
2247 | ; | |
252b5132 | 2248 | |
3882b010 | 2249 | if (s1 != s && ISDIGIT (s1[-1])) |
252b5132 RH |
2250 | { |
2251 | if (s1[-2] == '%' && s1[-3] == '+') | |
cf9a1301 RH |
2252 | s1 -= 3; |
2253 | else if (strchr ("goli0123456789", s1[-2]) && s1[-3] == '%' && s1[-4] == '+') | |
2254 | s1 -= 4; | |
2255 | else | |
2256 | s1 = NULL; | |
2257 | if (s1) | |
252b5132 | 2258 | { |
252b5132 | 2259 | *s1 = '\0'; |
1eb7027c RH |
2260 | if (op_arg && s1 == s + 1) |
2261 | the_insn.exp.X_op = O_absent; | |
2262 | else | |
2263 | (void) get_expression (s); | |
252b5132 | 2264 | *s1 = '+'; |
cf9a1301 RH |
2265 | if (op_arg) |
2266 | *s = ')'; | |
252b5132 | 2267 | s = s1; |
252b5132 | 2268 | } |
cf9a1301 RH |
2269 | } |
2270 | else | |
2271 | s1 = NULL; | |
2272 | ||
2273 | if (!s1) | |
2274 | { | |
2275 | (void) get_expression (s); | |
2276 | if (op_arg) | |
2277 | *s = ')'; | |
2278 | s = expr_end; | |
2279 | } | |
2280 | ||
2281 | if (op_arg) | |
2282 | { | |
2283 | the_insn.exp2 = the_insn.exp; | |
2284 | the_insn.exp = op_exp; | |
2285 | if (the_insn.exp2.X_op == O_absent) | |
2286 | the_insn.exp2.X_op = O_illegal; | |
2287 | else if (the_insn.exp.X_op == O_absent) | |
252b5132 | 2288 | { |
cf9a1301 RH |
2289 | the_insn.exp = the_insn.exp2; |
2290 | the_insn.exp2.X_op = O_illegal; | |
2291 | } | |
2292 | else if (the_insn.exp.X_op == O_constant) | |
2293 | { | |
2294 | valueT val = the_insn.exp.X_add_number; | |
2295 | switch (the_insn.reloc) | |
2296 | { | |
1b50c718 ILT |
2297 | default: |
2298 | break; | |
2299 | ||
cf9a1301 RH |
2300 | case BFD_RELOC_SPARC_HH22: |
2301 | val = BSR (val, 32); | |
e0c6ed95 | 2302 | /* Fall through. */ |
cf9a1301 RH |
2303 | |
2304 | case BFD_RELOC_SPARC_LM22: | |
2305 | case BFD_RELOC_HI22: | |
2306 | val = (val >> 10) & 0x3fffff; | |
2307 | break; | |
2308 | ||
2309 | case BFD_RELOC_SPARC_HM10: | |
2310 | val = BSR (val, 32); | |
e0c6ed95 | 2311 | /* Fall through. */ |
cf9a1301 RH |
2312 | |
2313 | case BFD_RELOC_LO10: | |
2314 | val &= 0x3ff; | |
2315 | break; | |
2316 | ||
2317 | case BFD_RELOC_SPARC_H44: | |
2318 | val >>= 22; | |
2319 | val &= 0x3fffff; | |
2320 | break; | |
2321 | ||
2322 | case BFD_RELOC_SPARC_M44: | |
2323 | val >>= 12; | |
2324 | val &= 0x3ff; | |
2325 | break; | |
2326 | ||
2327 | case BFD_RELOC_SPARC_L44: | |
2328 | val &= 0xfff; | |
2329 | break; | |
2330 | ||
2331 | case BFD_RELOC_SPARC_HIX22: | |
ab3e48dc | 2332 | val = ~val; |
cf9a1301 RH |
2333 | val = (val >> 10) & 0x3fffff; |
2334 | break; | |
2335 | ||
2336 | case BFD_RELOC_SPARC_LOX10: | |
2337 | val = (val & 0x3ff) | 0x1c00; | |
2338 | break; | |
2339 | } | |
2340 | the_insn.exp = the_insn.exp2; | |
2341 | the_insn.exp.X_add_number += val; | |
2342 | the_insn.exp2.X_op = O_illegal; | |
2343 | the_insn.reloc = old_reloc; | |
2344 | } | |
2345 | else if (the_insn.exp2.X_op != O_constant) | |
2346 | { | |
2347 | as_bad (_("Illegal operands: Can't add non-constant expression to %%%s()"), op_arg); | |
a22b281c | 2348 | return special_case; |
cf9a1301 RH |
2349 | } |
2350 | else | |
2351 | { | |
dabe3bbc | 2352 | if (old_reloc != BFD_RELOC_SPARC13 |
cf9a1301 RH |
2353 | || the_insn.reloc != BFD_RELOC_LO10 |
2354 | || sparc_arch_size != 64 | |
2355 | || sparc_pic_code) | |
2356 | { | |
2357 | as_bad (_("Illegal operands: Can't do arithmetics involving %%%s() of a relocatable symbol"), op_arg); | |
a22b281c | 2358 | return special_case; |
cf9a1301 RH |
2359 | } |
2360 | the_insn.reloc = BFD_RELOC_SPARC_OLO10; | |
252b5132 RH |
2361 | } |
2362 | } | |
2363 | } | |
252b5132 RH |
2364 | /* Check for constants that don't require emitting a reloc. */ |
2365 | if (the_insn.exp.X_op == O_constant | |
2366 | && the_insn.exp.X_add_symbol == 0 | |
2367 | && the_insn.exp.X_op_symbol == 0) | |
2368 | { | |
2369 | /* For pc-relative call instructions, we reject | |
2370 | constants to get better code. */ | |
2371 | if (the_insn.pcrel | |
2372 | && the_insn.reloc == BFD_RELOC_32_PCREL_S2 | |
2373 | && in_signed_range (the_insn.exp.X_add_number, 0x3fff)) | |
2374 | { | |
2375 | error_message = _(": PC-relative operand can't be a constant"); | |
2376 | goto error; | |
2377 | } | |
2378 | ||
2379 | /* Constants that won't fit are checked in md_apply_fix3 | |
2380 | and bfd_install_relocation. | |
2381 | ??? It would be preferable to install the constants | |
2382 | into the insn here and save having to create a fixS | |
2383 | for each one. There already exists code to handle | |
2384 | all the various cases (e.g. in md_apply_fix3 and | |
2385 | bfd_install_relocation) so duplicating all that code | |
2386 | here isn't right. */ | |
2387 | } | |
2388 | ||
2389 | continue; | |
2390 | ||
2391 | case 'a': | |
2392 | if (*s++ == 'a') | |
2393 | { | |
2394 | opcode |= ANNUL; | |
2395 | continue; | |
2396 | } | |
2397 | break; | |
2398 | ||
2399 | case 'A': | |
2400 | { | |
2401 | int asi = 0; | |
2402 | ||
2403 | /* Parse an asi. */ | |
2404 | if (*s == '#') | |
2405 | { | |
2406 | if (! parse_keyword_arg (sparc_encode_asi, &s, &asi)) | |
2407 | { | |
2408 | error_message = _(": invalid ASI name"); | |
2409 | goto error; | |
2410 | } | |
2411 | } | |
2412 | else | |
2413 | { | |
2414 | if (! parse_const_expr_arg (&s, &asi)) | |
2415 | { | |
2416 | error_message = _(": invalid ASI expression"); | |
2417 | goto error; | |
2418 | } | |
2419 | if (asi < 0 || asi > 255) | |
2420 | { | |
2421 | error_message = _(": invalid ASI number"); | |
2422 | goto error; | |
2423 | } | |
2424 | } | |
2425 | opcode |= ASI (asi); | |
2426 | continue; | |
e0c6ed95 | 2427 | } /* Alternate space. */ |
252b5132 RH |
2428 | |
2429 | case 'p': | |
2430 | if (strncmp (s, "%psr", 4) == 0) | |
2431 | { | |
2432 | s += 4; | |
2433 | continue; | |
2434 | } | |
2435 | break; | |
2436 | ||
e0c6ed95 | 2437 | case 'q': /* Floating point queue. */ |
252b5132 RH |
2438 | if (strncmp (s, "%fq", 3) == 0) |
2439 | { | |
2440 | s += 3; | |
2441 | continue; | |
2442 | } | |
2443 | break; | |
2444 | ||
e0c6ed95 | 2445 | case 'Q': /* Coprocessor queue. */ |
252b5132 RH |
2446 | if (strncmp (s, "%cq", 3) == 0) |
2447 | { | |
2448 | s += 3; | |
2449 | continue; | |
2450 | } | |
2451 | break; | |
2452 | ||
2453 | case 'S': | |
2454 | if (strcmp (str, "set") == 0 | |
2455 | || strcmp (str, "setuw") == 0) | |
2456 | { | |
2457 | special_case = SPECIAL_CASE_SET; | |
2458 | continue; | |
2459 | } | |
2460 | else if (strcmp (str, "setsw") == 0) | |
2461 | { | |
2462 | special_case = SPECIAL_CASE_SETSW; | |
2463 | continue; | |
2464 | } | |
2465 | else if (strcmp (str, "setx") == 0) | |
2466 | { | |
2467 | special_case = SPECIAL_CASE_SETX; | |
2468 | continue; | |
2469 | } | |
2470 | else if (strncmp (str, "fdiv", 4) == 0) | |
2471 | { | |
2472 | special_case = SPECIAL_CASE_FDIV; | |
2473 | continue; | |
2474 | } | |
2475 | break; | |
2476 | ||
2477 | case 'o': | |
2478 | if (strncmp (s, "%asi", 4) != 0) | |
2479 | break; | |
2480 | s += 4; | |
2481 | continue; | |
2482 | ||
2483 | case 's': | |
2484 | if (strncmp (s, "%fprs", 5) != 0) | |
2485 | break; | |
2486 | s += 5; | |
2487 | continue; | |
2488 | ||
2489 | case 'E': | |
2490 | if (strncmp (s, "%ccr", 4) != 0) | |
2491 | break; | |
2492 | s += 4; | |
2493 | continue; | |
2494 | ||
2495 | case 't': | |
2496 | if (strncmp (s, "%tbr", 4) != 0) | |
2497 | break; | |
2498 | s += 4; | |
2499 | continue; | |
2500 | ||
2501 | case 'w': | |
2502 | if (strncmp (s, "%wim", 4) != 0) | |
2503 | break; | |
2504 | s += 4; | |
2505 | continue; | |
2506 | ||
2507 | case 'x': | |
2508 | { | |
2509 | char *push = input_line_pointer; | |
2510 | expressionS e; | |
2511 | ||
2512 | input_line_pointer = s; | |
2513 | expression (&e); | |
2514 | if (e.X_op == O_constant) | |
2515 | { | |
2516 | int n = e.X_add_number; | |
2517 | if (n != e.X_add_number || (n & ~0x1ff) != 0) | |
2518 | as_bad (_("OPF immediate operand out of range (0-0x1ff)")); | |
2519 | else | |
2520 | opcode |= e.X_add_number << 5; | |
2521 | } | |
2522 | else | |
2523 | as_bad (_("non-immediate OPF operand, ignored")); | |
2524 | s = input_line_pointer; | |
2525 | input_line_pointer = push; | |
2526 | continue; | |
2527 | } | |
2528 | ||
2529 | case 'y': | |
2530 | if (strncmp (s, "%y", 2) != 0) | |
2531 | break; | |
2532 | s += 2; | |
2533 | continue; | |
2534 | ||
2535 | case 'u': | |
2536 | case 'U': | |
2537 | { | |
2538 | /* Parse a sparclet cpreg. */ | |
2539 | int cpreg; | |
2540 | if (! parse_keyword_arg (sparc_encode_sparclet_cpreg, &s, &cpreg)) | |
2541 | { | |
2542 | error_message = _(": invalid cpreg name"); | |
2543 | goto error; | |
2544 | } | |
2545 | opcode |= (*args == 'U' ? RS1 (cpreg) : RD (cpreg)); | |
2546 | continue; | |
2547 | } | |
2548 | ||
2549 | default: | |
2550 | as_fatal (_("failed sanity check.")); | |
e0c6ed95 | 2551 | } /* switch on arg code. */ |
252b5132 RH |
2552 | |
2553 | /* Break out of for() loop. */ | |
2554 | break; | |
e0c6ed95 | 2555 | } /* For each arg that we expect. */ |
252b5132 RH |
2556 | |
2557 | error: | |
2558 | if (match == 0) | |
2559 | { | |
e0c6ed95 | 2560 | /* Args don't match. */ |
252b5132 RH |
2561 | if (&insn[1] - sparc_opcodes < sparc_num_opcodes |
2562 | && (insn->name == insn[1].name | |
2563 | || !strcmp (insn->name, insn[1].name))) | |
2564 | { | |
2565 | ++insn; | |
2566 | s = argsStart; | |
2567 | continue; | |
2568 | } | |
2569 | else | |
2570 | { | |
2571 | as_bad (_("Illegal operands%s"), error_message); | |
a22b281c | 2572 | return special_case; |
252b5132 RH |
2573 | } |
2574 | } | |
2575 | else | |
2576 | { | |
e0c6ed95 | 2577 | /* We have a match. Now see if the architecture is OK. */ |
252b5132 RH |
2578 | int needed_arch_mask = insn->architecture; |
2579 | ||
2580 | if (v9_arg_p) | |
2581 | { | |
19f7b010 JJ |
2582 | needed_arch_mask &= |
2583 | ~(SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9) - 1); | |
2584 | if (! needed_arch_mask) | |
2585 | needed_arch_mask = | |
2586 | SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9); | |
252b5132 RH |
2587 | } |
2588 | ||
e0c6ed95 AM |
2589 | if (needed_arch_mask |
2590 | & SPARC_OPCODE_SUPPORTED (current_architecture)) | |
2591 | /* OK. */ | |
2592 | ; | |
252b5132 | 2593 | /* Can we bump up the architecture? */ |
e0c6ed95 AM |
2594 | else if (needed_arch_mask |
2595 | & SPARC_OPCODE_SUPPORTED (max_architecture)) | |
252b5132 RH |
2596 | { |
2597 | enum sparc_opcode_arch_val needed_architecture = | |
2598 | sparc_ffs (SPARC_OPCODE_SUPPORTED (max_architecture) | |
2599 | & needed_arch_mask); | |
2600 | ||
2601 | assert (needed_architecture <= SPARC_OPCODE_ARCH_MAX); | |
2602 | if (warn_on_bump | |
2603 | && needed_architecture > warn_after_architecture) | |
2604 | { | |
2605 | as_warn (_("architecture bumped from \"%s\" to \"%s\" on \"%s\""), | |
2606 | sparc_opcode_archs[current_architecture].name, | |
2607 | sparc_opcode_archs[needed_architecture].name, | |
2608 | str); | |
2609 | warn_after_architecture = needed_architecture; | |
2610 | } | |
2611 | current_architecture = needed_architecture; | |
2612 | } | |
2613 | /* Conflict. */ | |
2614 | /* ??? This seems to be a bit fragile. What if the next entry in | |
2615 | the opcode table is the one we want and it is supported? | |
2616 | It is possible to arrange the table today so that this can't | |
2617 | happen but what about tomorrow? */ | |
2618 | else | |
2619 | { | |
e0c6ed95 | 2620 | int arch, printed_one_p = 0; |
252b5132 RH |
2621 | char *p; |
2622 | char required_archs[SPARC_OPCODE_ARCH_MAX * 16]; | |
2623 | ||
2624 | /* Create a list of the architectures that support the insn. */ | |
e0c6ed95 | 2625 | needed_arch_mask &= ~SPARC_OPCODE_SUPPORTED (max_architecture); |
252b5132 RH |
2626 | p = required_archs; |
2627 | arch = sparc_ffs (needed_arch_mask); | |
2628 | while ((1 << arch) <= needed_arch_mask) | |
2629 | { | |
2630 | if ((1 << arch) & needed_arch_mask) | |
2631 | { | |
2632 | if (printed_one_p) | |
2633 | *p++ = '|'; | |
2634 | strcpy (p, sparc_opcode_archs[arch].name); | |
2635 | p += strlen (p); | |
2636 | printed_one_p = 1; | |
2637 | } | |
2638 | ++arch; | |
2639 | } | |
2640 | ||
2641 | as_bad (_("Architecture mismatch on \"%s\"."), str); | |
2642 | as_tsktsk (_(" (Requires %s; requested architecture is %s.)"), | |
2643 | required_archs, | |
2644 | sparc_opcode_archs[max_architecture].name); | |
a22b281c | 2645 | return special_case; |
252b5132 | 2646 | } |
e0c6ed95 | 2647 | } /* If no match. */ |
252b5132 RH |
2648 | |
2649 | break; | |
e0c6ed95 | 2650 | } /* Forever looking for a match. */ |
252b5132 RH |
2651 | |
2652 | the_insn.opcode = opcode; | |
a22b281c | 2653 | return special_case; |
252b5132 RH |
2654 | } |
2655 | ||
2656 | /* Parse an argument that can be expressed as a keyword. | |
2657 | (eg: #StoreStore or %ccfr). | |
2658 | The result is a boolean indicating success. | |
2659 | If successful, INPUT_POINTER is updated. */ | |
2660 | ||
2661 | static int | |
2662 | parse_keyword_arg (lookup_fn, input_pointerP, valueP) | |
2663 | int (*lookup_fn) PARAMS ((const char *)); | |
2664 | char **input_pointerP; | |
2665 | int *valueP; | |
2666 | { | |
2667 | int value; | |
2668 | char c, *p, *q; | |
2669 | ||
2670 | p = *input_pointerP; | |
2671 | for (q = p + (*p == '#' || *p == '%'); | |
3882b010 | 2672 | ISALNUM (*q) || *q == '_'; |
252b5132 RH |
2673 | ++q) |
2674 | continue; | |
2675 | c = *q; | |
2676 | *q = 0; | |
2677 | value = (*lookup_fn) (p); | |
2678 | *q = c; | |
2679 | if (value == -1) | |
2680 | return 0; | |
2681 | *valueP = value; | |
2682 | *input_pointerP = q; | |
2683 | return 1; | |
2684 | } | |
2685 | ||
2686 | /* Parse an argument that is a constant expression. | |
2687 | The result is a boolean indicating success. */ | |
2688 | ||
2689 | static int | |
2690 | parse_const_expr_arg (input_pointerP, valueP) | |
2691 | char **input_pointerP; | |
2692 | int *valueP; | |
2693 | { | |
2694 | char *save = input_line_pointer; | |
2695 | expressionS exp; | |
2696 | ||
2697 | input_line_pointer = *input_pointerP; | |
2698 | /* The next expression may be something other than a constant | |
2699 | (say if we're not processing the right variant of the insn). | |
2700 | Don't call expression unless we're sure it will succeed as it will | |
2701 | signal an error (which we want to defer until later). */ | |
2702 | /* FIXME: It might be better to define md_operand and have it recognize | |
2703 | things like %asi, etc. but continuing that route through to the end | |
2704 | is a lot of work. */ | |
2705 | if (*input_line_pointer == '%') | |
2706 | { | |
2707 | input_line_pointer = save; | |
2708 | return 0; | |
2709 | } | |
2710 | expression (&exp); | |
2711 | *input_pointerP = input_line_pointer; | |
2712 | input_line_pointer = save; | |
2713 | if (exp.X_op != O_constant) | |
2714 | return 0; | |
2715 | *valueP = exp.X_add_number; | |
2716 | return 1; | |
2717 | } | |
2718 | ||
2719 | /* Subroutine of sparc_ip to parse an expression. */ | |
2720 | ||
2721 | static int | |
2722 | get_expression (str) | |
2723 | char *str; | |
2724 | { | |
2725 | char *save_in; | |
2726 | segT seg; | |
2727 | ||
2728 | save_in = input_line_pointer; | |
2729 | input_line_pointer = str; | |
2730 | seg = expression (&the_insn.exp); | |
2731 | if (seg != absolute_section | |
2732 | && seg != text_section | |
2733 | && seg != data_section | |
2734 | && seg != bss_section | |
2735 | && seg != undefined_section) | |
2736 | { | |
2737 | the_insn.error = _("bad segment"); | |
2738 | expr_end = input_line_pointer; | |
2739 | input_line_pointer = save_in; | |
2740 | return 1; | |
2741 | } | |
2742 | expr_end = input_line_pointer; | |
2743 | input_line_pointer = save_in; | |
2744 | return 0; | |
2745 | } | |
2746 | ||
2747 | /* Subroutine of md_assemble to output one insn. */ | |
2748 | ||
2749 | static void | |
2750 | output_insn (insn, the_insn) | |
2751 | const struct sparc_opcode *insn; | |
2752 | struct sparc_it *the_insn; | |
2753 | { | |
2754 | char *toP = frag_more (4); | |
2755 | ||
e0c6ed95 | 2756 | /* Put out the opcode. */ |
252b5132 RH |
2757 | if (INSN_BIG_ENDIAN) |
2758 | number_to_chars_bigendian (toP, (valueT) the_insn->opcode, 4); | |
2759 | else | |
2760 | number_to_chars_littleendian (toP, (valueT) the_insn->opcode, 4); | |
2761 | ||
e0c6ed95 | 2762 | /* Put out the symbol-dependent stuff. */ |
252b5132 RH |
2763 | if (the_insn->reloc != BFD_RELOC_NONE) |
2764 | { | |
e0c6ed95 AM |
2765 | fixS *fixP = fix_new_exp (frag_now, /* Which frag. */ |
2766 | (toP - frag_now->fr_literal), /* Where. */ | |
2767 | 4, /* Size. */ | |
252b5132 RH |
2768 | &the_insn->exp, |
2769 | the_insn->pcrel, | |
2770 | the_insn->reloc); | |
2771 | /* Turn off overflow checking in fixup_segment. We'll do our | |
2772 | own overflow checking in md_apply_fix3. This is necessary because | |
2773 | the insn size is 4 and fixup_segment will signal an overflow for | |
2774 | large 8 byte quantities. */ | |
2775 | fixP->fx_no_overflow = 1; | |
dabe3bbc RH |
2776 | if (the_insn->reloc == BFD_RELOC_SPARC_OLO10) |
2777 | fixP->tc_fix_data = the_insn->exp2.X_add_number; | |
252b5132 RH |
2778 | } |
2779 | ||
2780 | last_insn = insn; | |
2781 | last_opcode = the_insn->opcode; | |
732d96b6 JJ |
2782 | |
2783 | #ifdef OBJ_ELF | |
2784 | dwarf2_emit_insn (4); | |
2785 | #endif | |
252b5132 RH |
2786 | } |
2787 | \f | |
e0c6ed95 AM |
2788 | /* This is identical to the md_atof in m68k.c. I think this is right, |
2789 | but I'm not sure. | |
252b5132 | 2790 | |
e0c6ed95 AM |
2791 | Turn a string in input_line_pointer into a floating point constant |
2792 | of type TYPE, and store the appropriate bytes in *LITP. The number | |
2793 | of LITTLENUMS emitted is stored in *SIZEP. An error message is | |
2794 | returned, or NULL on OK. */ | |
252b5132 | 2795 | |
e0c6ed95 | 2796 | /* Equal to MAX_PRECISION in atof-ieee.c. */ |
252b5132 RH |
2797 | #define MAX_LITTLENUMS 6 |
2798 | ||
2799 | char * | |
2800 | md_atof (type, litP, sizeP) | |
2801 | char type; | |
2802 | char *litP; | |
2803 | int *sizeP; | |
2804 | { | |
e0c6ed95 | 2805 | int i, prec; |
252b5132 RH |
2806 | LITTLENUM_TYPE words[MAX_LITTLENUMS]; |
2807 | char *t; | |
2808 | ||
2809 | switch (type) | |
2810 | { | |
2811 | case 'f': | |
2812 | case 'F': | |
2813 | case 's': | |
2814 | case 'S': | |
2815 | prec = 2; | |
2816 | break; | |
2817 | ||
2818 | case 'd': | |
2819 | case 'D': | |
2820 | case 'r': | |
2821 | case 'R': | |
2822 | prec = 4; | |
2823 | break; | |
2824 | ||
2825 | case 'x': | |
2826 | case 'X': | |
2827 | prec = 6; | |
2828 | break; | |
2829 | ||
2830 | case 'p': | |
2831 | case 'P': | |
2832 | prec = 6; | |
2833 | break; | |
2834 | ||
2835 | default: | |
2836 | *sizeP = 0; | |
2837 | return _("Bad call to MD_ATOF()"); | |
2838 | } | |
2839 | ||
2840 | t = atof_ieee (input_line_pointer, type, words); | |
2841 | if (t) | |
2842 | input_line_pointer = t; | |
2843 | *sizeP = prec * sizeof (LITTLENUM_TYPE); | |
2844 | ||
2845 | if (target_big_endian) | |
2846 | { | |
2847 | for (i = 0; i < prec; i++) | |
2848 | { | |
ab3e48dc KH |
2849 | md_number_to_chars (litP, (valueT) words[i], |
2850 | sizeof (LITTLENUM_TYPE)); | |
252b5132 RH |
2851 | litP += sizeof (LITTLENUM_TYPE); |
2852 | } | |
2853 | } | |
2854 | else | |
2855 | { | |
2856 | for (i = prec - 1; i >= 0; i--) | |
2857 | { | |
ab3e48dc KH |
2858 | md_number_to_chars (litP, (valueT) words[i], |
2859 | sizeof (LITTLENUM_TYPE)); | |
252b5132 RH |
2860 | litP += sizeof (LITTLENUM_TYPE); |
2861 | } | |
2862 | } | |
e0c6ed95 | 2863 | |
252b5132 RH |
2864 | return 0; |
2865 | } | |
2866 | ||
2867 | /* Write a value out to the object file, using the appropriate | |
2868 | endianness. */ | |
2869 | ||
2870 | void | |
2871 | md_number_to_chars (buf, val, n) | |
2872 | char *buf; | |
2873 | valueT val; | |
2874 | int n; | |
2875 | { | |
2876 | if (target_big_endian) | |
2877 | number_to_chars_bigendian (buf, val, n); | |
2878 | else if (target_little_endian_data | |
2879 | && ((n == 4 || n == 2) && ~now_seg->flags & SEC_ALLOC)) | |
e0c6ed95 AM |
2880 | /* Output debug words, which are not in allocated sections, as big |
2881 | endian. */ | |
252b5132 RH |
2882 | number_to_chars_bigendian (buf, val, n); |
2883 | else if (target_little_endian_data || ! target_big_endian) | |
2884 | number_to_chars_littleendian (buf, val, n); | |
2885 | } | |
2886 | \f | |
2887 | /* Apply a fixS to the frags, now that we know the value it ought to | |
81d4177b | 2888 | hold. */ |
252b5132 | 2889 | |
94f592af NC |
2890 | void |
2891 | md_apply_fix3 (fixP, valP, segment) | |
252b5132 | 2892 | fixS *fixP; |
94f592af | 2893 | valueT *valP; |
252b5132 RH |
2894 | segT segment; |
2895 | { | |
2896 | char *buf = fixP->fx_where + fixP->fx_frag->fr_literal; | |
94f592af | 2897 | offsetT val = * (offsetT *) valP; |
252b5132 RH |
2898 | long insn; |
2899 | ||
252b5132 RH |
2900 | assert (fixP->fx_r_type < BFD_RELOC_UNUSED); |
2901 | ||
e0c6ed95 | 2902 | fixP->fx_addnumber = val; /* Remember value for emit_reloc. */ |
252b5132 RH |
2903 | |
2904 | #ifdef OBJ_ELF | |
2905 | /* FIXME: SPARC ELF relocations don't use an addend in the data | |
2906 | field itself. This whole approach should be somehow combined | |
2907 | with the calls to bfd_install_relocation. Also, the value passed | |
2908 | in by fixup_segment includes the value of a defined symbol. We | |
2909 | don't want to include the value of an externally visible symbol. */ | |
2910 | if (fixP->fx_addsy != NULL) | |
2911 | { | |
42ebd756 NC |
2912 | symbolS * sym = fixP->fx_addsy; |
2913 | segT seg = S_GET_SEGMENT (sym); | |
2914 | ||
2915 | if (symbol_used_in_reloc_p (sym) | |
2916 | && (S_IS_EXTERNAL (sym) | |
2917 | || S_IS_WEAK (sym) | |
42ebd756 | 2918 | || (seg->flags & SEC_MERGE) |
13ae64f3 | 2919 | || (seg->flags & SEC_THREAD_LOCAL) |
252b5132 | 2920 | || (sparc_pic_code && ! fixP->fx_pcrel) |
42ebd756 NC |
2921 | || (seg != segment |
2922 | && (((bfd_get_section_flags (stdoutput, seg) & SEC_LINK_ONCE) != 0) | |
2923 | || (strncmp (segment_name (seg), | |
2924 | ".gnu.linkonce", | |
2925 | sizeof ".gnu.linkonce" - 1) == 0)))) | |
2926 | && seg != absolute_section | |
2927 | && seg != undefined_section | |
2928 | && ! bfd_is_com_section (seg)) | |
2929 | fixP->fx_addnumber -= S_GET_VALUE (sym); | |
2930 | ||
94f592af | 2931 | return; |
252b5132 RH |
2932 | } |
2933 | #endif | |
2934 | ||
2935 | /* This is a hack. There should be a better way to | |
2936 | handle this. Probably in terms of howto fields, once | |
2937 | we can look at these fixups in terms of howtos. */ | |
2938 | if (fixP->fx_r_type == BFD_RELOC_32_PCREL_S2 && fixP->fx_addsy) | |
2939 | val += fixP->fx_where + fixP->fx_frag->fr_address; | |
2940 | ||
2941 | #ifdef OBJ_AOUT | |
2942 | /* FIXME: More ridiculous gas reloc hacking. If we are going to | |
2943 | generate a reloc, then we just want to let the reloc addend set | |
2944 | the value. We do not want to also stuff the addend into the | |
2945 | object file. Including the addend in the object file works when | |
2946 | doing a static link, because the linker will ignore the object | |
2947 | file contents. However, the dynamic linker does not ignore the | |
2948 | object file contents. */ | |
2949 | if (fixP->fx_addsy != NULL | |
2950 | && fixP->fx_r_type != BFD_RELOC_32_PCREL_S2) | |
2951 | val = 0; | |
2952 | ||
2953 | /* When generating PIC code, we do not want an addend for a reloc | |
2954 | against a local symbol. We adjust fx_addnumber to cancel out the | |
2955 | value already included in val, and to also cancel out the | |
2956 | adjustment which bfd_install_relocation will create. */ | |
2957 | if (sparc_pic_code | |
2958 | && fixP->fx_r_type != BFD_RELOC_32_PCREL_S2 | |
2959 | && fixP->fx_addsy != NULL | |
2960 | && ! S_IS_COMMON (fixP->fx_addsy) | |
49309057 | 2961 | && symbol_section_p (fixP->fx_addsy)) |
252b5132 RH |
2962 | fixP->fx_addnumber -= 2 * S_GET_VALUE (fixP->fx_addsy); |
2963 | ||
2964 | /* When generating PIC code, we need to fiddle to get | |
2965 | bfd_install_relocation to do the right thing for a PC relative | |
2966 | reloc against a local symbol which we are going to keep. */ | |
2967 | if (sparc_pic_code | |
2968 | && fixP->fx_r_type == BFD_RELOC_32_PCREL_S2 | |
2969 | && fixP->fx_addsy != NULL | |
2970 | && (S_IS_EXTERNAL (fixP->fx_addsy) | |
2971 | || S_IS_WEAK (fixP->fx_addsy)) | |
2972 | && S_IS_DEFINED (fixP->fx_addsy) | |
2973 | && ! S_IS_COMMON (fixP->fx_addsy)) | |
2974 | { | |
2975 | val = 0; | |
2976 | fixP->fx_addnumber -= 2 * S_GET_VALUE (fixP->fx_addsy); | |
2977 | } | |
2978 | #endif | |
2979 | ||
2980 | /* If this is a data relocation, just output VAL. */ | |
2981 | ||
0f2712ed NC |
2982 | if (fixP->fx_r_type == BFD_RELOC_16 |
2983 | || fixP->fx_r_type == BFD_RELOC_SPARC_UA16) | |
252b5132 RH |
2984 | { |
2985 | md_number_to_chars (buf, val, 2); | |
2986 | } | |
2987 | else if (fixP->fx_r_type == BFD_RELOC_32 | |
0f2712ed | 2988 | || fixP->fx_r_type == BFD_RELOC_SPARC_UA32 |
252b5132 RH |
2989 | || fixP->fx_r_type == BFD_RELOC_SPARC_REV32) |
2990 | { | |
2991 | md_number_to_chars (buf, val, 4); | |
2992 | } | |
0f2712ed NC |
2993 | else if (fixP->fx_r_type == BFD_RELOC_64 |
2994 | || fixP->fx_r_type == BFD_RELOC_SPARC_UA64) | |
252b5132 RH |
2995 | { |
2996 | md_number_to_chars (buf, val, 8); | |
2997 | } | |
e0c6ed95 | 2998 | else if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT |
252b5132 RH |
2999 | || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY) |
3000 | { | |
3001 | fixP->fx_done = 0; | |
94f592af | 3002 | return; |
252b5132 RH |
3003 | } |
3004 | else | |
3005 | { | |
3006 | /* It's a relocation against an instruction. */ | |
3007 | ||
3008 | if (INSN_BIG_ENDIAN) | |
3009 | insn = bfd_getb32 ((unsigned char *) buf); | |
3010 | else | |
3011 | insn = bfd_getl32 ((unsigned char *) buf); | |
e0c6ed95 | 3012 | |
252b5132 RH |
3013 | switch (fixP->fx_r_type) |
3014 | { | |
3015 | case BFD_RELOC_32_PCREL_S2: | |
3016 | val = val >> 2; | |
3017 | /* FIXME: This increment-by-one deserves a comment of why it's | |
3018 | being done! */ | |
3019 | if (! sparc_pic_code | |
3020 | || fixP->fx_addsy == NULL | |
49309057 | 3021 | || symbol_section_p (fixP->fx_addsy)) |
252b5132 | 3022 | ++val; |
6faf3d66 | 3023 | |
252b5132 | 3024 | insn |= val & 0x3fffffff; |
6faf3d66 | 3025 | |
e0c6ed95 | 3026 | /* See if we have a delay slot. */ |
6faf3d66 JJ |
3027 | if (sparc_relax && fixP->fx_where + 8 <= fixP->fx_frag->fr_fix) |
3028 | { | |
3029 | #define G0 0 | |
3030 | #define O7 15 | |
3031 | #define XCC (2 << 20) | |
3032 | #define COND(x) (((x)&0xf)<<25) | |
3033 | #define CONDA COND(0x8) | |
3034 | #define INSN_BPA (F2(0,1) | CONDA | BPRED | XCC) | |
3035 | #define INSN_BA (F2(0,2) | CONDA) | |
3036 | #define INSN_OR F3(2, 0x2, 0) | |
3037 | #define INSN_NOP F2(0,4) | |
3038 | ||
3039 | long delay; | |
3040 | ||
3041 | /* If the instruction is a call with either: | |
3042 | restore | |
3043 | arithmetic instruction with rd == %o7 | |
3044 | where rs1 != %o7 and rs2 if it is register != %o7 | |
3045 | then we can optimize if the call destination is near | |
3046 | by changing the call into a branch always. */ | |
3047 | if (INSN_BIG_ENDIAN) | |
3048 | delay = bfd_getb32 ((unsigned char *) buf + 4); | |
3049 | else | |
3050 | delay = bfd_getl32 ((unsigned char *) buf + 4); | |
e0c6ed95 | 3051 | if ((insn & OP (~0)) != OP (1) || (delay & OP (~0)) != OP (2)) |
6faf3d66 | 3052 | break; |
e0c6ed95 AM |
3053 | if ((delay & OP3 (~0)) != OP3 (0x3d) /* Restore. */ |
3054 | && ((delay & OP3 (0x28)) != 0 /* Arithmetic. */ | |
3055 | || ((delay & RD (~0)) != RD (O7)))) | |
6faf3d66 | 3056 | break; |
e0c6ed95 AM |
3057 | if ((delay & RS1 (~0)) == RS1 (O7) |
3058 | || ((delay & F3I (~0)) == 0 | |
3059 | && (delay & RS2 (~0)) == RS2 (O7))) | |
6faf3d66 JJ |
3060 | break; |
3061 | /* Ensure the branch will fit into simm22. */ | |
3062 | if ((val & 0x3fe00000) | |
3063 | && (val & 0x3fe00000) != 0x3fe00000) | |
3064 | break; | |
3065 | /* Check if the arch is v9 and branch will fit | |
3066 | into simm19. */ | |
3067 | if (((val & 0x3c0000) == 0 | |
3068 | || (val & 0x3c0000) == 0x3c0000) | |
3069 | && (sparc_arch_size == 64 | |
3070 | || current_architecture >= SPARC_OPCODE_ARCH_V9)) | |
e0c6ed95 | 3071 | /* ba,pt %xcc */ |
6faf3d66 JJ |
3072 | insn = INSN_BPA | (val & 0x7ffff); |
3073 | else | |
e0c6ed95 | 3074 | /* ba */ |
6faf3d66 JJ |
3075 | insn = INSN_BA | (val & 0x3fffff); |
3076 | if (fixP->fx_where >= 4 | |
e0c6ed95 AM |
3077 | && ((delay & (0xffffffff ^ RS1 (~0))) |
3078 | == (INSN_OR | RD (O7) | RS2 (G0)))) | |
6faf3d66 JJ |
3079 | { |
3080 | long setter; | |
3081 | int reg; | |
3082 | ||
3083 | if (INSN_BIG_ENDIAN) | |
3084 | setter = bfd_getb32 ((unsigned char *) buf - 4); | |
3085 | else | |
3086 | setter = bfd_getl32 ((unsigned char *) buf - 4); | |
e0c6ed95 | 3087 | if ((setter & (0xffffffff ^ RD (~0))) |
ab3e48dc | 3088 | != (INSN_OR | RS1 (O7) | RS2 (G0))) |
6faf3d66 JJ |
3089 | break; |
3090 | /* The sequence was | |
3091 | or %o7, %g0, %rN | |
3092 | call foo | |
3093 | or %rN, %g0, %o7 | |
3094 | ||
3095 | If call foo was replaced with ba, replace | |
3096 | or %rN, %g0, %o7 with nop. */ | |
e0c6ed95 AM |
3097 | reg = (delay & RS1 (~0)) >> 14; |
3098 | if (reg != ((setter & RD (~0)) >> 25) | |
6faf3d66 JJ |
3099 | || reg == G0 || reg == O7) |
3100 | break; | |
3101 | ||
3102 | if (INSN_BIG_ENDIAN) | |
3103 | bfd_putb32 (INSN_NOP, (unsigned char *) buf + 4); | |
3104 | else | |
3105 | bfd_putl32 (INSN_NOP, (unsigned char *) buf + 4); | |
3106 | } | |
3107 | } | |
252b5132 RH |
3108 | break; |
3109 | ||
3110 | case BFD_RELOC_SPARC_11: | |
3111 | if (! in_signed_range (val, 0x7ff)) | |
3112 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3113 | _("relocation overflow")); | |
3114 | insn |= val & 0x7ff; | |
3115 | break; | |
3116 | ||
3117 | case BFD_RELOC_SPARC_10: | |
3118 | if (! in_signed_range (val, 0x3ff)) | |
3119 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3120 | _("relocation overflow")); | |
3121 | insn |= val & 0x3ff; | |
3122 | break; | |
3123 | ||
3124 | case BFD_RELOC_SPARC_7: | |
3125 | if (! in_bitfield_range (val, 0x7f)) | |
3126 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3127 | _("relocation overflow")); | |
3128 | insn |= val & 0x7f; | |
3129 | break; | |
3130 | ||
3131 | case BFD_RELOC_SPARC_6: | |
3132 | if (! in_bitfield_range (val, 0x3f)) | |
3133 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3134 | _("relocation overflow")); | |
3135 | insn |= val & 0x3f; | |
3136 | break; | |
3137 | ||
3138 | case BFD_RELOC_SPARC_5: | |
3139 | if (! in_bitfield_range (val, 0x1f)) | |
3140 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3141 | _("relocation overflow")); | |
3142 | insn |= val & 0x1f; | |
3143 | break; | |
3144 | ||
3145 | case BFD_RELOC_SPARC_WDISP16: | |
e0c6ed95 | 3146 | /* FIXME: simplify. */ |
252b5132 RH |
3147 | if (((val > 0) && (val & ~0x3fffc)) |
3148 | || ((val < 0) && (~(val - 1) & ~0x3fffc))) | |
3149 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3150 | _("relocation overflow")); | |
3151 | /* FIXME: The +1 deserves a comment. */ | |
3152 | val = (val >> 2) + 1; | |
3153 | insn |= ((val & 0xc000) << 6) | (val & 0x3fff); | |
3154 | break; | |
3155 | ||
3156 | case BFD_RELOC_SPARC_WDISP19: | |
e0c6ed95 | 3157 | /* FIXME: simplify. */ |
252b5132 RH |
3158 | if (((val > 0) && (val & ~0x1ffffc)) |
3159 | || ((val < 0) && (~(val - 1) & ~0x1ffffc))) | |
3160 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3161 | _("relocation overflow")); | |
3162 | /* FIXME: The +1 deserves a comment. */ | |
3163 | val = (val >> 2) + 1; | |
3164 | insn |= val & 0x7ffff; | |
3165 | break; | |
3166 | ||
3167 | case BFD_RELOC_SPARC_HH22: | |
3168 | val = BSR (val, 32); | |
e0c6ed95 | 3169 | /* Fall through. */ |
252b5132 RH |
3170 | |
3171 | case BFD_RELOC_SPARC_LM22: | |
3172 | case BFD_RELOC_HI22: | |
3173 | if (!fixP->fx_addsy) | |
94f592af | 3174 | insn |= (val >> 10) & 0x3fffff; |
252b5132 | 3175 | else |
94f592af NC |
3176 | /* FIXME: Need comment explaining why we do this. */ |
3177 | insn &= ~0xffff; | |
252b5132 RH |
3178 | break; |
3179 | ||
3180 | case BFD_RELOC_SPARC22: | |
3181 | if (val & ~0x003fffff) | |
3182 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3183 | _("relocation overflow")); | |
3184 | insn |= (val & 0x3fffff); | |
3185 | break; | |
3186 | ||
3187 | case BFD_RELOC_SPARC_HM10: | |
3188 | val = BSR (val, 32); | |
e0c6ed95 | 3189 | /* Fall through. */ |
252b5132 RH |
3190 | |
3191 | case BFD_RELOC_LO10: | |
3192 | if (!fixP->fx_addsy) | |
94f592af | 3193 | insn |= val & 0x3ff; |
252b5132 | 3194 | else |
94f592af NC |
3195 | /* FIXME: Need comment explaining why we do this. */ |
3196 | insn &= ~0xff; | |
252b5132 RH |
3197 | break; |
3198 | ||
dabe3bbc RH |
3199 | case BFD_RELOC_SPARC_OLO10: |
3200 | val &= 0x3ff; | |
3201 | val += fixP->tc_fix_data; | |
e0c6ed95 | 3202 | /* Fall through. */ |
dabe3bbc | 3203 | |
252b5132 RH |
3204 | case BFD_RELOC_SPARC13: |
3205 | if (! in_signed_range (val, 0x1fff)) | |
3206 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3207 | _("relocation overflow")); | |
3208 | insn |= val & 0x1fff; | |
3209 | break; | |
3210 | ||
3211 | case BFD_RELOC_SPARC_WDISP22: | |
3212 | val = (val >> 2) + 1; | |
e0c6ed95 | 3213 | /* Fall through. */ |
252b5132 RH |
3214 | case BFD_RELOC_SPARC_BASE22: |
3215 | insn |= val & 0x3fffff; | |
3216 | break; | |
3217 | ||
3218 | case BFD_RELOC_SPARC_H44: | |
3219 | if (!fixP->fx_addsy) | |
3220 | { | |
3221 | bfd_vma tval = val; | |
3222 | tval >>= 22; | |
3223 | insn |= tval & 0x3fffff; | |
3224 | } | |
3225 | break; | |
3226 | ||
3227 | case BFD_RELOC_SPARC_M44: | |
3228 | if (!fixP->fx_addsy) | |
3229 | insn |= (val >> 12) & 0x3ff; | |
3230 | break; | |
3231 | ||
3232 | case BFD_RELOC_SPARC_L44: | |
3233 | if (!fixP->fx_addsy) | |
3234 | insn |= val & 0xfff; | |
3235 | break; | |
3236 | ||
3237 | case BFD_RELOC_SPARC_HIX22: | |
3238 | if (!fixP->fx_addsy) | |
3239 | { | |
ab3e48dc | 3240 | val ^= ~(offsetT) 0; |
252b5132 RH |
3241 | insn |= (val >> 10) & 0x3fffff; |
3242 | } | |
3243 | break; | |
3244 | ||
3245 | case BFD_RELOC_SPARC_LOX10: | |
3246 | if (!fixP->fx_addsy) | |
3247 | insn |= 0x1c00 | (val & 0x3ff); | |
3248 | break; | |
3249 | ||
3250 | case BFD_RELOC_NONE: | |
3251 | default: | |
3252 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3253 | _("bad or unhandled relocation type: 0x%02x"), | |
3254 | fixP->fx_r_type); | |
3255 | break; | |
3256 | } | |
3257 | ||
3258 | if (INSN_BIG_ENDIAN) | |
3259 | bfd_putb32 (insn, (unsigned char *) buf); | |
3260 | else | |
3261 | bfd_putl32 (insn, (unsigned char *) buf); | |
3262 | } | |
3263 | ||
3264 | /* Are we finished with this relocation now? */ | |
3265 | if (fixP->fx_addsy == 0 && !fixP->fx_pcrel) | |
3266 | fixP->fx_done = 1; | |
252b5132 RH |
3267 | } |
3268 | ||
3269 | /* Translate internal representation of relocation info to BFD target | |
3270 | format. */ | |
e0c6ed95 | 3271 | |
dabe3bbc | 3272 | arelent ** |
252b5132 RH |
3273 | tc_gen_reloc (section, fixp) |
3274 | asection *section; | |
3275 | fixS *fixp; | |
3276 | { | |
dabe3bbc | 3277 | static arelent *relocs[3]; |
252b5132 RH |
3278 | arelent *reloc; |
3279 | bfd_reloc_code_real_type code; | |
3280 | ||
dabe3bbc RH |
3281 | relocs[0] = reloc = (arelent *) xmalloc (sizeof (arelent)); |
3282 | relocs[1] = NULL; | |
252b5132 | 3283 | |
49309057 ILT |
3284 | reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *)); |
3285 | *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy); | |
252b5132 RH |
3286 | reloc->address = fixp->fx_frag->fr_address + fixp->fx_where; |
3287 | ||
3288 | switch (fixp->fx_r_type) | |
3289 | { | |
3290 | case BFD_RELOC_16: | |
3291 | case BFD_RELOC_32: | |
3292 | case BFD_RELOC_HI22: | |
3293 | case BFD_RELOC_LO10: | |
3294 | case BFD_RELOC_32_PCREL_S2: | |
3295 | case BFD_RELOC_SPARC13: | |
63fab58c | 3296 | case BFD_RELOC_SPARC22: |
252b5132 RH |
3297 | case BFD_RELOC_SPARC_BASE13: |
3298 | case BFD_RELOC_SPARC_WDISP16: | |
3299 | case BFD_RELOC_SPARC_WDISP19: | |
3300 | case BFD_RELOC_SPARC_WDISP22: | |
3301 | case BFD_RELOC_64: | |
3302 | case BFD_RELOC_SPARC_5: | |
3303 | case BFD_RELOC_SPARC_6: | |
3304 | case BFD_RELOC_SPARC_7: | |
3305 | case BFD_RELOC_SPARC_10: | |
3306 | case BFD_RELOC_SPARC_11: | |
3307 | case BFD_RELOC_SPARC_HH22: | |
3308 | case BFD_RELOC_SPARC_HM10: | |
3309 | case BFD_RELOC_SPARC_LM22: | |
3310 | case BFD_RELOC_SPARC_PC_HH22: | |
3311 | case BFD_RELOC_SPARC_PC_HM10: | |
3312 | case BFD_RELOC_SPARC_PC_LM22: | |
3313 | case BFD_RELOC_SPARC_H44: | |
3314 | case BFD_RELOC_SPARC_M44: | |
3315 | case BFD_RELOC_SPARC_L44: | |
3316 | case BFD_RELOC_SPARC_HIX22: | |
3317 | case BFD_RELOC_SPARC_LOX10: | |
3318 | case BFD_RELOC_SPARC_REV32: | |
dabe3bbc | 3319 | case BFD_RELOC_SPARC_OLO10: |
0f2712ed NC |
3320 | case BFD_RELOC_SPARC_UA16: |
3321 | case BFD_RELOC_SPARC_UA32: | |
3322 | case BFD_RELOC_SPARC_UA64: | |
bd5e6e7e JJ |
3323 | case BFD_RELOC_8_PCREL: |
3324 | case BFD_RELOC_16_PCREL: | |
3325 | case BFD_RELOC_32_PCREL: | |
3326 | case BFD_RELOC_64_PCREL: | |
3327 | case BFD_RELOC_SPARC_PLT32: | |
3328 | case BFD_RELOC_SPARC_PLT64: | |
252b5132 RH |
3329 | case BFD_RELOC_VTABLE_ENTRY: |
3330 | case BFD_RELOC_VTABLE_INHERIT: | |
3331 | code = fixp->fx_r_type; | |
3332 | break; | |
3333 | default: | |
3334 | abort (); | |
3335 | return NULL; | |
3336 | } | |
3337 | ||
3338 | #if defined (OBJ_ELF) || defined (OBJ_AOUT) | |
3339 | /* If we are generating PIC code, we need to generate a different | |
3340 | set of relocs. */ | |
3341 | ||
3342 | #ifdef OBJ_ELF | |
3343 | #define GOT_NAME "_GLOBAL_OFFSET_TABLE_" | |
3344 | #else | |
3345 | #define GOT_NAME "__GLOBAL_OFFSET_TABLE_" | |
3346 | #endif | |
3347 | ||
153b546a ILT |
3348 | /* This code must be parallel to the OBJ_ELF tc_fix_adjustable. */ |
3349 | ||
252b5132 RH |
3350 | if (sparc_pic_code) |
3351 | { | |
3352 | switch (code) | |
3353 | { | |
3354 | case BFD_RELOC_32_PCREL_S2: | |
3355 | if (! S_IS_DEFINED (fixp->fx_addsy) | |
3356 | || S_IS_COMMON (fixp->fx_addsy) | |
3357 | || S_IS_EXTERNAL (fixp->fx_addsy) | |
3358 | || S_IS_WEAK (fixp->fx_addsy)) | |
3359 | code = BFD_RELOC_SPARC_WPLT30; | |
3360 | break; | |
3361 | case BFD_RELOC_HI22: | |
3362 | if (fixp->fx_addsy != NULL | |
3363 | && strcmp (S_GET_NAME (fixp->fx_addsy), GOT_NAME) == 0) | |
3364 | code = BFD_RELOC_SPARC_PC22; | |
3365 | else | |
3366 | code = BFD_RELOC_SPARC_GOT22; | |
3367 | break; | |
3368 | case BFD_RELOC_LO10: | |
3369 | if (fixp->fx_addsy != NULL | |
3370 | && strcmp (S_GET_NAME (fixp->fx_addsy), GOT_NAME) == 0) | |
3371 | code = BFD_RELOC_SPARC_PC10; | |
3372 | else | |
3373 | code = BFD_RELOC_SPARC_GOT10; | |
3374 | break; | |
3375 | case BFD_RELOC_SPARC13: | |
3376 | code = BFD_RELOC_SPARC_GOT13; | |
3377 | break; | |
3378 | default: | |
3379 | break; | |
3380 | } | |
3381 | } | |
e0c6ed95 | 3382 | #endif /* defined (OBJ_ELF) || defined (OBJ_AOUT) */ |
252b5132 | 3383 | |
dabe3bbc RH |
3384 | if (code == BFD_RELOC_SPARC_OLO10) |
3385 | reloc->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_LO10); | |
3386 | else | |
3387 | reloc->howto = bfd_reloc_type_lookup (stdoutput, code); | |
252b5132 RH |
3388 | if (reloc->howto == 0) |
3389 | { | |
3390 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
3391 | _("internal error: can't export reloc type %d (`%s')"), | |
3392 | fixp->fx_r_type, bfd_get_reloc_code_name (code)); | |
dabe3bbc RH |
3393 | xfree (reloc); |
3394 | relocs[0] = NULL; | |
3395 | return relocs; | |
252b5132 RH |
3396 | } |
3397 | ||
3398 | /* @@ Why fx_addnumber sometimes and fx_offset other times? */ | |
3399 | #ifdef OBJ_AOUT | |
3400 | ||
3401 | if (reloc->howto->pc_relative == 0 | |
3402 | || code == BFD_RELOC_SPARC_PC10 | |
3403 | || code == BFD_RELOC_SPARC_PC22) | |
3404 | reloc->addend = fixp->fx_addnumber; | |
3405 | else if (sparc_pic_code | |
3406 | && fixp->fx_r_type == BFD_RELOC_32_PCREL_S2 | |
3407 | && fixp->fx_addsy != NULL | |
3408 | && (S_IS_EXTERNAL (fixp->fx_addsy) | |
3409 | || S_IS_WEAK (fixp->fx_addsy)) | |
3410 | && S_IS_DEFINED (fixp->fx_addsy) | |
3411 | && ! S_IS_COMMON (fixp->fx_addsy)) | |
3412 | reloc->addend = fixp->fx_addnumber; | |
3413 | else | |
3414 | reloc->addend = fixp->fx_offset - reloc->address; | |
3415 | ||
e0c6ed95 | 3416 | #else /* elf or coff */ |
252b5132 | 3417 | |
bd5e6e7e JJ |
3418 | if (code != BFD_RELOC_32_PCREL_S2 |
3419 | && code != BFD_RELOC_SPARC_WDISP22 | |
3420 | && code != BFD_RELOC_SPARC_WDISP16 | |
3421 | && code != BFD_RELOC_SPARC_WDISP19 | |
3422 | && code != BFD_RELOC_SPARC_WPLT30) | |
252b5132 | 3423 | reloc->addend = fixp->fx_addnumber; |
49309057 | 3424 | else if (symbol_section_p (fixp->fx_addsy)) |
252b5132 RH |
3425 | reloc->addend = (section->vma |
3426 | + fixp->fx_addnumber | |
3427 | + md_pcrel_from (fixp)); | |
3428 | else | |
3429 | reloc->addend = fixp->fx_offset; | |
3430 | #endif | |
3431 | ||
dabe3bbc RH |
3432 | /* We expand R_SPARC_OLO10 to R_SPARC_LO10 and R_SPARC_13 |
3433 | on the same location. */ | |
3434 | if (code == BFD_RELOC_SPARC_OLO10) | |
3435 | { | |
3436 | relocs[1] = reloc = (arelent *) xmalloc (sizeof (arelent)); | |
3437 | relocs[2] = NULL; | |
3438 | ||
3439 | reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *)); | |
ab3e48dc KH |
3440 | *reloc->sym_ptr_ptr |
3441 | = symbol_get_bfdsym (section_symbol (absolute_section)); | |
dabe3bbc RH |
3442 | reloc->address = fixp->fx_frag->fr_address + fixp->fx_where; |
3443 | reloc->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_SPARC13); | |
3444 | reloc->addend = fixp->tc_fix_data; | |
3445 | } | |
3446 | ||
3447 | return relocs; | |
252b5132 RH |
3448 | } |
3449 | \f | |
e0c6ed95 | 3450 | /* We have no need to default values of symbols. */ |
252b5132 | 3451 | |
252b5132 RH |
3452 | symbolS * |
3453 | md_undefined_symbol (name) | |
c2158c24 | 3454 | char *name ATTRIBUTE_UNUSED; |
252b5132 RH |
3455 | { |
3456 | return 0; | |
e0c6ed95 AM |
3457 | } |
3458 | ||
3459 | /* Round up a section size to the appropriate boundary. */ | |
252b5132 | 3460 | |
252b5132 RH |
3461 | valueT |
3462 | md_section_align (segment, size) | |
c2158c24 | 3463 | segT segment ATTRIBUTE_UNUSED; |
252b5132 RH |
3464 | valueT size; |
3465 | { | |
3466 | #ifndef OBJ_ELF | |
3467 | /* This is not right for ELF; a.out wants it, and COFF will force | |
3468 | the alignment anyways. */ | |
3469 | valueT align = ((valueT) 1 | |
3470 | << (valueT) bfd_get_section_alignment (stdoutput, segment)); | |
3471 | valueT newsize; | |
e0c6ed95 AM |
3472 | |
3473 | /* Turn alignment value into a mask. */ | |
252b5132 RH |
3474 | align--; |
3475 | newsize = (size + align) & ~align; | |
3476 | return newsize; | |
3477 | #else | |
3478 | return size; | |
3479 | #endif | |
3480 | } | |
3481 | ||
3482 | /* Exactly what point is a PC-relative offset relative TO? | |
3483 | On the sparc, they're relative to the address of the offset, plus | |
3484 | its size. This gets us to the following instruction. | |
e0c6ed95 AM |
3485 | (??? Is this right? FIXME-SOON) */ |
3486 | long | |
252b5132 RH |
3487 | md_pcrel_from (fixP) |
3488 | fixS *fixP; | |
3489 | { | |
3490 | long ret; | |
3491 | ||
3492 | ret = fixP->fx_where + fixP->fx_frag->fr_address; | |
3493 | if (! sparc_pic_code | |
3494 | || fixP->fx_addsy == NULL | |
49309057 | 3495 | || symbol_section_p (fixP->fx_addsy)) |
252b5132 RH |
3496 | ret += fixP->fx_size; |
3497 | return ret; | |
3498 | } | |
3499 | \f | |
3500 | /* Return log2 (VALUE), or -1 if VALUE is not an exact positive power | |
3501 | of two. */ | |
3502 | ||
3503 | static int | |
3504 | log2 (value) | |
3505 | int value; | |
3506 | { | |
3507 | int shift; | |
3508 | ||
3509 | if (value <= 0) | |
3510 | return -1; | |
3511 | ||
3512 | for (shift = 0; (value & 1) == 0; value >>= 1) | |
3513 | ++shift; | |
3514 | ||
3515 | return (value == 1) ? shift : -1; | |
3516 | } | |
3517 | ||
e0c6ed95 | 3518 | /* Sort of like s_lcomm. */ |
252b5132 RH |
3519 | |
3520 | #ifndef OBJ_ELF | |
3521 | static int max_alignment = 15; | |
3522 | #endif | |
3523 | ||
3524 | static void | |
3525 | s_reserve (ignore) | |
c2158c24 | 3526 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
3527 | { |
3528 | char *name; | |
3529 | char *p; | |
3530 | char c; | |
3531 | int align; | |
3532 | int size; | |
3533 | int temp; | |
3534 | symbolS *symbolP; | |
3535 | ||
3536 | name = input_line_pointer; | |
3537 | c = get_symbol_end (); | |
3538 | p = input_line_pointer; | |
3539 | *p = c; | |
3540 | SKIP_WHITESPACE (); | |
3541 | ||
3542 | if (*input_line_pointer != ',') | |
3543 | { | |
3544 | as_bad (_("Expected comma after name")); | |
3545 | ignore_rest_of_line (); | |
3546 | return; | |
3547 | } | |
3548 | ||
3549 | ++input_line_pointer; | |
3550 | ||
3551 | if ((size = get_absolute_expression ()) < 0) | |
3552 | { | |
3553 | as_bad (_("BSS length (%d.) <0! Ignored."), size); | |
3554 | ignore_rest_of_line (); | |
3555 | return; | |
e0c6ed95 | 3556 | } /* Bad length. */ |
252b5132 RH |
3557 | |
3558 | *p = 0; | |
3559 | symbolP = symbol_find_or_make (name); | |
3560 | *p = c; | |
3561 | ||
3562 | if (strncmp (input_line_pointer, ",\"bss\"", 6) != 0 | |
3563 | && strncmp (input_line_pointer, ",\".bss\"", 7) != 0) | |
3564 | { | |
3565 | as_bad (_("bad .reserve segment -- expected BSS segment")); | |
3566 | return; | |
3567 | } | |
3568 | ||
3569 | if (input_line_pointer[2] == '.') | |
3570 | input_line_pointer += 7; | |
3571 | else | |
3572 | input_line_pointer += 6; | |
3573 | SKIP_WHITESPACE (); | |
3574 | ||
3575 | if (*input_line_pointer == ',') | |
3576 | { | |
3577 | ++input_line_pointer; | |
3578 | ||
3579 | SKIP_WHITESPACE (); | |
3580 | if (*input_line_pointer == '\n') | |
3581 | { | |
3582 | as_bad (_("missing alignment")); | |
3583 | ignore_rest_of_line (); | |
3584 | return; | |
3585 | } | |
3586 | ||
3587 | align = (int) get_absolute_expression (); | |
3588 | ||
3589 | #ifndef OBJ_ELF | |
3590 | if (align > max_alignment) | |
3591 | { | |
3592 | align = max_alignment; | |
3593 | as_warn (_("alignment too large; assuming %d"), align); | |
3594 | } | |
3595 | #endif | |
3596 | ||
3597 | if (align < 0) | |
3598 | { | |
3599 | as_bad (_("negative alignment")); | |
3600 | ignore_rest_of_line (); | |
3601 | return; | |
3602 | } | |
3603 | ||
3604 | if (align != 0) | |
3605 | { | |
3606 | temp = log2 (align); | |
3607 | if (temp < 0) | |
3608 | { | |
3609 | as_bad (_("alignment not a power of 2")); | |
3610 | ignore_rest_of_line (); | |
3611 | return; | |
3612 | } | |
3613 | ||
3614 | align = temp; | |
3615 | } | |
3616 | ||
3617 | record_alignment (bss_section, align); | |
3618 | } | |
3619 | else | |
3620 | align = 0; | |
3621 | ||
3622 | if (!S_IS_DEFINED (symbolP) | |
3623 | #ifdef OBJ_AOUT | |
3624 | && S_GET_OTHER (symbolP) == 0 | |
3625 | && S_GET_DESC (symbolP) == 0 | |
3626 | #endif | |
3627 | ) | |
3628 | { | |
3629 | if (! need_pass_2) | |
3630 | { | |
3631 | char *pfrag; | |
3632 | segT current_seg = now_seg; | |
3633 | subsegT current_subseg = now_subseg; | |
3634 | ||
e0c6ed95 AM |
3635 | /* Switch to bss. */ |
3636 | subseg_set (bss_section, 1); | |
252b5132 RH |
3637 | |
3638 | if (align) | |
e0c6ed95 AM |
3639 | /* Do alignment. */ |
3640 | frag_align (align, 0, 0); | |
252b5132 | 3641 | |
e0c6ed95 | 3642 | /* Detach from old frag. */ |
ab3e48dc | 3643 | if (S_GET_SEGMENT (symbolP) == bss_section) |
49309057 | 3644 | symbol_get_frag (symbolP)->fr_symbol = NULL; |
252b5132 | 3645 | |
49309057 | 3646 | symbol_set_frag (symbolP, frag_now); |
e0c6ed95 AM |
3647 | pfrag = frag_var (rs_org, 1, 1, (relax_substateT) 0, symbolP, |
3648 | (offsetT) size, (char *) 0); | |
252b5132 RH |
3649 | *pfrag = 0; |
3650 | ||
3651 | S_SET_SEGMENT (symbolP, bss_section); | |
3652 | ||
3653 | subseg_set (current_seg, current_subseg); | |
3654 | ||
3655 | #ifdef OBJ_ELF | |
3656 | S_SET_SIZE (symbolP, size); | |
3657 | #endif | |
3658 | } | |
3659 | } | |
3660 | else | |
3661 | { | |
ab3e48dc KH |
3662 | as_warn ("Ignoring attempt to re-define symbol %s", |
3663 | S_GET_NAME (symbolP)); | |
e0c6ed95 | 3664 | } /* if not redefining. */ |
252b5132 RH |
3665 | |
3666 | demand_empty_rest_of_line (); | |
3667 | } | |
3668 | ||
3669 | static void | |
3670 | s_common (ignore) | |
c2158c24 | 3671 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
3672 | { |
3673 | char *name; | |
3674 | char c; | |
3675 | char *p; | |
3676 | int temp, size; | |
3677 | symbolS *symbolP; | |
3678 | ||
3679 | name = input_line_pointer; | |
3680 | c = get_symbol_end (); | |
e0c6ed95 | 3681 | /* Just after name is now '\0'. */ |
252b5132 RH |
3682 | p = input_line_pointer; |
3683 | *p = c; | |
3684 | SKIP_WHITESPACE (); | |
3685 | if (*input_line_pointer != ',') | |
3686 | { | |
3687 | as_bad (_("Expected comma after symbol-name")); | |
3688 | ignore_rest_of_line (); | |
3689 | return; | |
3690 | } | |
e0c6ed95 AM |
3691 | |
3692 | /* Skip ','. */ | |
3693 | input_line_pointer++; | |
3694 | ||
252b5132 RH |
3695 | if ((temp = get_absolute_expression ()) < 0) |
3696 | { | |
3697 | as_bad (_(".COMMon length (%d.) <0! Ignored."), temp); | |
3698 | ignore_rest_of_line (); | |
3699 | return; | |
3700 | } | |
3701 | size = temp; | |
3702 | *p = 0; | |
3703 | symbolP = symbol_find_or_make (name); | |
3704 | *p = c; | |
3705 | if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP)) | |
3706 | { | |
3707 | as_bad (_("Ignoring attempt to re-define symbol")); | |
3708 | ignore_rest_of_line (); | |
3709 | return; | |
3710 | } | |
3711 | if (S_GET_VALUE (symbolP) != 0) | |
3712 | { | |
3713 | if (S_GET_VALUE (symbolP) != (valueT) size) | |
3714 | { | |
3715 | as_warn (_("Length of .comm \"%s\" is already %ld. Not changed to %d."), | |
3716 | S_GET_NAME (symbolP), (long) S_GET_VALUE (symbolP), size); | |
3717 | } | |
3718 | } | |
3719 | else | |
3720 | { | |
3721 | #ifndef OBJ_ELF | |
3722 | S_SET_VALUE (symbolP, (valueT) size); | |
3723 | S_SET_EXTERNAL (symbolP); | |
3724 | #endif | |
3725 | } | |
7dcc9865 | 3726 | know (symbol_get_frag (symbolP) == &zero_address_frag); |
252b5132 RH |
3727 | if (*input_line_pointer != ',') |
3728 | { | |
3729 | as_bad (_("Expected comma after common length")); | |
3730 | ignore_rest_of_line (); | |
3731 | return; | |
3732 | } | |
3733 | input_line_pointer++; | |
3734 | SKIP_WHITESPACE (); | |
3735 | if (*input_line_pointer != '"') | |
3736 | { | |
3737 | temp = get_absolute_expression (); | |
3738 | ||
3739 | #ifndef OBJ_ELF | |
3740 | if (temp > max_alignment) | |
3741 | { | |
3742 | temp = max_alignment; | |
3743 | as_warn (_("alignment too large; assuming %d"), temp); | |
3744 | } | |
3745 | #endif | |
3746 | ||
3747 | if (temp < 0) | |
3748 | { | |
3749 | as_bad (_("negative alignment")); | |
3750 | ignore_rest_of_line (); | |
3751 | return; | |
3752 | } | |
3753 | ||
3754 | #ifdef OBJ_ELF | |
49309057 | 3755 | if (symbol_get_obj (symbolP)->local) |
252b5132 RH |
3756 | { |
3757 | segT old_sec; | |
3758 | int old_subsec; | |
3759 | char *p; | |
3760 | int align; | |
3761 | ||
3762 | old_sec = now_seg; | |
3763 | old_subsec = now_subseg; | |
3764 | ||
3765 | if (temp == 0) | |
3766 | align = 0; | |
3767 | else | |
3768 | align = log2 (temp); | |
3769 | ||
3770 | if (align < 0) | |
3771 | { | |
3772 | as_bad (_("alignment not a power of 2")); | |
3773 | ignore_rest_of_line (); | |
3774 | return; | |
3775 | } | |
3776 | ||
3777 | record_alignment (bss_section, align); | |
3778 | subseg_set (bss_section, 0); | |
3779 | if (align) | |
3780 | frag_align (align, 0, 0); | |
3781 | if (S_GET_SEGMENT (symbolP) == bss_section) | |
49309057 ILT |
3782 | symbol_get_frag (symbolP)->fr_symbol = 0; |
3783 | symbol_set_frag (symbolP, frag_now); | |
252b5132 RH |
3784 | p = frag_var (rs_org, 1, 1, (relax_substateT) 0, symbolP, |
3785 | (offsetT) size, (char *) 0); | |
3786 | *p = 0; | |
3787 | S_SET_SEGMENT (symbolP, bss_section); | |
3788 | S_CLEAR_EXTERNAL (symbolP); | |
3789 | S_SET_SIZE (symbolP, size); | |
3790 | subseg_set (old_sec, old_subsec); | |
3791 | } | |
3792 | else | |
e0c6ed95 | 3793 | #endif /* OBJ_ELF */ |
252b5132 RH |
3794 | { |
3795 | allocate_common: | |
3796 | S_SET_VALUE (symbolP, (valueT) size); | |
3797 | #ifdef OBJ_ELF | |
3798 | S_SET_ALIGN (symbolP, temp); | |
3799 | S_SET_SIZE (symbolP, size); | |
3800 | #endif | |
3801 | S_SET_EXTERNAL (symbolP); | |
3802 | S_SET_SEGMENT (symbolP, bfd_com_section_ptr); | |
3803 | } | |
3804 | } | |
3805 | else | |
3806 | { | |
3807 | input_line_pointer++; | |
3808 | /* @@ Some use the dot, some don't. Can we get some consistency?? */ | |
3809 | if (*input_line_pointer == '.') | |
3810 | input_line_pointer++; | |
3811 | /* @@ Some say data, some say bss. */ | |
3812 | if (strncmp (input_line_pointer, "bss\"", 4) | |
3813 | && strncmp (input_line_pointer, "data\"", 5)) | |
3814 | { | |
3815 | while (*--input_line_pointer != '"') | |
3816 | ; | |
3817 | input_line_pointer--; | |
3818 | goto bad_common_segment; | |
3819 | } | |
3820 | while (*input_line_pointer++ != '"') | |
3821 | ; | |
3822 | goto allocate_common; | |
3823 | } | |
3824 | ||
3825 | #ifdef BFD_ASSEMBLER | |
49309057 | 3826 | symbol_get_bfdsym (symbolP)->flags |= BSF_OBJECT; |
252b5132 RH |
3827 | #endif |
3828 | ||
3829 | demand_empty_rest_of_line (); | |
3830 | return; | |
3831 | ||
3832 | { | |
3833 | bad_common_segment: | |
3834 | p = input_line_pointer; | |
3835 | while (*p && *p != '\n') | |
3836 | p++; | |
3837 | c = *p; | |
3838 | *p = '\0'; | |
3839 | as_bad (_("bad .common segment %s"), input_line_pointer + 1); | |
3840 | *p = c; | |
3841 | input_line_pointer = p; | |
3842 | ignore_rest_of_line (); | |
3843 | return; | |
3844 | } | |
3845 | } | |
3846 | ||
3847 | /* Handle the .empty pseudo-op. This supresses the warnings about | |
3848 | invalid delay slot usage. */ | |
3849 | ||
3850 | static void | |
3851 | s_empty (ignore) | |
c2158c24 | 3852 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
3853 | { |
3854 | /* The easy way to implement is to just forget about the last | |
3855 | instruction. */ | |
3856 | last_insn = NULL; | |
3857 | } | |
3858 | ||
3859 | static void | |
3860 | s_seg (ignore) | |
c2158c24 | 3861 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
3862 | { |
3863 | ||
3864 | if (strncmp (input_line_pointer, "\"text\"", 6) == 0) | |
3865 | { | |
3866 | input_line_pointer += 6; | |
3867 | s_text (0); | |
3868 | return; | |
3869 | } | |
3870 | if (strncmp (input_line_pointer, "\"data\"", 6) == 0) | |
3871 | { | |
3872 | input_line_pointer += 6; | |
3873 | s_data (0); | |
3874 | return; | |
3875 | } | |
3876 | if (strncmp (input_line_pointer, "\"data1\"", 7) == 0) | |
3877 | { | |
3878 | input_line_pointer += 7; | |
3879 | s_data1 (); | |
3880 | return; | |
3881 | } | |
3882 | if (strncmp (input_line_pointer, "\"bss\"", 5) == 0) | |
3883 | { | |
3884 | input_line_pointer += 5; | |
3885 | /* We only support 2 segments -- text and data -- for now, so | |
3886 | things in the "bss segment" will have to go into data for now. | |
e0c6ed95 AM |
3887 | You can still allocate SEG_BSS stuff with .lcomm or .reserve. */ |
3888 | subseg_set (data_section, 255); /* FIXME-SOMEDAY. */ | |
252b5132 RH |
3889 | return; |
3890 | } | |
3891 | as_bad (_("Unknown segment type")); | |
3892 | demand_empty_rest_of_line (); | |
3893 | } | |
3894 | ||
3895 | static void | |
3896 | s_data1 () | |
3897 | { | |
3898 | subseg_set (data_section, 1); | |
3899 | demand_empty_rest_of_line (); | |
3900 | } | |
3901 | ||
3902 | static void | |
3903 | s_proc (ignore) | |
c2158c24 | 3904 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
3905 | { |
3906 | while (!is_end_of_line[(unsigned char) *input_line_pointer]) | |
3907 | { | |
3908 | ++input_line_pointer; | |
3909 | } | |
3910 | ++input_line_pointer; | |
3911 | } | |
3912 | ||
3913 | /* This static variable is set by s_uacons to tell sparc_cons_align | |
3914 | that the expession does not need to be aligned. */ | |
3915 | ||
3916 | static int sparc_no_align_cons = 0; | |
3917 | ||
bd5e6e7e JJ |
3918 | /* This static variable is set by sparc_cons to emit requested types |
3919 | of relocations in cons_fix_new_sparc. */ | |
3920 | ||
3921 | static const char *sparc_cons_special_reloc; | |
3922 | ||
252b5132 RH |
3923 | /* This handles the unaligned space allocation pseudo-ops, such as |
3924 | .uaword. .uaword is just like .word, but the value does not need | |
3925 | to be aligned. */ | |
3926 | ||
3927 | static void | |
3928 | s_uacons (bytes) | |
3929 | int bytes; | |
3930 | { | |
3931 | /* Tell sparc_cons_align not to align this value. */ | |
3932 | sparc_no_align_cons = 1; | |
3933 | cons (bytes); | |
4ffadb11 | 3934 | sparc_no_align_cons = 0; |
252b5132 RH |
3935 | } |
3936 | ||
cf9a1301 RH |
3937 | /* This handles the native word allocation pseudo-op .nword. |
3938 | For sparc_arch_size 32 it is equivalent to .word, for | |
3939 | sparc_arch_size 64 it is equivalent to .xword. */ | |
3940 | ||
3941 | static void | |
3942 | s_ncons (bytes) | |
c2158c24 | 3943 | int bytes ATTRIBUTE_UNUSED; |
cf9a1301 RH |
3944 | { |
3945 | cons (sparc_arch_size == 32 ? 4 : 8); | |
3946 | } | |
3947 | ||
6d8809aa RH |
3948 | #ifdef OBJ_ELF |
3949 | /* Handle the SPARC ELF .register pseudo-op. This sets the binding of a | |
3950 | global register. | |
3951 | The syntax is: | |
e0c6ed95 | 3952 | |
6d8809aa | 3953 | .register %g[2367],{#scratch|symbolname|#ignore} |
e0c6ed95 | 3954 | */ |
6d8809aa RH |
3955 | |
3956 | static void | |
3957 | s_register (ignore) | |
c2158c24 | 3958 | int ignore ATTRIBUTE_UNUSED; |
6d8809aa RH |
3959 | { |
3960 | char c; | |
3961 | int reg; | |
3962 | int flags; | |
3963 | const char *regname; | |
3964 | ||
3965 | if (input_line_pointer[0] != '%' | |
3966 | || input_line_pointer[1] != 'g' | |
3967 | || ((input_line_pointer[2] & ~1) != '2' | |
3968 | && (input_line_pointer[2] & ~1) != '6') | |
3969 | || input_line_pointer[3] != ',') | |
3970 | as_bad (_("register syntax is .register %%g[2367],{#scratch|symbolname|#ignore}")); | |
3971 | reg = input_line_pointer[2] - '0'; | |
3972 | input_line_pointer += 4; | |
3973 | ||
3974 | if (*input_line_pointer == '#') | |
3975 | { | |
3976 | ++input_line_pointer; | |
3977 | regname = input_line_pointer; | |
3978 | c = get_symbol_end (); | |
3979 | if (strcmp (regname, "scratch") && strcmp (regname, "ignore")) | |
3980 | as_bad (_("register syntax is .register %%g[2367],{#scratch|symbolname|#ignore}")); | |
ab3e48dc | 3981 | if (regname[0] == 'i') |
6d8809aa RH |
3982 | regname = NULL; |
3983 | else | |
3984 | regname = ""; | |
3985 | } | |
3986 | else | |
3987 | { | |
3988 | regname = input_line_pointer; | |
3989 | c = get_symbol_end (); | |
3990 | } | |
3991 | if (sparc_arch_size == 64) | |
3992 | { | |
e0c6ed95 | 3993 | if (globals[reg]) |
6d8809aa | 3994 | { |
e0c6ed95 AM |
3995 | if ((regname && globals[reg] != (symbolS *) 1 |
3996 | && strcmp (S_GET_NAME (globals[reg]), regname)) | |
3997 | || ((regname != NULL) ^ (globals[reg] != (symbolS *) 1))) | |
6d8809aa RH |
3998 | as_bad (_("redefinition of global register")); |
3999 | } | |
4000 | else | |
4001 | { | |
4002 | if (regname == NULL) | |
e0c6ed95 | 4003 | globals[reg] = (symbolS *) 1; |
6d8809aa RH |
4004 | else |
4005 | { | |
4006 | if (*regname) | |
4007 | { | |
4008 | if (symbol_find (regname)) | |
4009 | as_bad (_("Register symbol %s already defined."), | |
4010 | regname); | |
4011 | } | |
e0c6ed95 AM |
4012 | globals[reg] = symbol_make (regname); |
4013 | flags = symbol_get_bfdsym (globals[reg])->flags; | |
6d8809aa RH |
4014 | if (! *regname) |
4015 | flags = flags & ~(BSF_GLOBAL|BSF_LOCAL|BSF_WEAK); | |
4016 | if (! (flags & (BSF_GLOBAL|BSF_LOCAL|BSF_WEAK))) | |
4017 | flags |= BSF_GLOBAL; | |
e0c6ed95 AM |
4018 | symbol_get_bfdsym (globals[reg])->flags = flags; |
4019 | S_SET_VALUE (globals[reg], (valueT) reg); | |
4020 | S_SET_ALIGN (globals[reg], reg); | |
4021 | S_SET_SIZE (globals[reg], 0); | |
6d8809aa RH |
4022 | /* Although we actually want undefined_section here, |
4023 | we have to use absolute_section, because otherwise | |
4024 | generic as code will make it a COM section. | |
4025 | We fix this up in sparc_adjust_symtab. */ | |
e0c6ed95 AM |
4026 | S_SET_SEGMENT (globals[reg], absolute_section); |
4027 | S_SET_OTHER (globals[reg], 0); | |
4028 | elf_symbol (symbol_get_bfdsym (globals[reg])) | |
6d8809aa RH |
4029 | ->internal_elf_sym.st_info = |
4030 | ELF_ST_INFO(STB_GLOBAL, STT_REGISTER); | |
e0c6ed95 | 4031 | elf_symbol (symbol_get_bfdsym (globals[reg])) |
6d8809aa RH |
4032 | ->internal_elf_sym.st_shndx = SHN_UNDEF; |
4033 | } | |
4034 | } | |
4035 | } | |
4036 | ||
4037 | *input_line_pointer = c; | |
4038 | ||
4039 | demand_empty_rest_of_line (); | |
4040 | } | |
4041 | ||
4042 | /* Adjust the symbol table. We set undefined sections for STT_REGISTER | |
4043 | symbols which need it. */ | |
e0c6ed95 | 4044 | |
6d8809aa RH |
4045 | void |
4046 | sparc_adjust_symtab () | |
4047 | { | |
4048 | symbolS *sym; | |
e0c6ed95 | 4049 | |
6d8809aa RH |
4050 | for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym)) |
4051 | { | |
4052 | if (ELF_ST_TYPE (elf_symbol (symbol_get_bfdsym (sym)) | |
4053 | ->internal_elf_sym.st_info) != STT_REGISTER) | |
4054 | continue; | |
4055 | ||
4056 | if (ELF_ST_TYPE (elf_symbol (symbol_get_bfdsym (sym)) | |
4057 | ->internal_elf_sym.st_shndx != SHN_UNDEF)) | |
4058 | continue; | |
4059 | ||
4060 | S_SET_SEGMENT (sym, undefined_section); | |
4061 | } | |
4062 | } | |
4063 | #endif | |
4064 | ||
252b5132 RH |
4065 | /* If the --enforce-aligned-data option is used, we require .word, |
4066 | et. al., to be aligned correctly. We do it by setting up an | |
4067 | rs_align_code frag, and checking in HANDLE_ALIGN to make sure that | |
4068 | no unexpected alignment was introduced. | |
4069 | ||
4070 | The SunOS and Solaris native assemblers enforce aligned data by | |
4071 | default. We don't want to do that, because gcc can deliberately | |
4072 | generate misaligned data if the packed attribute is used. Instead, | |
4073 | we permit misaligned data by default, and permit the user to set an | |
4074 | option to check for it. */ | |
4075 | ||
4076 | void | |
4077 | sparc_cons_align (nbytes) | |
4078 | int nbytes; | |
4079 | { | |
4080 | int nalign; | |
4081 | char *p; | |
4082 | ||
4083 | /* Only do this if we are enforcing aligned data. */ | |
4084 | if (! enforce_aligned_data) | |
4085 | return; | |
4086 | ||
0f2712ed | 4087 | /* Don't align if this is an unaligned pseudo-op. */ |
252b5132 | 4088 | if (sparc_no_align_cons) |
0f2712ed | 4089 | return; |
252b5132 RH |
4090 | |
4091 | nalign = log2 (nbytes); | |
4092 | if (nalign == 0) | |
4093 | return; | |
4094 | ||
4095 | assert (nalign > 0); | |
4096 | ||
4097 | if (now_seg == absolute_section) | |
4098 | { | |
4099 | if ((abs_section_offset & ((1 << nalign) - 1)) != 0) | |
4100 | as_bad (_("misaligned data")); | |
4101 | return; | |
4102 | } | |
4103 | ||
0a9ef439 | 4104 | p = frag_var (rs_align_test, 1, 1, (relax_substateT) 0, |
252b5132 RH |
4105 | (symbolS *) NULL, (offsetT) nalign, (char *) NULL); |
4106 | ||
4107 | record_alignment (now_seg, nalign); | |
4108 | } | |
4109 | ||
0a9ef439 | 4110 | /* This is called from HANDLE_ALIGN in tc-sparc.h. */ |
252b5132 RH |
4111 | |
4112 | void | |
4113 | sparc_handle_align (fragp) | |
4114 | fragS *fragp; | |
4115 | { | |
0a9ef439 RH |
4116 | int count, fix; |
4117 | char *p; | |
4118 | ||
4119 | count = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix; | |
bfb32b52 | 4120 | |
0a9ef439 | 4121 | switch (fragp->fr_type) |
252b5132 | 4122 | { |
0a9ef439 RH |
4123 | case rs_align_test: |
4124 | if (count != 0) | |
4125 | as_bad_where (fragp->fr_file, fragp->fr_line, _("misaligned data")); | |
4126 | break; | |
e0c6ed95 | 4127 | |
0a9ef439 RH |
4128 | case rs_align_code: |
4129 | p = fragp->fr_literal + fragp->fr_fix; | |
4130 | fix = 0; | |
e0c6ed95 | 4131 | |
0a9ef439 RH |
4132 | if (count & 3) |
4133 | { | |
4134 | fix = count & 3; | |
4135 | memset (p, 0, fix); | |
4136 | p += fix; | |
4137 | count -= fix; | |
4138 | } | |
e0c6ed95 | 4139 | |
0a9ef439 RH |
4140 | if (SPARC_OPCODE_ARCH_V9_P (max_architecture) && count > 8) |
4141 | { | |
4142 | unsigned wval = (0x30680000 | count >> 2); /* ba,a,pt %xcc, 1f */ | |
4143 | if (INSN_BIG_ENDIAN) | |
4144 | number_to_chars_bigendian (p, wval, 4); | |
4145 | else | |
4146 | number_to_chars_littleendian (p, wval, 4); | |
4147 | p += 4; | |
4148 | count -= 4; | |
4149 | fix += 4; | |
e0c6ed95 | 4150 | } |
0a9ef439 RH |
4151 | |
4152 | if (INSN_BIG_ENDIAN) | |
4153 | number_to_chars_bigendian (p, 0x01000000, 4); | |
4154 | else | |
4155 | number_to_chars_littleendian (p, 0x01000000, 4); | |
4156 | ||
4157 | fragp->fr_fix += fix; | |
4158 | fragp->fr_var = 4; | |
4159 | break; | |
4160 | ||
4161 | default: | |
4162 | break; | |
252b5132 RH |
4163 | } |
4164 | } | |
4165 | ||
4166 | #ifdef OBJ_ELF | |
4167 | /* Some special processing for a Sparc ELF file. */ | |
4168 | ||
4169 | void | |
4170 | sparc_elf_final_processing () | |
4171 | { | |
4172 | /* Set the Sparc ELF flag bits. FIXME: There should probably be some | |
4173 | sort of BFD interface for this. */ | |
4174 | if (sparc_arch_size == 64) | |
4175 | { | |
4176 | switch (sparc_memory_model) | |
4177 | { | |
4178 | case MM_RMO: | |
4179 | elf_elfheader (stdoutput)->e_flags |= EF_SPARCV9_RMO; | |
4180 | break; | |
4181 | case MM_PSO: | |
4182 | elf_elfheader (stdoutput)->e_flags |= EF_SPARCV9_PSO; | |
4183 | break; | |
4184 | default: | |
4185 | break; | |
4186 | } | |
4187 | } | |
4188 | else if (current_architecture >= SPARC_OPCODE_ARCH_V9) | |
4189 | elf_elfheader (stdoutput)->e_flags |= EF_SPARC_32PLUS; | |
4190 | if (current_architecture == SPARC_OPCODE_ARCH_V9A) | |
4191 | elf_elfheader (stdoutput)->e_flags |= EF_SPARC_SUN_US1; | |
19f7b010 JJ |
4192 | else if (current_architecture == SPARC_OPCODE_ARCH_V9B) |
4193 | elf_elfheader (stdoutput)->e_flags |= EF_SPARC_SUN_US1|EF_SPARC_SUN_US3; | |
252b5132 | 4194 | } |
bd5e6e7e JJ |
4195 | |
4196 | void | |
4197 | sparc_cons (exp, size) | |
4198 | expressionS *exp; | |
4199 | int size; | |
4200 | { | |
4201 | char *save; | |
4202 | ||
4203 | SKIP_WHITESPACE (); | |
4204 | sparc_cons_special_reloc = NULL; | |
4205 | save = input_line_pointer; | |
4206 | if (input_line_pointer[0] == '%' | |
4207 | && input_line_pointer[1] == 'r' | |
4208 | && input_line_pointer[2] == '_') | |
4209 | { | |
4210 | if (strncmp (input_line_pointer + 3, "disp", 4) == 0) | |
4211 | { | |
4212 | input_line_pointer += 7; | |
4213 | sparc_cons_special_reloc = "disp"; | |
4214 | } | |
4215 | else if (strncmp (input_line_pointer + 3, "plt", 3) == 0) | |
4216 | { | |
4217 | if (size != 4 && size != 8) | |
4218 | as_bad (_("Illegal operands: %%r_plt in %d-byte data field"), size); | |
4219 | else | |
4220 | { | |
4221 | input_line_pointer += 6; | |
4222 | sparc_cons_special_reloc = "plt"; | |
4223 | } | |
4224 | } | |
4225 | if (sparc_cons_special_reloc) | |
4226 | { | |
4227 | int bad = 0; | |
4228 | ||
4229 | switch (size) | |
4230 | { | |
4231 | case 1: | |
4232 | if (*input_line_pointer != '8') | |
4233 | bad = 1; | |
4234 | input_line_pointer--; | |
4235 | break; | |
4236 | case 2: | |
4237 | if (input_line_pointer[0] != '1' || input_line_pointer[1] != '6') | |
4238 | bad = 1; | |
4239 | break; | |
4240 | case 4: | |
4241 | if (input_line_pointer[0] != '3' || input_line_pointer[1] != '2') | |
4242 | bad = 1; | |
4243 | break; | |
4244 | case 8: | |
4245 | if (input_line_pointer[0] != '6' || input_line_pointer[1] != '4') | |
4246 | bad = 1; | |
4247 | break; | |
4248 | default: | |
4249 | bad = 1; | |
4250 | break; | |
4251 | } | |
4252 | ||
4253 | if (bad) | |
4254 | { | |
4255 | as_bad (_("Illegal operands: Only %%r_%s%d allowed in %d-byte data fields"), | |
4256 | sparc_cons_special_reloc, size * 8, size); | |
4257 | } | |
4258 | else | |
4259 | { | |
4260 | input_line_pointer += 2; | |
4261 | if (*input_line_pointer != '(') | |
4262 | { | |
4263 | as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"), | |
4264 | sparc_cons_special_reloc, size * 8); | |
4265 | bad = 1; | |
4266 | } | |
4267 | } | |
4268 | ||
4269 | if (bad) | |
4270 | { | |
4271 | input_line_pointer = save; | |
4272 | sparc_cons_special_reloc = NULL; | |
4273 | } | |
4274 | else | |
4275 | { | |
4276 | int c; | |
4277 | char *end = ++input_line_pointer; | |
4278 | int npar = 0; | |
4279 | ||
4280 | while (! is_end_of_line[(c = *end)]) | |
4281 | { | |
4282 | if (c == '(') | |
4283 | npar++; | |
4284 | else if (c == ')') | |
4285 | { | |
4286 | if (!npar) | |
4287 | break; | |
4288 | npar--; | |
4289 | } | |
4290 | end++; | |
4291 | } | |
4292 | ||
4293 | if (c != ')') | |
4294 | as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"), | |
4295 | sparc_cons_special_reloc, size * 8); | |
4296 | else | |
4297 | { | |
4298 | *end = '\0'; | |
4299 | expression (exp); | |
4300 | *end = c; | |
4301 | if (input_line_pointer != end) | |
4302 | { | |
4303 | as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"), | |
4304 | sparc_cons_special_reloc, size * 8); | |
4305 | } | |
4306 | else | |
4307 | { | |
4308 | input_line_pointer++; | |
4309 | SKIP_WHITESPACE (); | |
4310 | c = *input_line_pointer; | |
4311 | if (! is_end_of_line[c] && c != ',') | |
4312 | as_bad (_("Illegal operands: garbage after %%r_%s%d()"), | |
4313 | sparc_cons_special_reloc, size * 8); | |
4314 | } | |
4315 | } | |
4316 | } | |
4317 | } | |
4318 | } | |
4319 | if (sparc_cons_special_reloc == NULL) | |
4320 | expression (exp); | |
4321 | } | |
4322 | ||
252b5132 RH |
4323 | #endif |
4324 | ||
4325 | /* This is called by emit_expr via TC_CONS_FIX_NEW when creating a | |
4326 | reloc for a cons. We could use the definition there, except that | |
4327 | we want to handle little endian relocs specially. */ | |
4328 | ||
4329 | void | |
4330 | cons_fix_new_sparc (frag, where, nbytes, exp) | |
4331 | fragS *frag; | |
4332 | int where; | |
4333 | unsigned int nbytes; | |
4334 | expressionS *exp; | |
4335 | { | |
4336 | bfd_reloc_code_real_type r; | |
4337 | ||
4338 | r = (nbytes == 1 ? BFD_RELOC_8 : | |
4339 | (nbytes == 2 ? BFD_RELOC_16 : | |
4340 | (nbytes == 4 ? BFD_RELOC_32 : BFD_RELOC_64))); | |
4341 | ||
0f2712ed NC |
4342 | if (target_little_endian_data |
4343 | && nbytes == 4 | |
e0c6ed95 | 4344 | && now_seg->flags & SEC_ALLOC) |
252b5132 | 4345 | r = BFD_RELOC_SPARC_REV32; |
0f2712ed | 4346 | |
bd5e6e7e JJ |
4347 | if (sparc_cons_special_reloc) |
4348 | { | |
4349 | if (*sparc_cons_special_reloc == 'd') | |
4350 | switch (nbytes) | |
4351 | { | |
4352 | case 1: r = BFD_RELOC_8_PCREL; break; | |
4353 | case 2: r = BFD_RELOC_16_PCREL; break; | |
4354 | case 4: r = BFD_RELOC_32_PCREL; break; | |
4355 | case 8: r = BFD_RELOC_64_PCREL; break; | |
4356 | default: abort (); | |
4357 | } | |
4358 | else | |
4359 | switch (nbytes) | |
4360 | { | |
4361 | case 4: r = BFD_RELOC_SPARC_PLT32; break; | |
4362 | case 8: r = BFD_RELOC_SPARC_PLT64; break; | |
4363 | } | |
4364 | } | |
4365 | else if (sparc_no_align_cons) | |
0f2712ed NC |
4366 | { |
4367 | switch (nbytes) | |
4368 | { | |
4369 | case 2: r = BFD_RELOC_SPARC_UA16; break; | |
4370 | case 4: r = BFD_RELOC_SPARC_UA32; break; | |
4371 | case 8: r = BFD_RELOC_SPARC_UA64; break; | |
4372 | default: abort (); | |
4373 | } | |
4ffadb11 | 4374 | } |
0f2712ed | 4375 | |
252b5132 RH |
4376 | fix_new_exp (frag, where, (int) nbytes, exp, 0, r); |
4377 | } | |
4378 | ||
4379 | #ifdef OBJ_ELF | |
4380 | int | |
4381 | elf32_sparc_force_relocation (fixp) | |
e0c6ed95 | 4382 | struct fix *fixp; |
252b5132 RH |
4383 | { |
4384 | if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT | |
4385 | || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY) | |
4386 | return 1; | |
e0c6ed95 | 4387 | |
252b5132 RH |
4388 | return 0; |
4389 | } | |
4390 | #endif |