]>
Commit | Line | Data |
---|---|---|
35ce4f08 GN |
1 | /* Definitions for the Macraigor Systems BDM Wiggler |
2 | Copyright 1996, 1997 Free Software Foundation, Inc. | |
3 | ||
4 | This file is part of GDB. | |
5 | ||
6 | This program is free software; you can redistribute it and/or modify | |
7 | it under the terms of the GNU General Public License as published by | |
8 | the Free Software Foundation; either version 2 of the License, or | |
9 | (at your option) any later version. | |
10 | ||
11 | This program is distributed in the hope that it will be useful, | |
12 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | GNU General Public License for more details. | |
15 | ||
16 | You should have received a copy of the GNU General Public License | |
17 | along with this program; if not, write to the Free Software | |
18 | Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */ | |
19 | ||
706eff3f GN |
20 | #ifndef OCD_H |
21 | #define OCD_H | |
35ce4f08 GN |
22 | |
23 | /* Wiggler serial protocol definitions */ | |
24 | ||
25 | #define DLE 020 /* Quote char */ | |
26 | #define SYN 026 /* Start of packet */ | |
27 | #define RAW_SYN ((026 << 8) | 026) /* get_quoted_char found a naked SYN */ | |
28 | ||
29 | /* Status flags */ | |
30 | ||
706eff3f GN |
31 | #define OCD_FLAG_RESET 0x01 /* Target is being reset */ |
32 | #define OCD_FLAG_STOPPED 0x02 /* Target is halted */ | |
33 | #define OCD_FLAG_BDM 0x04 /* Target is in BDM */ | |
34 | #define OCD_FLAG_PWF 0x08 /* Power failed */ | |
35 | #define OCD_FLAG_CABLE_DISC 0x10 /* BDM cable disconnected */ | |
35ce4f08 GN |
36 | |
37 | /* Commands */ | |
38 | ||
706eff3f GN |
39 | #define OCD_AYT 0x0 /* Are you there? */ |
40 | #define OCD_GET_VERSION 0x1 /* Get Version */ | |
41 | #define OCD_SET_BAUD_RATE 0x2 /* Set Baud Rate */ | |
42 | #define OCD_INIT 0x10 /* Initialize Wiggler */ | |
43 | #define OCD_SET_SPEED 0x11 /* Set Speed */ | |
44 | #define OCD_GET_STATUS_MASK 0x12 /* Get Status Mask */ | |
45 | #define OCD_GET_CTRS 0x13 /* Get Error Counters */ | |
46 | #define OCD_SET_FUNC_CODE 0x14 /* Set Function Code */ | |
47 | #define OCD_SET_CTL_FLAGS 0x15 /* Set Control Flags */ | |
48 | #define OCD_SET_BUF_ADDR 0x16 /* Set Register Buffer Address */ | |
49 | #define OCD_RUN 0x20 /* Run Target from PC */ | |
50 | #define OCD_RUN_ADDR 0x21 /* Run Target from Specified Address */ | |
51 | #define OCD_STOP 0x22 /* Stop Target */ | |
52 | #define OCD_RESET_RUN 0x23 /* Reset Target and Run */ | |
53 | #define OCD_RESET 0x24 /* Reset Target and Halt */ | |
54 | #define OCD_STEP 0x25 /* Single step */ | |
55 | #define OCD_READ_REGS 0x30 /* Read Registers */ | |
56 | #define OCD_WRITE_REGS 0x31 /* Write Registers */ | |
57 | #define OCD_READ_MEM 0x32 /* Read Memory */ | |
58 | #define OCD_WRITE_MEM 0x33 /* Write Memory */ | |
59 | #define OCD_FILL_MEM 0x34 /* Fill Memory */ | |
60 | #define OCD_MOVE_MEM 0x35 /* Move Memory */ | |
61 | ||
62 | #define OCD_READ_INT_MEM 0x80 /* Read Internal Memory */ | |
63 | #define OCD_WRITE_INT_MEM 0x81 /* Write Internal Memory */ | |
64 | #define OCD_JUMP 0x82 /* Jump to Subroutine */ | |
65 | ||
66 | #define OCD_ERASE_FLASH 0x90 /* Erase flash memory */ | |
67 | #define OCD_PROGRAM_FLASH 0x91 /* Write flash memory */ | |
68 | #define OCD_EXIT_MON 0x93 /* Exit the flash programming monitor */ | |
69 | #define OCD_ENTER_MON 0x94 /* Enter the flash programming monitor */ | |
70 | ||
71 | #define OCD_SET_STATUS 0x0a /* Set status */ | |
b622687f | 72 | #define OCD_SET_CONNECTION 0xf0 /* Set connection (init Wigglers.dll) */ |
9cf7f520 | 73 | #define OCD_LOG_FILE 0xf1 /* Cmd to get Wigglers.dll to log cmds */ |
706eff3f GN |
74 | #define OCD_FLAG_STOP 0x0 /* Stop the target, enter BDM */ |
75 | #define OCD_FLAG_START 0x01 /* Start the target at PC */ | |
76 | #define OCD_FLAG_RETURN_STATUS 0x04 /* Return async status */ | |
77 | ||
78 | /* Target type (for OCD_INIT command) */ | |
79 | ||
80 | enum ocd_target_type { | |
81 | OCD_TARGET_CPU32=0x0, /* Moto cpu32 family */ | |
82 | OCD_TARGET_CPU16=0x1, | |
83 | OCD_TARGET_MOTO_PPC=0x2, /* Motorola PPC 5xx/8xx */ | |
84 | OCD_TARGET_IBM_PPC=0x3}; /* IBM PPC 4xx */ | |
85 | ||
86 | void ocd_open PARAMS ((char *name, int from_tty, enum ocd_target_type, | |
35ce4f08 GN |
87 | struct target_ops *ops)); |
88 | ||
706eff3f | 89 | void ocd_close PARAMS ((int quitting)); |
35ce4f08 | 90 | |
706eff3f | 91 | void ocd_detach PARAMS ((char *args, int from_tty)); |
35ce4f08 | 92 | |
706eff3f | 93 | void ocd_resume PARAMS ((int pid, int step, enum target_signal siggnal)); |
35ce4f08 | 94 | |
706eff3f | 95 | void ocd_prepare_to_store PARAMS ((void)); |
35ce4f08 | 96 | |
706eff3f | 97 | void ocd_stop PARAMS ((void)); |
35ce4f08 | 98 | |
706eff3f | 99 | void ocd_files_info PARAMS ((struct target_ops *ignore)); |
35ce4f08 GN |
100 | |
101 | ||
706eff3f | 102 | int ocd_xfer_memory PARAMS ((CORE_ADDR memaddr, char *myaddr, |
35ce4f08 GN |
103 | int len, int should_write, |
104 | struct target_ops *target)); | |
105 | ||
706eff3f | 106 | void ocd_mourn PARAMS ((void)); |
35ce4f08 | 107 | |
706eff3f | 108 | void ocd_create_inferior PARAMS ((char *exec_file, |
35ce4f08 GN |
109 | char *args, |
110 | char **env)); | |
111 | ||
706eff3f | 112 | int ocd_thread_alive PARAMS ((int th)); |
35ce4f08 | 113 | |
706eff3f | 114 | void ocd_error PARAMS ((char *s, int error_code)); |
35ce4f08 | 115 | |
706eff3f | 116 | void ocd_kill PARAMS ((void)); |
35ce4f08 | 117 | |
706eff3f | 118 | void ocd_load PARAMS((char *args, int from_tty)); |
35ce4f08 | 119 | |
706eff3f | 120 | unsigned char * ocd_read_bdm_registers PARAMS ((int first_bdm_regno, |
35ce4f08 GN |
121 | int last_bdm_regno, |
122 | int *reglen)); | |
123 | ||
706eff3f | 124 | CORE_ADDR ocd_read_bdm_register PARAMS ((int bdm_regno)); |
35ce4f08 | 125 | |
706eff3f | 126 | void ocd_write_bdm_registers PARAMS ((int first_bdm_regno, |
35ce4f08 GN |
127 | unsigned char *regptr, |
128 | int reglen)); | |
129 | ||
706eff3f | 130 | void ocd_write_bdm_register PARAMS ((int bdm_regno, CORE_ADDR reg)); |
35ce4f08 | 131 | |
706eff3f | 132 | int ocd_wait PARAMS ((void)); |
35ce4f08 | 133 | |
160db9b2 GN |
134 | int ocd_insert_breakpoint PARAMS ((CORE_ADDR addr, char *contents_cache)); |
135 | int ocd_remove_breakpoint PARAMS ((CORE_ADDR addr, char *contents_cache)); | |
136 | ||
137 | int ocd_write_bytes PARAMS ((CORE_ADDR memaddr, char *myaddr, int len)); | |
138 | ||
706eff3f | 139 | #endif /* OCD_H */ |