]>
Commit | Line | Data |
---|---|---|
c906108c | 1 | /* run front end support for arm |
32d0add0 | 2 | Copyright (C) 1995-2015 Free Software Foundation, Inc. |
c906108c | 3 | |
86c735a5 | 4 | This file is part of ARM SIM. |
c906108c | 5 | |
4744ac1b JB |
6 | This program is free software; you can redistribute it and/or modify |
7 | it under the terms of the GNU General Public License as published by | |
8 | the Free Software Foundation; either version 3 of the License, or | |
9 | (at your option) any later version. | |
c906108c | 10 | |
4744ac1b JB |
11 | This program is distributed in the hope that it will be useful, |
12 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | GNU General Public License for more details. | |
c906108c | 15 | |
4744ac1b JB |
16 | You should have received a copy of the GNU General Public License |
17 | along with this program. If not, see <http://www.gnu.org/licenses/>. */ | |
c906108c | 18 | |
86c735a5 NC |
19 | /* This file provides the interface between the simulator and |
20 | run.c and gdb (when the simulator is linked with gdb). | |
c906108c SS |
21 | All simulator interaction should go through this file. */ |
22 | ||
a6ff997c | 23 | #include "config.h" |
c906108c SS |
24 | #include <stdio.h> |
25 | #include <stdarg.h> | |
6d358e86 | 26 | #include <string.h> |
c906108c SS |
27 | #include <bfd.h> |
28 | #include <signal.h> | |
3c25f8c7 AC |
29 | #include "gdb/callback.h" |
30 | #include "gdb/remote-sim.h" | |
49d62f89 MF |
31 | #include "sim-main.h" |
32 | #include "sim-options.h" | |
c906108c SS |
33 | #include "armemu.h" |
34 | #include "dbg_rdi.h" | |
6d358e86 | 35 | #include "ansidecl.h" |
26216b98 | 36 | #include "gdb/sim-arm.h" |
aba6488e | 37 | #include "gdb/signals.h" |
9256caa6 | 38 | #include "libiberty.h" |
8d052926 | 39 | #include "iwmmxt.h" |
74ec5579 | 40 | |
49d62f89 | 41 | /* TODO: This should get pulled from the SIM_DESC. */ |
c906108c SS |
42 | host_callback *sim_callback; |
43 | ||
49d62f89 MF |
44 | /* TODO: This should get merged into sim_cpu. */ |
45 | struct ARMul_State *state; | |
c906108c SS |
46 | |
47 | /* Memory size in bytes. */ | |
49d62f89 | 48 | /* TODO: Memory should be converted to the common memory module. */ |
058f270d | 49 | static int mem_size = (1 << 21); |
c906108c | 50 | |
7a292a7a SS |
51 | int stop_simulator; |
52 | ||
8d052926 NC |
53 | #include "dis-asm.h" |
54 | ||
49d62f89 | 55 | /* TODO: Tracing should be converted to common tracing module. */ |
8d052926 NC |
56 | int trace = 0; |
57 | int disas = 0; | |
58 | int trace_funcs = 0; | |
59 | ||
60 | static struct disassemble_info info; | |
61 | static char opbuf[1000]; | |
62 | ||
63 | static int | |
64 | op_printf (char *buf, char *fmt, ...) | |
65 | { | |
66 | int ret; | |
67 | va_list ap; | |
68 | ||
69 | va_start (ap, fmt); | |
70 | ret = vsprintf (opbuf + strlen (opbuf), fmt, ap); | |
71 | va_end (ap); | |
72 | return ret; | |
73 | } | |
74 | ||
75 | static int | |
76 | sim_dis_read (bfd_vma memaddr ATTRIBUTE_UNUSED, | |
77 | bfd_byte * ptr, | |
78 | unsigned int length, | |
79 | struct disassemble_info * info) | |
80 | { | |
81 | ARMword val = (ARMword) *((ARMword *) info->application_data); | |
82 | ||
83 | while (length--) | |
84 | { | |
85 | * ptr ++ = val & 0xFF; | |
86 | val >>= 8; | |
87 | } | |
88 | return 0; | |
89 | } | |
90 | ||
91 | void | |
92 | print_insn (ARMword instr) | |
93 | { | |
94 | int size; | |
95 | ||
96 | opbuf[0] = 0; | |
97 | info.application_data = & instr; | |
98 | size = print_insn_little_arm (0, & info); | |
99 | fprintf (stderr, " %*s\n", size, opbuf); | |
100 | } | |
101 | ||
f603c8fe NC |
102 | /* Cirrus DSP registers. |
103 | ||
104 | We need to define these registers outside of maverick.c because | |
105 | maverick.c might not be linked in unless --target=arm9e-* in which | |
106 | case wrapper.c will not compile because it tries to access Cirrus | |
107 | registers. This should all go away once we get the Cirrus and ARM | |
108 | Coprocessor to coexist in armcopro.c-- aldyh. */ | |
109 | ||
110 | struct maverick_regs | |
111 | { | |
112 | union | |
113 | { | |
114 | int i; | |
115 | float f; | |
116 | } upper; | |
117 | ||
118 | union | |
119 | { | |
120 | int i; | |
121 | float f; | |
122 | } lower; | |
123 | }; | |
124 | ||
125 | union maverick_acc_regs | |
126 | { | |
127 | long double ld; /* Acc registers are 72-bits. */ | |
128 | }; | |
129 | ||
130 | struct maverick_regs DSPregs[16]; | |
131 | union maverick_acc_regs DSPacc[4]; | |
132 | ARMword DSPsc; | |
133 | ||
dfcd3bfb | 134 | static void |
d68d7e6b | 135 | init (void) |
c906108c SS |
136 | { |
137 | static int done; | |
138 | ||
139 | if (!done) | |
140 | { | |
dfcd3bfb | 141 | ARMul_EmulateInit (); |
c906108c | 142 | state = ARMul_NewState (); |
49d62f89 | 143 | state->bigendSig = (CURRENT_TARGET_BYTE_ORDER == BIG_ENDIAN ? HIGH : LOW); |
dfcd3bfb JM |
144 | ARMul_MemoryInit (state, mem_size); |
145 | ARMul_OSInit (state); | |
58b991b1 | 146 | state->verbose = 0; |
c906108c SS |
147 | done = 1; |
148 | } | |
149 | } | |
150 | ||
dfcd3bfb | 151 | void |
bdca5ee4 TT |
152 | ARMul_ConsolePrint (ARMul_State * state, |
153 | const char * format, | |
154 | ...) | |
c906108c SS |
155 | { |
156 | va_list ap; | |
157 | ||
158 | if (state->verbose) | |
159 | { | |
160 | va_start (ap, format); | |
161 | vprintf (format, ap); | |
162 | va_end (ap); | |
163 | } | |
164 | } | |
165 | ||
6d358e86 | 166 | ARMword |
d68d7e6b NC |
167 | ARMul_Debug (ARMul_State * state ATTRIBUTE_UNUSED, |
168 | ARMword pc ATTRIBUTE_UNUSED, | |
169 | ARMword instr ATTRIBUTE_UNUSED) | |
c906108c | 170 | { |
6d358e86 | 171 | return 0; |
c906108c SS |
172 | } |
173 | ||
174 | int | |
d68d7e6b NC |
175 | sim_write (SIM_DESC sd ATTRIBUTE_UNUSED, |
176 | SIM_ADDR addr, | |
177 | const unsigned char * buffer, | |
178 | int size) | |
c906108c SS |
179 | { |
180 | int i; | |
3943c96b | 181 | |
c906108c | 182 | init (); |
3943c96b | 183 | |
c906108c | 184 | for (i = 0; i < size; i++) |
917bca4f | 185 | ARMul_SafeWriteByte (state, addr + i, buffer[i]); |
3943c96b | 186 | |
c906108c SS |
187 | return size; |
188 | } | |
189 | ||
190 | int | |
d68d7e6b NC |
191 | sim_read (SIM_DESC sd ATTRIBUTE_UNUSED, |
192 | SIM_ADDR addr, | |
193 | unsigned char * buffer, | |
194 | int size) | |
c906108c SS |
195 | { |
196 | int i; | |
917bca4f | 197 | |
c906108c | 198 | init (); |
86c735a5 | 199 | |
c906108c | 200 | for (i = 0; i < size; i++) |
917bca4f NC |
201 | buffer[i] = ARMul_SafeReadByte (state, addr + i); |
202 | ||
c906108c SS |
203 | return size; |
204 | } | |
205 | ||
c906108c | 206 | int |
d68d7e6b | 207 | sim_stop (SIM_DESC sd ATTRIBUTE_UNUSED) |
c906108c | 208 | { |
7a292a7a SS |
209 | state->Emulate = STOP; |
210 | stop_simulator = 1; | |
211 | return 1; | |
c906108c SS |
212 | } |
213 | ||
214 | void | |
d68d7e6b NC |
215 | sim_resume (SIM_DESC sd ATTRIBUTE_UNUSED, |
216 | int step, | |
217 | int siggnal ATTRIBUTE_UNUSED) | |
c906108c SS |
218 | { |
219 | state->EndCondition = 0; | |
7a292a7a | 220 | stop_simulator = 0; |
c906108c SS |
221 | |
222 | if (step) | |
223 | { | |
224 | state->Reg[15] = ARMul_DoInstr (state); | |
225 | if (state->EndCondition == 0) | |
226 | state->EndCondition = RDIError_BreakpointReached; | |
227 | } | |
228 | else | |
229 | { | |
dfcd3bfb | 230 | state->NextInstr = RESUME; /* treat as PC change */ |
c906108c SS |
231 | state->Reg[15] = ARMul_DoProg (state); |
232 | } | |
233 | ||
234 | FLUSHPIPE; | |
235 | } | |
236 | ||
237 | SIM_RC | |
d68d7e6b NC |
238 | sim_create_inferior (SIM_DESC sd ATTRIBUTE_UNUSED, |
239 | struct bfd * abfd, | |
240 | char ** argv, | |
241 | char ** env) | |
c906108c | 242 | { |
dfcd3bfb | 243 | int argvlen = 0; |
1e6b544a | 244 | int mach; |
c906108c SS |
245 | char **arg; |
246 | ||
1ed6c797 WN |
247 | init (); |
248 | ||
c906108c | 249 | if (abfd != NULL) |
8782aa32 WN |
250 | { |
251 | ARMul_SetPC (state, bfd_get_start_address (abfd)); | |
252 | mach = bfd_get_mach (abfd); | |
253 | } | |
c906108c | 254 | else |
8782aa32 WN |
255 | { |
256 | ARMul_SetPC (state, 0); /* ??? */ | |
257 | mach = 0; | |
258 | } | |
1e6b544a | 259 | |
3943c96b NC |
260 | switch (mach) |
261 | { | |
262 | default: | |
86c735a5 NC |
263 | (*sim_callback->printf_filtered) |
264 | (sim_callback, | |
10b57fcb NC |
265 | "Unknown machine type '%d'; please update sim_create_inferior.\n", |
266 | mach); | |
3943c96b NC |
267 | /* fall through */ |
268 | ||
f1129fb8 | 269 | case 0: |
3943c96b | 270 | /* We wouldn't set the machine type with earlier toolchains, so we |
f1129fb8 NC |
271 | explicitly select a processor capable of supporting all ARMs in |
272 | 32bit mode. */ | |
8d052926 NC |
273 | ARMul_SelectProcessor (state, ARM_v5_Prop | ARM_v5e_Prop | ARM_v6_Prop); |
274 | break; | |
275 | ||
272fcdcd | 276 | case bfd_mach_arm_XScale: |
8207e0f2 | 277 | ARMul_SelectProcessor (state, ARM_v5_Prop | ARM_v5e_Prop | ARM_XScale_Prop | ARM_v6_Prop); |
272fcdcd NC |
278 | break; |
279 | ||
b0f05691 | 280 | case bfd_mach_arm_iWMMXt2: |
0f026fd0 NC |
281 | case bfd_mach_arm_iWMMXt: |
282 | { | |
283 | extern int SWI_vector_installed; | |
284 | ARMword i; | |
285 | ||
286 | if (! SWI_vector_installed) | |
287 | { | |
288 | /* Intialise the hardware vectors to zero. */ | |
289 | if (! SWI_vector_installed) | |
290 | for (i = ARMul_ResetV; i <= ARMFIQV; i += 4) | |
291 | ARMul_WriteWord (state, i, 0); | |
292 | ||
293 | /* ARM_WriteWord will have detected the write to the SWI vector, | |
294 | but we want SWI_vector_installed to remain at 0 so that thumb | |
295 | mode breakpoints will work. */ | |
296 | SWI_vector_installed = 0; | |
297 | } | |
298 | } | |
299 | ARMul_SelectProcessor (state, ARM_v5_Prop | ARM_v5e_Prop | ARM_XScale_Prop | ARM_iWMMXt_Prop); | |
300 | break; | |
301 | ||
f603c8fe NC |
302 | case bfd_mach_arm_ep9312: |
303 | ARMul_SelectProcessor (state, ARM_v4_Prop | ARM_ep9312_Prop); | |
304 | break; | |
305 | ||
f1129fb8 | 306 | case bfd_mach_arm_5: |
c17aa318 NC |
307 | if (bfd_family_coff (abfd)) |
308 | { | |
309 | /* This is a special case in order to support COFF based ARM toolchains. | |
310 | The COFF header does not have enough room to store all the different | |
311 | kinds of ARM cpu, so the XScale, v5T and v5TE architectures all default | |
312 | to v5. (See coff_set_flags() in bdf/coffcode.h). So if we see a v5 | |
313 | machine type here, we assume it could be any of the above architectures | |
314 | and so select the most feature-full. */ | |
315 | ARMul_SelectProcessor (state, ARM_v5_Prop | ARM_v5e_Prop | ARM_XScale_Prop); | |
316 | break; | |
317 | } | |
318 | /* Otherwise drop through. */ | |
25180f8a | 319 | |
f1129fb8 NC |
320 | case bfd_mach_arm_5T: |
321 | ARMul_SelectProcessor (state, ARM_v5_Prop); | |
322 | break; | |
3943c96b | 323 | |
f1129fb8 NC |
324 | case bfd_mach_arm_5TE: |
325 | ARMul_SelectProcessor (state, ARM_v5_Prop | ARM_v5e_Prop); | |
326 | break; | |
327 | ||
f1129fb8 NC |
328 | case bfd_mach_arm_4: |
329 | case bfd_mach_arm_4T: | |
330 | ARMul_SelectProcessor (state, ARM_v4_Prop); | |
331 | break; | |
332 | ||
333 | case bfd_mach_arm_3: | |
334 | case bfd_mach_arm_3M: | |
3943c96b NC |
335 | ARMul_SelectProcessor (state, ARM_Lock_Prop); |
336 | break; | |
337 | ||
f1129fb8 NC |
338 | case bfd_mach_arm_2: |
339 | case bfd_mach_arm_2a: | |
3943c96b NC |
340 | ARMul_SelectProcessor (state, ARM_Fix26_Prop); |
341 | break; | |
342 | } | |
343 | ||
5f7d0a33 NC |
344 | if ( mach != bfd_mach_arm_3 |
345 | && mach != bfd_mach_arm_3M | |
346 | && mach != bfd_mach_arm_2 | |
347 | && mach != bfd_mach_arm_2a) | |
f1129fb8 NC |
348 | { |
349 | /* Reset mode to ARM. A gdb user may rerun a program that had entered | |
350 | THUMB mode from the start and cause the ARM-mode startup code to be | |
5f7d0a33 NC |
351 | executed in THUMB mode. */ |
352 | ARMul_SetCPSR (state, SVC32MODE); | |
f1129fb8 NC |
353 | } |
354 | ||
8d052926 NC |
355 | memset (& info, 0, sizeof (info)); |
356 | INIT_DISASSEMBLE_INFO (info, stdout, op_printf); | |
357 | info.read_memory_func = sim_dis_read; | |
358 | info.arch = bfd_get_arch (abfd); | |
359 | info.mach = bfd_get_mach (abfd); | |
360 | info.endian_code = BFD_ENDIAN_LITTLE; | |
361 | if (info.mach == 0) | |
362 | info.arch = bfd_arch_arm; | |
363 | disassemble_init_for_target (& info); | |
364 | ||
c906108c SS |
365 | if (argv != NULL) |
366 | { | |
5f7d0a33 NC |
367 | /* Set up the command line by laboriously stringing together |
368 | the environment carefully picked apart by our caller. */ | |
369 | ||
370 | /* Free any old stuff. */ | |
c906108c SS |
371 | if (state->CommandLine != NULL) |
372 | { | |
dfcd3bfb | 373 | free (state->CommandLine); |
c906108c SS |
374 | state->CommandLine = NULL; |
375 | } | |
dfcd3bfb | 376 | |
5f7d0a33 | 377 | /* See how much we need. */ |
c906108c | 378 | for (arg = argv; *arg != NULL; arg++) |
dfcd3bfb JM |
379 | argvlen += strlen (*arg) + 1; |
380 | ||
5f7d0a33 | 381 | /* Allocate it. */ |
dfcd3bfb | 382 | state->CommandLine = malloc (argvlen + 1); |
c906108c SS |
383 | if (state->CommandLine != NULL) |
384 | { | |
385 | arg = argv; | |
dfcd3bfb | 386 | state->CommandLine[0] = '\0'; |
5f7d0a33 | 387 | |
c906108c SS |
388 | for (arg = argv; *arg != NULL; arg++) |
389 | { | |
dfcd3bfb JM |
390 | strcat (state->CommandLine, *arg); |
391 | strcat (state->CommandLine, " "); | |
c906108c SS |
392 | } |
393 | } | |
394 | } | |
395 | ||
396 | if (env != NULL) | |
397 | { | |
5f7d0a33 | 398 | /* Now see if there's a MEMSIZE spec in the environment. */ |
c906108c SS |
399 | while (*env) |
400 | { | |
dfcd3bfb | 401 | if (strncmp (*env, "MEMSIZE=", sizeof ("MEMSIZE=") - 1) == 0) |
c906108c | 402 | { |
c906108c | 403 | char *end_of_num; |
dfcd3bfb | 404 | |
5f7d0a33 | 405 | /* Set up memory limit. */ |
dfcd3bfb JM |
406 | state->MemSize = |
407 | strtoul (*env + sizeof ("MEMSIZE=") - 1, &end_of_num, 0); | |
c906108c SS |
408 | } |
409 | env++; | |
410 | } | |
411 | } | |
412 | ||
413 | return SIM_RC_OK; | |
414 | } | |
415 | ||
dfcd3bfb | 416 | static int |
d68d7e6b | 417 | frommem (struct ARMul_State *state, unsigned char *memory) |
c906108c SS |
418 | { |
419 | if (state->bigendSig == HIGH) | |
86c735a5 NC |
420 | return (memory[0] << 24) | (memory[1] << 16) |
421 | | (memory[2] << 8) | (memory[3] << 0); | |
c906108c | 422 | else |
86c735a5 NC |
423 | return (memory[3] << 24) | (memory[2] << 16) |
424 | | (memory[1] << 8) | (memory[0] << 0); | |
c906108c SS |
425 | } |
426 | ||
c906108c | 427 | static void |
d68d7e6b NC |
428 | tomem (struct ARMul_State *state, |
429 | unsigned char *memory, | |
430 | int val) | |
c906108c SS |
431 | { |
432 | if (state->bigendSig == HIGH) | |
433 | { | |
434 | memory[0] = val >> 24; | |
435 | memory[1] = val >> 16; | |
436 | memory[2] = val >> 8; | |
437 | memory[3] = val >> 0; | |
438 | } | |
439 | else | |
440 | { | |
441 | memory[3] = val >> 24; | |
442 | memory[2] = val >> 16; | |
443 | memory[1] = val >> 8; | |
444 | memory[0] = val >> 0; | |
445 | } | |
446 | } | |
447 | ||
448 | int | |
d68d7e6b NC |
449 | sim_store_register (SIM_DESC sd ATTRIBUTE_UNUSED, |
450 | int rn, | |
451 | unsigned char *memory, | |
452 | int length) | |
c906108c SS |
453 | { |
454 | init (); | |
f1129fb8 | 455 | |
26216b98 | 456 | switch ((enum sim_arm_regs) rn) |
3463c3fb | 457 | { |
26216b98 AC |
458 | case SIM_ARM_R0_REGNUM: |
459 | case SIM_ARM_R1_REGNUM: | |
460 | case SIM_ARM_R2_REGNUM: | |
461 | case SIM_ARM_R3_REGNUM: | |
462 | case SIM_ARM_R4_REGNUM: | |
463 | case SIM_ARM_R5_REGNUM: | |
464 | case SIM_ARM_R6_REGNUM: | |
465 | case SIM_ARM_R7_REGNUM: | |
466 | case SIM_ARM_R8_REGNUM: | |
467 | case SIM_ARM_R9_REGNUM: | |
468 | case SIM_ARM_R10_REGNUM: | |
469 | case SIM_ARM_R11_REGNUM: | |
470 | case SIM_ARM_R12_REGNUM: | |
471 | case SIM_ARM_R13_REGNUM: | |
472 | case SIM_ARM_R14_REGNUM: | |
473 | case SIM_ARM_R15_REGNUM: /* PC */ | |
474 | case SIM_ARM_FP0_REGNUM: | |
475 | case SIM_ARM_FP1_REGNUM: | |
476 | case SIM_ARM_FP2_REGNUM: | |
477 | case SIM_ARM_FP3_REGNUM: | |
478 | case SIM_ARM_FP4_REGNUM: | |
479 | case SIM_ARM_FP5_REGNUM: | |
480 | case SIM_ARM_FP6_REGNUM: | |
481 | case SIM_ARM_FP7_REGNUM: | |
482 | case SIM_ARM_FPS_REGNUM: | |
483 | ARMul_SetReg (state, state->Mode, rn, frommem (state, memory)); | |
484 | break; | |
485 | ||
486 | case SIM_ARM_PS_REGNUM: | |
3463c3fb | 487 | state->Cpsr = frommem (state, memory); |
10b57fcb | 488 | ARMul_CPSRAltered (state); |
26216b98 AC |
489 | break; |
490 | ||
f603c8fe NC |
491 | case SIM_ARM_MAVERIC_COP0R0_REGNUM: |
492 | case SIM_ARM_MAVERIC_COP0R1_REGNUM: | |
493 | case SIM_ARM_MAVERIC_COP0R2_REGNUM: | |
494 | case SIM_ARM_MAVERIC_COP0R3_REGNUM: | |
495 | case SIM_ARM_MAVERIC_COP0R4_REGNUM: | |
496 | case SIM_ARM_MAVERIC_COP0R5_REGNUM: | |
497 | case SIM_ARM_MAVERIC_COP0R6_REGNUM: | |
498 | case SIM_ARM_MAVERIC_COP0R7_REGNUM: | |
499 | case SIM_ARM_MAVERIC_COP0R8_REGNUM: | |
500 | case SIM_ARM_MAVERIC_COP0R9_REGNUM: | |
501 | case SIM_ARM_MAVERIC_COP0R10_REGNUM: | |
502 | case SIM_ARM_MAVERIC_COP0R11_REGNUM: | |
503 | case SIM_ARM_MAVERIC_COP0R12_REGNUM: | |
504 | case SIM_ARM_MAVERIC_COP0R13_REGNUM: | |
505 | case SIM_ARM_MAVERIC_COP0R14_REGNUM: | |
506 | case SIM_ARM_MAVERIC_COP0R15_REGNUM: | |
507 | memcpy (& DSPregs [rn - SIM_ARM_MAVERIC_COP0R0_REGNUM], | |
508 | memory, sizeof (struct maverick_regs)); | |
509 | return sizeof (struct maverick_regs); | |
510 | ||
511 | case SIM_ARM_MAVERIC_DSPSC_REGNUM: | |
512 | memcpy (&DSPsc, memory, sizeof DSPsc); | |
513 | return sizeof DSPsc; | |
514 | ||
0f026fd0 NC |
515 | case SIM_ARM_IWMMXT_COP0R0_REGNUM: |
516 | case SIM_ARM_IWMMXT_COP0R1_REGNUM: | |
517 | case SIM_ARM_IWMMXT_COP0R2_REGNUM: | |
518 | case SIM_ARM_IWMMXT_COP0R3_REGNUM: | |
519 | case SIM_ARM_IWMMXT_COP0R4_REGNUM: | |
520 | case SIM_ARM_IWMMXT_COP0R5_REGNUM: | |
521 | case SIM_ARM_IWMMXT_COP0R6_REGNUM: | |
522 | case SIM_ARM_IWMMXT_COP0R7_REGNUM: | |
523 | case SIM_ARM_IWMMXT_COP0R8_REGNUM: | |
524 | case SIM_ARM_IWMMXT_COP0R9_REGNUM: | |
525 | case SIM_ARM_IWMMXT_COP0R10_REGNUM: | |
526 | case SIM_ARM_IWMMXT_COP0R11_REGNUM: | |
527 | case SIM_ARM_IWMMXT_COP0R12_REGNUM: | |
528 | case SIM_ARM_IWMMXT_COP0R13_REGNUM: | |
529 | case SIM_ARM_IWMMXT_COP0R14_REGNUM: | |
530 | case SIM_ARM_IWMMXT_COP0R15_REGNUM: | |
531 | case SIM_ARM_IWMMXT_COP1R0_REGNUM: | |
532 | case SIM_ARM_IWMMXT_COP1R1_REGNUM: | |
533 | case SIM_ARM_IWMMXT_COP1R2_REGNUM: | |
534 | case SIM_ARM_IWMMXT_COP1R3_REGNUM: | |
535 | case SIM_ARM_IWMMXT_COP1R4_REGNUM: | |
536 | case SIM_ARM_IWMMXT_COP1R5_REGNUM: | |
537 | case SIM_ARM_IWMMXT_COP1R6_REGNUM: | |
538 | case SIM_ARM_IWMMXT_COP1R7_REGNUM: | |
539 | case SIM_ARM_IWMMXT_COP1R8_REGNUM: | |
540 | case SIM_ARM_IWMMXT_COP1R9_REGNUM: | |
541 | case SIM_ARM_IWMMXT_COP1R10_REGNUM: | |
542 | case SIM_ARM_IWMMXT_COP1R11_REGNUM: | |
543 | case SIM_ARM_IWMMXT_COP1R12_REGNUM: | |
544 | case SIM_ARM_IWMMXT_COP1R13_REGNUM: | |
545 | case SIM_ARM_IWMMXT_COP1R14_REGNUM: | |
546 | case SIM_ARM_IWMMXT_COP1R15_REGNUM: | |
547 | return Store_Iwmmxt_Register (rn - SIM_ARM_IWMMXT_COP0R0_REGNUM, memory); | |
3a3d6f65 | 548 | |
26216b98 AC |
549 | default: |
550 | return 0; | |
3463c3fb | 551 | } |
26216b98 | 552 | |
9256caa6 | 553 | return length; |
c906108c SS |
554 | } |
555 | ||
556 | int | |
d68d7e6b NC |
557 | sim_fetch_register (SIM_DESC sd ATTRIBUTE_UNUSED, |
558 | int rn, | |
559 | unsigned char *memory, | |
560 | int length) | |
c906108c SS |
561 | { |
562 | ARMword regval; | |
9256caa6 | 563 | int len = length; |
c906108c SS |
564 | |
565 | init (); | |
f1129fb8 | 566 | |
26216b98 AC |
567 | switch ((enum sim_arm_regs) rn) |
568 | { | |
569 | case SIM_ARM_R0_REGNUM: | |
570 | case SIM_ARM_R1_REGNUM: | |
571 | case SIM_ARM_R2_REGNUM: | |
572 | case SIM_ARM_R3_REGNUM: | |
573 | case SIM_ARM_R4_REGNUM: | |
574 | case SIM_ARM_R5_REGNUM: | |
575 | case SIM_ARM_R6_REGNUM: | |
576 | case SIM_ARM_R7_REGNUM: | |
577 | case SIM_ARM_R8_REGNUM: | |
578 | case SIM_ARM_R9_REGNUM: | |
579 | case SIM_ARM_R10_REGNUM: | |
580 | case SIM_ARM_R11_REGNUM: | |
581 | case SIM_ARM_R12_REGNUM: | |
582 | case SIM_ARM_R13_REGNUM: | |
583 | case SIM_ARM_R14_REGNUM: | |
584 | case SIM_ARM_R15_REGNUM: /* PC */ | |
585 | regval = ARMul_GetReg (state, state->Mode, rn); | |
586 | break; | |
587 | ||
588 | case SIM_ARM_FP0_REGNUM: | |
589 | case SIM_ARM_FP1_REGNUM: | |
590 | case SIM_ARM_FP2_REGNUM: | |
591 | case SIM_ARM_FP3_REGNUM: | |
592 | case SIM_ARM_FP4_REGNUM: | |
593 | case SIM_ARM_FP5_REGNUM: | |
594 | case SIM_ARM_FP6_REGNUM: | |
595 | case SIM_ARM_FP7_REGNUM: | |
596 | case SIM_ARM_FPS_REGNUM: | |
597 | memset (memory, 0, length); | |
598 | return 0; | |
599 | ||
600 | case SIM_ARM_PS_REGNUM: | |
601 | regval = ARMul_GetCPSR (state); | |
602 | break; | |
603 | ||
f603c8fe NC |
604 | case SIM_ARM_MAVERIC_COP0R0_REGNUM: |
605 | case SIM_ARM_MAVERIC_COP0R1_REGNUM: | |
606 | case SIM_ARM_MAVERIC_COP0R2_REGNUM: | |
607 | case SIM_ARM_MAVERIC_COP0R3_REGNUM: | |
608 | case SIM_ARM_MAVERIC_COP0R4_REGNUM: | |
609 | case SIM_ARM_MAVERIC_COP0R5_REGNUM: | |
610 | case SIM_ARM_MAVERIC_COP0R6_REGNUM: | |
611 | case SIM_ARM_MAVERIC_COP0R7_REGNUM: | |
612 | case SIM_ARM_MAVERIC_COP0R8_REGNUM: | |
613 | case SIM_ARM_MAVERIC_COP0R9_REGNUM: | |
614 | case SIM_ARM_MAVERIC_COP0R10_REGNUM: | |
615 | case SIM_ARM_MAVERIC_COP0R11_REGNUM: | |
616 | case SIM_ARM_MAVERIC_COP0R12_REGNUM: | |
617 | case SIM_ARM_MAVERIC_COP0R13_REGNUM: | |
618 | case SIM_ARM_MAVERIC_COP0R14_REGNUM: | |
619 | case SIM_ARM_MAVERIC_COP0R15_REGNUM: | |
620 | memcpy (memory, & DSPregs [rn - SIM_ARM_MAVERIC_COP0R0_REGNUM], | |
621 | sizeof (struct maverick_regs)); | |
622 | return sizeof (struct maverick_regs); | |
623 | ||
624 | case SIM_ARM_MAVERIC_DSPSC_REGNUM: | |
625 | memcpy (memory, & DSPsc, sizeof DSPsc); | |
626 | return sizeof DSPsc; | |
627 | ||
0f026fd0 NC |
628 | case SIM_ARM_IWMMXT_COP0R0_REGNUM: |
629 | case SIM_ARM_IWMMXT_COP0R1_REGNUM: | |
630 | case SIM_ARM_IWMMXT_COP0R2_REGNUM: | |
631 | case SIM_ARM_IWMMXT_COP0R3_REGNUM: | |
632 | case SIM_ARM_IWMMXT_COP0R4_REGNUM: | |
633 | case SIM_ARM_IWMMXT_COP0R5_REGNUM: | |
634 | case SIM_ARM_IWMMXT_COP0R6_REGNUM: | |
635 | case SIM_ARM_IWMMXT_COP0R7_REGNUM: | |
636 | case SIM_ARM_IWMMXT_COP0R8_REGNUM: | |
637 | case SIM_ARM_IWMMXT_COP0R9_REGNUM: | |
638 | case SIM_ARM_IWMMXT_COP0R10_REGNUM: | |
639 | case SIM_ARM_IWMMXT_COP0R11_REGNUM: | |
640 | case SIM_ARM_IWMMXT_COP0R12_REGNUM: | |
641 | case SIM_ARM_IWMMXT_COP0R13_REGNUM: | |
642 | case SIM_ARM_IWMMXT_COP0R14_REGNUM: | |
643 | case SIM_ARM_IWMMXT_COP0R15_REGNUM: | |
644 | case SIM_ARM_IWMMXT_COP1R0_REGNUM: | |
645 | case SIM_ARM_IWMMXT_COP1R1_REGNUM: | |
646 | case SIM_ARM_IWMMXT_COP1R2_REGNUM: | |
647 | case SIM_ARM_IWMMXT_COP1R3_REGNUM: | |
648 | case SIM_ARM_IWMMXT_COP1R4_REGNUM: | |
649 | case SIM_ARM_IWMMXT_COP1R5_REGNUM: | |
650 | case SIM_ARM_IWMMXT_COP1R6_REGNUM: | |
651 | case SIM_ARM_IWMMXT_COP1R7_REGNUM: | |
652 | case SIM_ARM_IWMMXT_COP1R8_REGNUM: | |
653 | case SIM_ARM_IWMMXT_COP1R9_REGNUM: | |
654 | case SIM_ARM_IWMMXT_COP1R10_REGNUM: | |
655 | case SIM_ARM_IWMMXT_COP1R11_REGNUM: | |
656 | case SIM_ARM_IWMMXT_COP1R12_REGNUM: | |
657 | case SIM_ARM_IWMMXT_COP1R13_REGNUM: | |
658 | case SIM_ARM_IWMMXT_COP1R14_REGNUM: | |
659 | case SIM_ARM_IWMMXT_COP1R15_REGNUM: | |
660 | return Fetch_Iwmmxt_Register (rn - SIM_ARM_IWMMXT_COP0R0_REGNUM, memory); | |
3a3d6f65 | 661 | |
26216b98 AC |
662 | default: |
663 | return 0; | |
664 | } | |
272fcdcd | 665 | |
9256caa6 | 666 | while (len) |
272fcdcd NC |
667 | { |
668 | tomem (state, memory, regval); | |
669 | ||
9256caa6 | 670 | len -= 4; |
272fcdcd NC |
671 | memory += 4; |
672 | regval = 0; | |
673 | } | |
674 | ||
9256caa6 | 675 | return length; |
c906108c SS |
676 | } |
677 | ||
de4112fa NC |
678 | typedef struct |
679 | { | |
680 | char * swi_option; | |
681 | unsigned int swi_mask; | |
682 | } swi_options; | |
683 | ||
684 | #define SWI_SWITCH "--swi-support" | |
685 | ||
686 | static swi_options options[] = | |
687 | { | |
688 | { "none", 0 }, | |
689 | { "demon", SWI_MASK_DEMON }, | |
690 | { "angel", SWI_MASK_ANGEL }, | |
691 | { "redboot", SWI_MASK_REDBOOT }, | |
692 | { "all", -1 }, | |
693 | { "NONE", 0 }, | |
694 | { "DEMON", SWI_MASK_DEMON }, | |
695 | { "ANGEL", SWI_MASK_ANGEL }, | |
696 | { "REDBOOT", SWI_MASK_REDBOOT }, | |
697 | { "ALL", -1 } | |
698 | }; | |
699 | ||
700 | ||
49d62f89 | 701 | static int |
d68d7e6b | 702 | sim_target_parse_command_line (int argc, char ** argv) |
de4112fa NC |
703 | { |
704 | int i; | |
705 | ||
706 | for (i = 1; i < argc; i++) | |
707 | { | |
708 | char * ptr = argv[i]; | |
709 | int arg; | |
710 | ||
711 | if ((ptr == NULL) || (* ptr != '-')) | |
712 | break; | |
713 | ||
8d052926 NC |
714 | if (strcmp (ptr, "-t") == 0) |
715 | { | |
716 | trace = 1; | |
717 | continue; | |
718 | } | |
719 | ||
720 | if (strcmp (ptr, "-z") == 0) | |
721 | { | |
722 | /* Remove this option from the argv array. */ | |
723 | for (arg = i; arg < argc; arg ++) | |
724 | argv[arg] = argv[arg + 1]; | |
725 | argc --; | |
726 | i --; | |
727 | trace_funcs = 1; | |
728 | continue; | |
729 | } | |
730 | ||
731 | if (strcmp (ptr, "-d") == 0) | |
732 | { | |
733 | /* Remove this option from the argv array. */ | |
734 | for (arg = i; arg < argc; arg ++) | |
735 | argv[arg] = argv[arg + 1]; | |
736 | argc --; | |
737 | i --; | |
738 | disas = 1; | |
739 | continue; | |
740 | } | |
741 | ||
de4112fa NC |
742 | if (strncmp (ptr, SWI_SWITCH, sizeof SWI_SWITCH - 1) != 0) |
743 | continue; | |
744 | ||
745 | if (ptr[sizeof SWI_SWITCH - 1] == 0) | |
746 | { | |
747 | /* Remove this option from the argv array. */ | |
748 | for (arg = i; arg < argc; arg ++) | |
749 | argv[arg] = argv[arg + 1]; | |
750 | argc --; | |
751 | ||
752 | ptr = argv[i]; | |
753 | } | |
754 | else | |
755 | ptr += sizeof SWI_SWITCH; | |
756 | ||
757 | swi_mask = 0; | |
758 | ||
759 | while (* ptr) | |
760 | { | |
761 | int i; | |
762 | ||
763 | for (i = sizeof options / sizeof options[0]; i--;) | |
764 | if (strncmp (ptr, options[i].swi_option, | |
765 | strlen (options[i].swi_option)) == 0) | |
766 | { | |
767 | swi_mask |= options[i].swi_mask; | |
768 | ptr += strlen (options[i].swi_option); | |
769 | ||
770 | if (* ptr == ',') | |
771 | ++ ptr; | |
772 | ||
773 | break; | |
774 | } | |
775 | ||
776 | if (i < 0) | |
777 | break; | |
778 | } | |
779 | ||
780 | if (* ptr != 0) | |
781 | fprintf (stderr, "Ignoring swi options: %s\n", ptr); | |
782 | ||
783 | /* Remove this option from the argv array. */ | |
784 | for (arg = i; arg < argc; arg ++) | |
785 | argv[arg] = argv[arg + 1]; | |
786 | argc --; | |
787 | i --; | |
788 | } | |
789 | return argc; | |
790 | } | |
791 | ||
792 | static void | |
d68d7e6b | 793 | sim_target_parse_arg_array (char ** argv) |
de4112fa NC |
794 | { |
795 | int i; | |
796 | ||
797 | for (i = 0; argv[i]; i++) | |
798 | ; | |
799 | ||
8944021f | 800 | sim_target_parse_command_line (i, argv); |
de4112fa NC |
801 | } |
802 | ||
27b97b40 MF |
803 | static sim_cia |
804 | arm_pc_get (sim_cpu *cpu) | |
805 | { | |
806 | return PC; | |
807 | } | |
808 | ||
809 | static void | |
810 | arm_pc_set (sim_cpu *cpu, sim_cia pc) | |
811 | { | |
812 | ARMul_SetPC (state, pc); | |
813 | } | |
814 | ||
49d62f89 MF |
815 | static void |
816 | free_state (SIM_DESC sd) | |
de4112fa | 817 | { |
49d62f89 MF |
818 | if (STATE_MODULES (sd) != NULL) |
819 | sim_module_uninstall (sd); | |
820 | sim_cpu_free_all (sd); | |
821 | sim_state_free (sd); | |
de4112fa | 822 | } |
de4112fa | 823 | |
c906108c | 824 | SIM_DESC |
49d62f89 MF |
825 | sim_open (SIM_OPEN_KIND kind, |
826 | host_callback *cb, | |
827 | struct bfd *abfd, | |
828 | char **argv) | |
c906108c | 829 | { |
27b97b40 | 830 | int i; |
49d62f89 MF |
831 | SIM_DESC sd = sim_state_alloc (kind, cb); |
832 | SIM_ASSERT (STATE_MAGIC (sd) == SIM_MAGIC_NUMBER); | |
d68d7e6b | 833 | |
49d62f89 MF |
834 | /* The cpu data is kept in a separately allocated chunk of memory. */ |
835 | if (sim_cpu_alloc_all (sd, 1, /*cgen_cpu_max_extra_bytes ()*/0) != SIM_RC_OK) | |
836 | { | |
837 | free_state (sd); | |
838 | return 0; | |
839 | } | |
d68d7e6b | 840 | |
49d62f89 MF |
841 | if (sim_pre_argv_init (sd, argv[0]) != SIM_RC_OK) |
842 | { | |
843 | free_state (sd); | |
844 | return 0; | |
845 | } | |
dfcd3bfb | 846 | |
49d62f89 MF |
847 | /* getopt will print the error message so we just have to exit if this fails. |
848 | FIXME: Hmmm... in the case of gdb we need getopt to call | |
849 | print_filtered. */ | |
850 | if (sim_parse_args (sd, argv) != SIM_RC_OK) | |
c906108c | 851 | { |
49d62f89 MF |
852 | free_state (sd); |
853 | return 0; | |
854 | } | |
dfcd3bfb | 855 | |
49d62f89 MF |
856 | /* Check for/establish the a reference program image. */ |
857 | if (sim_analyze_program (sd, | |
858 | (STATE_PROG_ARGV (sd) != NULL | |
859 | ? *STATE_PROG_ARGV (sd) | |
860 | : NULL), abfd) != SIM_RC_OK) | |
861 | { | |
862 | free_state (sd); | |
863 | return 0; | |
864 | } | |
dfcd3bfb | 865 | |
49d62f89 MF |
866 | /* Configure/verify the target byte order and other runtime |
867 | configuration options. */ | |
868 | if (sim_config (sd) != SIM_RC_OK) | |
869 | { | |
870 | sim_module_uninstall (sd); | |
871 | return 0; | |
872 | } | |
dfcd3bfb | 873 | |
49d62f89 MF |
874 | if (sim_post_argv_init (sd) != SIM_RC_OK) |
875 | { | |
876 | /* Uninstall the modules to avoid memory leaks, | |
877 | file descriptor leaks, etc. */ | |
878 | sim_module_uninstall (sd); | |
879 | return 0; | |
880 | } | |
dfcd3bfb | 881 | |
27b97b40 MF |
882 | /* CPU specific initialization. */ |
883 | for (i = 0; i < MAX_NR_PROCESSORS; ++i) | |
884 | { | |
885 | SIM_CPU *cpu = STATE_CPU (sd, i); | |
886 | ||
887 | CPU_PC_FETCH (cpu) = arm_pc_get; | |
888 | CPU_PC_STORE (cpu) = arm_pc_set; | |
889 | } | |
890 | ||
49d62f89 | 891 | sim_callback = cb; |
dfcd3bfb | 892 | |
49d62f89 | 893 | sim_target_parse_arg_array (argv); |
dfcd3bfb | 894 | |
49d62f89 MF |
895 | if (argv[1] != NULL) |
896 | { | |
897 | int i; | |
898 | ||
899 | /* Scan for memory-size switches. */ | |
900 | for (i = 0; (argv[i] != NULL) && (argv[i][0] != 0); i++) | |
901 | if (argv[i][0] == '-' && argv[i][1] == 'm') | |
058f270d AC |
902 | { |
903 | if (argv[i][2] != '\0') | |
49d62f89 | 904 | mem_size = atoi (&argv[i][2]); |
058f270d AC |
905 | else if (argv[i + 1] != NULL) |
906 | { | |
49d62f89 | 907 | mem_size = atoi (argv[i + 1]); |
058f270d AC |
908 | i++; |
909 | } | |
910 | else | |
911 | { | |
912 | sim_callback->printf_filtered (sim_callback, | |
913 | "Missing argument to -m option\n"); | |
914 | return NULL; | |
915 | } | |
916 | ||
917 | } | |
c906108c SS |
918 | } |
919 | ||
49d62f89 | 920 | return sd; |
c906108c SS |
921 | } |
922 | ||
923 | void | |
d68d7e6b NC |
924 | sim_close (SIM_DESC sd ATTRIBUTE_UNUSED, |
925 | int quitting ATTRIBUTE_UNUSED) | |
c906108c | 926 | { |
49d62f89 | 927 | /* Nothing to do. */ |
c906108c SS |
928 | } |
929 | ||
930 | void | |
d68d7e6b NC |
931 | sim_stop_reason (SIM_DESC sd ATTRIBUTE_UNUSED, |
932 | enum sim_stop *reason, | |
933 | int *sigrc) | |
c906108c | 934 | { |
7a292a7a SS |
935 | if (stop_simulator) |
936 | { | |
937 | *reason = sim_stopped; | |
a493e3e2 | 938 | *sigrc = GDB_SIGNAL_INT; |
7a292a7a SS |
939 | } |
940 | else if (state->EndCondition == 0) | |
c906108c SS |
941 | { |
942 | *reason = sim_exited; | |
943 | *sigrc = state->Reg[0] & 255; | |
944 | } | |
945 | else | |
946 | { | |
947 | *reason = sim_stopped; | |
948 | if (state->EndCondition == RDIError_BreakpointReached) | |
a493e3e2 | 949 | *sigrc = GDB_SIGNAL_TRAP; |
0f026fd0 NC |
950 | else if ( state->EndCondition == RDIError_DataAbort |
951 | || state->EndCondition == RDIError_AddressException) | |
a493e3e2 | 952 | *sigrc = GDB_SIGNAL_BUS; |
c906108c SS |
953 | else |
954 | *sigrc = 0; | |
955 | } | |
956 | } |