]>
Commit | Line | Data |
---|---|---|
c906108c | 1 | /* m32r exception, interrupt, and trap (EIT) support |
3666a048 | 2 | Copyright (C) 1998-2021 Free Software Foundation, Inc. |
c906108c SS |
3 | Contributed by Cygnus Solutions. |
4 | ||
16b47b25 | 5 | This file is part of GDB, the GNU debugger. |
c906108c | 6 | |
16b47b25 NC |
7 | This program is free software; you can redistribute it and/or modify |
8 | it under the terms of the GNU General Public License as published by | |
4744ac1b JB |
9 | the Free Software Foundation; either version 3 of the License, or |
10 | (at your option) any later version. | |
c906108c | 11 | |
16b47b25 NC |
12 | This program is distributed in the hope that it will be useful, |
13 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | GNU General Public License for more details. | |
c906108c | 16 | |
4744ac1b JB |
17 | You should have received a copy of the GNU General Public License |
18 | along with this program. If not, see <http://www.gnu.org/licenses/>. */ | |
c906108c SS |
19 | |
20 | #include "sim-main.h" | |
61a0c964 | 21 | #include "sim-syscall.h" |
c906108c SS |
22 | #include "targ-vals.h" |
23 | ||
16b47b25 | 24 | #define TRAP_FLUSH_CACHE 12 |
0b2e03b4 | 25 | /* The semantic code invokes this for invalid (unrecognized) instructions. */ |
c906108c | 26 | |
16b47b25 NC |
27 | SEM_PC |
28 | sim_engine_invalid_insn (SIM_CPU *current_cpu, IADDR cia, SEM_PC pc) | |
c906108c SS |
29 | { |
30 | SIM_DESC sd = CPU_STATE (current_cpu); | |
31 | ||
32 | #if 0 | |
33 | if (STATE_ENVIRONMENT (sd) == OPERATING_ENVIRONMENT) | |
34 | { | |
35 | h_bsm_set (current_cpu, h_sm_get (current_cpu)); | |
36 | h_bie_set (current_cpu, h_ie_get (current_cpu)); | |
37 | h_bcond_set (current_cpu, h_cond_get (current_cpu)); | |
38 | /* sm not changed */ | |
39 | h_ie_set (current_cpu, 0); | |
40 | h_cond_set (current_cpu, 0); | |
41 | ||
42 | h_bpc_set (current_cpu, cia); | |
43 | ||
44 | sim_engine_restart (CPU_STATE (current_cpu), current_cpu, NULL, | |
45 | EIT_RSVD_INSN_ADDR); | |
46 | } | |
47 | else | |
48 | #endif | |
49 | sim_engine_halt (sd, current_cpu, NULL, cia, sim_stopped, SIM_SIGILL); | |
16b47b25 NC |
50 | |
51 | return pc; | |
c906108c SS |
52 | } |
53 | ||
54 | /* Process an address exception. */ | |
55 | ||
56 | void | |
57 | m32r_core_signal (SIM_DESC sd, SIM_CPU *current_cpu, sim_cia cia, | |
58 | unsigned int map, int nr_bytes, address_word addr, | |
59 | transfer_type transfer, sim_core_signals sig) | |
60 | { | |
61 | if (STATE_ENVIRONMENT (sd) == OPERATING_ENVIRONMENT) | |
62 | { | |
16b47b25 NC |
63 | m32rbf_h_cr_set (current_cpu, H_CR_BBPC, |
64 | m32rbf_h_cr_get (current_cpu, H_CR_BPC)); | |
65 | switch (MACH_NUM (CPU_MACH (current_cpu))) | |
66 | { | |
67 | case MACH_M32R: | |
68 | m32rbf_h_bpsw_set (current_cpu, m32rbf_h_psw_get (current_cpu)); | |
69 | /* sm not changed. */ | |
70 | m32rbf_h_psw_set (current_cpu, m32rbf_h_psw_get (current_cpu) & 0x80); | |
71 | break; | |
72 | case MACH_M32RX: | |
73 | m32rxf_h_bpsw_set (current_cpu, m32rxf_h_psw_get (current_cpu)); | |
74 | /* sm not changed. */ | |
75 | m32rxf_h_psw_set (current_cpu, m32rxf_h_psw_get (current_cpu) & 0x80); | |
76 | break; | |
77 | case MACH_M32R2: | |
78 | m32r2f_h_bpsw_set (current_cpu, m32r2f_h_psw_get (current_cpu)); | |
79 | /* sm not changed. */ | |
80 | m32r2f_h_psw_set (current_cpu, m32r2f_h_psw_get (current_cpu) & 0x80); | |
81 | break; | |
82 | default: | |
83 | abort (); | |
84 | } | |
85 | ||
86 | m32rbf_h_cr_set (current_cpu, H_CR_BPC, cia); | |
c906108c SS |
87 | |
88 | sim_engine_restart (CPU_STATE (current_cpu), current_cpu, NULL, | |
89 | EIT_ADDR_EXCP_ADDR); | |
90 | } | |
91 | else | |
92 | sim_core_signal (sd, current_cpu, cia, map, nr_bytes, addr, | |
93 | transfer, sig); | |
94 | } | |
95 | \f | |
c906108c SS |
96 | /* Trap support. |
97 | The result is the pc address to continue at. | |
98 | Preprocessing like saving the various registers has already been done. */ | |
99 | ||
100 | USI | |
101 | m32r_trap (SIM_CPU *current_cpu, PCADDR pc, int num) | |
102 | { | |
103 | SIM_DESC sd = CPU_STATE (current_cpu); | |
104 | host_callback *cb = STATE_CALLBACK (sd); | |
105 | ||
c906108c SS |
106 | if (STATE_ENVIRONMENT (sd) == OPERATING_ENVIRONMENT) |
107 | { | |
108 | /* The new pc is the trap vector entry. | |
16b47b25 NC |
109 | We assume there's a branch there to some handler. |
110 | Use cr5 as EVB (EIT Vector Base) register. */ | |
111 | /* USI new_pc = EIT_TRAP_BASE_ADDR + num * 4; */ | |
112 | USI new_pc = m32rbf_h_cr_get (current_cpu, 5) + 0x40 + num * 4; | |
c906108c SS |
113 | return new_pc; |
114 | } | |
115 | ||
116 | switch (num) | |
117 | { | |
118 | case TRAP_SYSCALL : | |
119 | { | |
7d5c6c43 MF |
120 | long result, result2; |
121 | int errcode; | |
122 | ||
123 | sim_syscall_multi (current_cpu, | |
124 | m32rbf_h_gr_get (current_cpu, 0), | |
125 | m32rbf_h_gr_get (current_cpu, 1), | |
126 | m32rbf_h_gr_get (current_cpu, 2), | |
127 | m32rbf_h_gr_get (current_cpu, 3), | |
128 | m32rbf_h_gr_get (current_cpu, 4), | |
129 | &result, &result2, &errcode); | |
130 | ||
131 | m32rbf_h_gr_set (current_cpu, 2, errcode); | |
132 | m32rbf_h_gr_set (current_cpu, 0, result); | |
133 | m32rbf_h_gr_set (current_cpu, 1, result2); | |
c906108c SS |
134 | break; |
135 | } | |
136 | ||
137 | case TRAP_BREAKPOINT: | |
138 | sim_engine_halt (sd, current_cpu, NULL, pc, | |
139 | sim_stopped, SIM_SIGTRAP); | |
140 | break; | |
141 | ||
16b47b25 NC |
142 | case TRAP_FLUSH_CACHE: |
143 | /* Do nothing. */ | |
144 | break; | |
145 | ||
c906108c SS |
146 | default : |
147 | { | |
16b47b25 NC |
148 | /* USI new_pc = EIT_TRAP_BASE_ADDR + num * 4; */ |
149 | /* Use cr5 as EVB (EIT Vector Base) register. */ | |
150 | USI new_pc = m32rbf_h_cr_get (current_cpu, 5) + 0x40 + num * 4; | |
c906108c SS |
151 | return new_pc; |
152 | } | |
153 | } | |
154 | ||
155 | /* Fake an "rte" insn. */ | |
156 | /* FIXME: Should duplicate all of rte processing. */ | |
157 | return (pc & -4) + 4; | |
158 | } |