]> Git Repo - binutils.git/blame - gas/config/tc-i386.c
* Makefile.am (mpw): New maintainer mode rule to make mpw-*.c files.
[binutils.git] / gas / config / tc-i386.c
CommitLineData
252b5132 1/* i386.c -- Assemble code for the Intel 80386
f7e42eb4 2 Copyright 1989, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999,
5db1645b 3 2000, 2001, 2002
47926f60 4 Free Software Foundation, Inc.
252b5132
RH
5
6 This file is part of GAS, the GNU Assembler.
7
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
11 any later version.
12
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with GAS; see the file COPYING. If not, write to the Free
20 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
21 02111-1307, USA. */
22
47926f60
KH
23/* Intel 80386 machine specific gas.
24 Written by Eliot Dresselhaus ([email protected]).
3e73aa7c 25 x86_64 support by Jan Hubicka ([email protected])
47926f60
KH
26 Bugs & suggestions are completely welcome. This is free software.
27 Please help us make it better. */
252b5132 28
252b5132 29#include "as.h"
3882b010 30#include "safe-ctype.h"
252b5132 31#include "subsegs.h"
316e2c05 32#include "dwarf2dbg.h"
252b5132
RH
33#include "opcode/i386.h"
34
252b5132
RH
35#ifndef REGISTER_WARNINGS
36#define REGISTER_WARNINGS 1
37#endif
38
c3332e24 39#ifndef INFER_ADDR_PREFIX
eecb386c 40#define INFER_ADDR_PREFIX 1
c3332e24
AM
41#endif
42
252b5132
RH
43#ifndef SCALE1_WHEN_NO_INDEX
44/* Specifying a scale factor besides 1 when there is no index is
45 futile. eg. `mov (%ebx,2),%al' does exactly the same as
46 `mov (%ebx),%al'. To slavishly follow what the programmer
47 specified, set SCALE1_WHEN_NO_INDEX to 0. */
48#define SCALE1_WHEN_NO_INDEX 1
49#endif
50
29b0f896
AM
51#ifdef BFD_ASSEMBLER
52#define RELOC_ENUM enum bfd_reloc_code_real
53#else
54#define RELOC_ENUM int
246fcdee 55#endif
29b0f896
AM
56
57#ifndef DEFAULT_ARCH
58#define DEFAULT_ARCH "i386"
246fcdee 59#endif
252b5132 60
edde18a5
AM
61#ifndef INLINE
62#if __GNUC__ >= 2
63#define INLINE __inline__
64#else
65#define INLINE
66#endif
67#endif
68
29b0f896
AM
69static INLINE unsigned int mode_from_disp_size PARAMS ((unsigned int));
70static INLINE int fits_in_signed_byte PARAMS ((offsetT));
71static INLINE int fits_in_unsigned_byte PARAMS ((offsetT));
72static INLINE int fits_in_unsigned_word PARAMS ((offsetT));
73static INLINE int fits_in_signed_word PARAMS ((offsetT));
74static INLINE int fits_in_unsigned_long PARAMS ((offsetT));
75static INLINE int fits_in_signed_long PARAMS ((offsetT));
847f7ad4
AM
76static int smallest_imm_type PARAMS ((offsetT));
77static offsetT offset_in_range PARAMS ((offsetT, int));
252b5132 78static int add_prefix PARAMS ((unsigned int));
3e73aa7c 79static void set_code_flag PARAMS ((int));
47926f60 80static void set_16bit_gcc_code_flag PARAMS ((int));
252b5132 81static void set_intel_syntax PARAMS ((int));
e413e4e9 82static void set_cpu_arch PARAMS ((int));
29b0f896
AM
83static char *output_invalid PARAMS ((int c));
84static int i386_operand PARAMS ((char *operand_string));
85static int i386_intel_operand PARAMS ((char *operand_string, int got_a_float));
86static const reg_entry *parse_register PARAMS ((char *reg_string,
87 char **end_op));
88static char *parse_insn PARAMS ((char *, char *));
89static char *parse_operands PARAMS ((char *, const char *));
90static void swap_operands PARAMS ((void));
91static void optimize_imm PARAMS ((void));
92static void optimize_disp PARAMS ((void));
93static int match_template PARAMS ((void));
94static int check_string PARAMS ((void));
95static int process_suffix PARAMS ((void));
96static int check_byte_reg PARAMS ((void));
97static int check_long_reg PARAMS ((void));
98static int check_qword_reg PARAMS ((void));
99static int check_word_reg PARAMS ((void));
100static int finalize_imm PARAMS ((void));
101static int process_operands PARAMS ((void));
102static const seg_entry *build_modrm_byte PARAMS ((void));
103static void output_insn PARAMS ((void));
104static void output_branch PARAMS ((void));
105static void output_jump PARAMS ((void));
106static void output_interseg_jump PARAMS ((void));
107static void output_imm PARAMS ((void));
108static void output_disp PARAMS ((void));
109#ifndef I386COFF
110static void s_bss PARAMS ((int));
252b5132
RH
111#endif
112
a847613f 113static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 114
252b5132 115/* 'md_assemble ()' gathers together information and puts it into a
47926f60 116 i386_insn. */
252b5132 117
520dc8e8
AM
118union i386_op
119 {
120 expressionS *disps;
121 expressionS *imms;
122 const reg_entry *regs;
123 };
124
252b5132
RH
125struct _i386_insn
126 {
47926f60 127 /* TM holds the template for the insn were currently assembling. */
252b5132
RH
128 template tm;
129
130 /* SUFFIX holds the instruction mnemonic suffix if given.
131 (e.g. 'l' for 'movl') */
132 char suffix;
133
47926f60 134 /* OPERANDS gives the number of given operands. */
252b5132
RH
135 unsigned int operands;
136
137 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
138 of given register, displacement, memory operands and immediate
47926f60 139 operands. */
252b5132
RH
140 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
141
142 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 143 use OP[i] for the corresponding operand. */
252b5132
RH
144 unsigned int types[MAX_OPERANDS];
145
520dc8e8
AM
146 /* Displacement expression, immediate expression, or register for each
147 operand. */
148 union i386_op op[MAX_OPERANDS];
252b5132 149
3e73aa7c
JH
150 /* Flags for operands. */
151 unsigned int flags[MAX_OPERANDS];
152#define Operand_PCrel 1
153
252b5132 154 /* Relocation type for operand */
f3c180ae 155 RELOC_ENUM reloc[MAX_OPERANDS];
252b5132 156
252b5132
RH
157 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
158 the base index byte below. */
159 const reg_entry *base_reg;
160 const reg_entry *index_reg;
161 unsigned int log2_scale_factor;
162
163 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 164 explicit segment overrides are given. */
ce8a8b2f 165 const seg_entry *seg[2];
252b5132
RH
166
167 /* PREFIX holds all the given prefix opcodes (usually null).
168 PREFIXES is the number of prefix opcodes. */
169 unsigned int prefixes;
170 unsigned char prefix[MAX_PREFIXES];
171
172 /* RM and SIB are the modrm byte and the sib byte where the
173 addressing modes of this insn are encoded. */
174
175 modrm_byte rm;
3e73aa7c 176 rex_byte rex;
252b5132
RH
177 sib_byte sib;
178 };
179
180typedef struct _i386_insn i386_insn;
181
182/* List of chars besides those in app.c:symbol_chars that can start an
183 operand. Used to prevent the scrubber eating vital white-space. */
184#ifdef LEX_AT
185const char extra_symbol_chars[] = "*%-(@";
186#else
187const char extra_symbol_chars[] = "*%-(";
188#endif
189
29b0f896
AM
190#if (defined (TE_I386AIX) \
191 || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
192 && !defined (TE_LINUX) \
193 && !defined (TE_FreeBSD) \
194 && !defined (TE_NetBSD)))
252b5132 195/* This array holds the chars that always start a comment. If the
ce8a8b2f 196 pre-processor is disabled, these aren't very useful. */
252b5132
RH
197const char comment_chars[] = "#/";
198#define PREFIX_SEPARATOR '\\'
252b5132
RH
199
200/* This array holds the chars that only start a comment at the beginning of
201 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
202 .line and .file directives will appear in the pre-processed output.
203 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 204 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
205 #NO_APP at the beginning of its output.
206 Also note that comments started like this one will always work if
252b5132 207 '/' isn't otherwise defined. */
252b5132 208const char line_comment_chars[] = "";
29b0f896 209
252b5132 210#else
29b0f896
AM
211/* Putting '/' here makes it impossible to use the divide operator.
212 However, we need it for compatibility with SVR4 systems. */
213const char comment_chars[] = "#";
214#define PREFIX_SEPARATOR '/'
215
252b5132
RH
216const char line_comment_chars[] = "/";
217#endif
218
63a0b638 219const char line_separator_chars[] = ";";
252b5132 220
ce8a8b2f
AM
221/* Chars that can be used to separate mant from exp in floating point
222 nums. */
252b5132
RH
223const char EXP_CHARS[] = "eE";
224
ce8a8b2f
AM
225/* Chars that mean this number is a floating point constant
226 As in 0f12.456
227 or 0d1.2345e12. */
252b5132
RH
228const char FLT_CHARS[] = "fFdDxX";
229
ce8a8b2f 230/* Tables for lexical analysis. */
252b5132
RH
231static char mnemonic_chars[256];
232static char register_chars[256];
233static char operand_chars[256];
234static char identifier_chars[256];
235static char digit_chars[256];
236
ce8a8b2f 237/* Lexical macros. */
252b5132
RH
238#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
239#define is_operand_char(x) (operand_chars[(unsigned char) x])
240#define is_register_char(x) (register_chars[(unsigned char) x])
241#define is_space_char(x) ((x) == ' ')
242#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
243#define is_digit_char(x) (digit_chars[(unsigned char) x])
244
ce8a8b2f 245/* All non-digit non-letter charcters that may occur in an operand. */
252b5132
RH
246static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
247
248/* md_assemble() always leaves the strings it's passed unaltered. To
249 effect this we maintain a stack of saved characters that we've smashed
250 with '\0's (indicating end of strings for various sub-fields of the
47926f60 251 assembler instruction). */
252b5132 252static char save_stack[32];
ce8a8b2f 253static char *save_stack_p;
252b5132
RH
254#define END_STRING_AND_SAVE(s) \
255 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
256#define RESTORE_END_STRING(s) \
257 do { *(s) = *--save_stack_p; } while (0)
258
47926f60 259/* The instruction we're assembling. */
252b5132
RH
260static i386_insn i;
261
262/* Possible templates for current insn. */
263static const templates *current_templates;
264
47926f60 265/* Per instruction expressionS buffers: 2 displacements & 2 immediate max. */
252b5132
RH
266static expressionS disp_expressions[2], im_expressions[2];
267
47926f60
KH
268/* Current operand we are working on. */
269static int this_operand;
252b5132 270
3e73aa7c
JH
271/* We support four different modes. FLAG_CODE variable is used to distinguish
272 these. */
273
274enum flag_code {
275 CODE_32BIT,
276 CODE_16BIT,
277 CODE_64BIT };
f3c180ae 278#define NUM_FLAG_CODE ((int) CODE_64BIT + 1)
3e73aa7c
JH
279
280static enum flag_code flag_code;
281static int use_rela_relocations = 0;
282
283/* The names used to print error messages. */
b77a7acd 284static const char *flag_code_names[] =
3e73aa7c
JH
285 {
286 "32",
287 "16",
288 "64"
289 };
252b5132 290
47926f60
KH
291/* 1 for intel syntax,
292 0 if att syntax. */
293static int intel_syntax = 0;
252b5132 294
47926f60
KH
295/* 1 if register prefix % not required. */
296static int allow_naked_reg = 0;
252b5132 297
47926f60
KH
298/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
299 leave, push, and pop instructions so that gcc has the same stack
300 frame as in 32 bit mode. */
301static char stackop_size = '\0';
eecb386c 302
47926f60
KH
303/* Non-zero to quieten some warnings. */
304static int quiet_warnings = 0;
a38cf1db 305
47926f60
KH
306/* CPU name. */
307static const char *cpu_arch_name = NULL;
a38cf1db 308
47926f60 309/* CPU feature flags. */
29b0f896 310static unsigned int cpu_arch_flags = CpuUnknownFlags | CpuNo64;
a38cf1db 311
fddf5b5b
AM
312/* If set, conditional jumps are not automatically promoted to handle
313 larger than a byte offset. */
314static unsigned int no_cond_jump_promotion = 0;
315
29b0f896
AM
316/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
317symbolS *GOT_symbol;
318
252b5132 319/* Interface to relax_segment.
fddf5b5b
AM
320 There are 3 major relax states for 386 jump insns because the
321 different types of jumps add different sizes to frags when we're
322 figuring out what sort of jump to choose to reach a given label. */
252b5132 323
47926f60 324/* Types. */
93c2a809
AM
325#define UNCOND_JUMP 0
326#define COND_JUMP 1
327#define COND_JUMP86 2
fddf5b5b 328
47926f60 329/* Sizes. */
252b5132
RH
330#define CODE16 1
331#define SMALL 0
29b0f896 332#define SMALL16 (SMALL | CODE16)
252b5132 333#define BIG 2
29b0f896 334#define BIG16 (BIG | CODE16)
252b5132
RH
335
336#ifndef INLINE
337#ifdef __GNUC__
338#define INLINE __inline__
339#else
340#define INLINE
341#endif
342#endif
343
fddf5b5b
AM
344#define ENCODE_RELAX_STATE(type, size) \
345 ((relax_substateT) (((type) << 2) | (size)))
346#define TYPE_FROM_RELAX_STATE(s) \
347 ((s) >> 2)
348#define DISP_SIZE_FROM_RELAX_STATE(s) \
349 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
350
351/* This table is used by relax_frag to promote short jumps to long
352 ones where necessary. SMALL (short) jumps may be promoted to BIG
353 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
354 don't allow a short jump in a 32 bit code segment to be promoted to
355 a 16 bit offset jump because it's slower (requires data size
356 prefix), and doesn't work, unless the destination is in the bottom
357 64k of the code segment (The top 16 bits of eip are zeroed). */
358
359const relax_typeS md_relax_table[] =
360{
24eab124
AM
361 /* The fields are:
362 1) most positive reach of this state,
363 2) most negative reach of this state,
93c2a809 364 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 365 4) which index into the table to try if we can't fit into this one. */
252b5132 366
fddf5b5b 367 /* UNCOND_JUMP states. */
93c2a809
AM
368 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
369 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
370 /* dword jmp adds 4 bytes to frag:
371 0 extra opcode bytes, 4 displacement bytes. */
252b5132 372 {0, 0, 4, 0},
93c2a809
AM
373 /* word jmp adds 2 byte2 to frag:
374 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
375 {0, 0, 2, 0},
376
93c2a809
AM
377 /* COND_JUMP states. */
378 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
379 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
380 /* dword conditionals adds 5 bytes to frag:
381 1 extra opcode byte, 4 displacement bytes. */
382 {0, 0, 5, 0},
fddf5b5b 383 /* word conditionals add 3 bytes to frag:
93c2a809
AM
384 1 extra opcode byte, 2 displacement bytes. */
385 {0, 0, 3, 0},
386
387 /* COND_JUMP86 states. */
388 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
389 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
390 /* dword conditionals adds 5 bytes to frag:
391 1 extra opcode byte, 4 displacement bytes. */
392 {0, 0, 5, 0},
393 /* word conditionals add 4 bytes to frag:
394 1 displacement byte and a 3 byte long branch insn. */
395 {0, 0, 4, 0}
252b5132
RH
396};
397
e413e4e9
AM
398static const arch_entry cpu_arch[] = {
399 {"i8086", Cpu086 },
400 {"i186", Cpu086|Cpu186 },
401 {"i286", Cpu086|Cpu186|Cpu286 },
402 {"i386", Cpu086|Cpu186|Cpu286|Cpu386 },
403 {"i486", Cpu086|Cpu186|Cpu286|Cpu386|Cpu486 },
404 {"i586", Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|CpuMMX },
405 {"i686", Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686|CpuMMX|CpuSSE },
406 {"pentium", Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|CpuMMX },
407 {"pentiumpro",Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686|CpuMMX|CpuSSE },
a167610d 408 {"pentium4", Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686|CpuP4|CpuMMX|CpuSSE|CpuSSE2 },
3e73aa7c
JH
409 {"k6", Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|CpuK6|CpuMMX|Cpu3dnow },
410 {"athlon", Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686|CpuK6|CpuAthlon|CpuMMX|Cpu3dnow },
a167610d 411 {"sledgehammer",Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686|CpuK6|CpuAthlon|CpuSledgehammer|CpuMMX|Cpu3dnow|CpuSSE|CpuSSE2 },
e413e4e9
AM
412 {NULL, 0 }
413};
414
29b0f896
AM
415const pseudo_typeS md_pseudo_table[] =
416{
417#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
418 {"align", s_align_bytes, 0},
419#else
420 {"align", s_align_ptwo, 0},
421#endif
422 {"arch", set_cpu_arch, 0},
423#ifndef I386COFF
424 {"bss", s_bss, 0},
425#endif
426 {"ffloat", float_cons, 'f'},
427 {"dfloat", float_cons, 'd'},
428 {"tfloat", float_cons, 'x'},
429 {"value", cons, 2},
430 {"noopt", s_ignore, 0},
431 {"optim", s_ignore, 0},
432 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
433 {"code16", set_code_flag, CODE_16BIT},
434 {"code32", set_code_flag, CODE_32BIT},
435 {"code64", set_code_flag, CODE_64BIT},
436 {"intel_syntax", set_intel_syntax, 1},
437 {"att_syntax", set_intel_syntax, 0},
438 {"file", dwarf2_directive_file, 0},
439 {"loc", dwarf2_directive_loc, 0},
440 {0, 0, 0}
441};
442
443/* For interface with expression (). */
444extern char *input_line_pointer;
445
446/* Hash table for instruction mnemonic lookup. */
447static struct hash_control *op_hash;
448
449/* Hash table for register lookup. */
450static struct hash_control *reg_hash;
451\f
252b5132
RH
452void
453i386_align_code (fragP, count)
454 fragS *fragP;
455 int count;
456{
ce8a8b2f
AM
457 /* Various efficient no-op patterns for aligning code labels.
458 Note: Don't try to assemble the instructions in the comments.
459 0L and 0w are not legal. */
252b5132
RH
460 static const char f32_1[] =
461 {0x90}; /* nop */
462 static const char f32_2[] =
463 {0x89,0xf6}; /* movl %esi,%esi */
464 static const char f32_3[] =
465 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
466 static const char f32_4[] =
467 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
468 static const char f32_5[] =
469 {0x90, /* nop */
470 0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
471 static const char f32_6[] =
472 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
473 static const char f32_7[] =
474 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
475 static const char f32_8[] =
476 {0x90, /* nop */
477 0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
478 static const char f32_9[] =
479 {0x89,0xf6, /* movl %esi,%esi */
480 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
481 static const char f32_10[] =
482 {0x8d,0x76,0x00, /* leal 0(%esi),%esi */
483 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
484 static const char f32_11[] =
485 {0x8d,0x74,0x26,0x00, /* leal 0(%esi,1),%esi */
486 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
487 static const char f32_12[] =
488 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
489 0x8d,0xbf,0x00,0x00,0x00,0x00}; /* leal 0L(%edi),%edi */
490 static const char f32_13[] =
491 {0x8d,0xb6,0x00,0x00,0x00,0x00, /* leal 0L(%esi),%esi */
492 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
493 static const char f32_14[] =
494 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00, /* leal 0L(%esi,1),%esi */
495 0x8d,0xbc,0x27,0x00,0x00,0x00,0x00}; /* leal 0L(%edi,1),%edi */
496 static const char f32_15[] =
497 {0xeb,0x0d,0x90,0x90,0x90,0x90,0x90, /* jmp .+15; lotsa nops */
498 0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90};
c3332e24
AM
499 static const char f16_3[] =
500 {0x8d,0x74,0x00}; /* lea 0(%esi),%esi */
252b5132
RH
501 static const char f16_4[] =
502 {0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
503 static const char f16_5[] =
504 {0x90, /* nop */
505 0x8d,0xb4,0x00,0x00}; /* lea 0w(%si),%si */
506 static const char f16_6[] =
507 {0x89,0xf6, /* mov %si,%si */
508 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
509 static const char f16_7[] =
510 {0x8d,0x74,0x00, /* lea 0(%si),%si */
511 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
512 static const char f16_8[] =
513 {0x8d,0xb4,0x00,0x00, /* lea 0w(%si),%si */
514 0x8d,0xbd,0x00,0x00}; /* lea 0w(%di),%di */
515 static const char *const f32_patt[] = {
516 f32_1, f32_2, f32_3, f32_4, f32_5, f32_6, f32_7, f32_8,
517 f32_9, f32_10, f32_11, f32_12, f32_13, f32_14, f32_15
518 };
519 static const char *const f16_patt[] = {
c3332e24 520 f32_1, f32_2, f16_3, f16_4, f16_5, f16_6, f16_7, f16_8,
252b5132
RH
521 f32_15, f32_15, f32_15, f32_15, f32_15, f32_15, f32_15
522 };
523
3e73aa7c
JH
524 /* ??? We can't use these fillers for x86_64, since they often kills the
525 upper halves. Solve later. */
526 if (flag_code == CODE_64BIT)
527 count = 1;
528
252b5132
RH
529 if (count > 0 && count <= 15)
530 {
3e73aa7c 531 if (flag_code == CODE_16BIT)
252b5132 532 {
47926f60
KH
533 memcpy (fragP->fr_literal + fragP->fr_fix,
534 f16_patt[count - 1], count);
535 if (count > 8)
536 /* Adjust jump offset. */
252b5132
RH
537 fragP->fr_literal[fragP->fr_fix + 1] = count - 2;
538 }
539 else
47926f60
KH
540 memcpy (fragP->fr_literal + fragP->fr_fix,
541 f32_patt[count - 1], count);
252b5132
RH
542 fragP->fr_var = count;
543 }
544}
545
252b5132
RH
546static INLINE unsigned int
547mode_from_disp_size (t)
548 unsigned int t;
549{
3e73aa7c 550 return (t & Disp8) ? 1 : (t & (Disp16 | Disp32 | Disp32S)) ? 2 : 0;
252b5132
RH
551}
552
553static INLINE int
554fits_in_signed_byte (num)
847f7ad4 555 offsetT num;
252b5132
RH
556{
557 return (num >= -128) && (num <= 127);
47926f60 558}
252b5132
RH
559
560static INLINE int
561fits_in_unsigned_byte (num)
847f7ad4 562 offsetT num;
252b5132
RH
563{
564 return (num & 0xff) == num;
47926f60 565}
252b5132
RH
566
567static INLINE int
568fits_in_unsigned_word (num)
847f7ad4 569 offsetT num;
252b5132
RH
570{
571 return (num & 0xffff) == num;
47926f60 572}
252b5132
RH
573
574static INLINE int
575fits_in_signed_word (num)
847f7ad4 576 offsetT num;
252b5132
RH
577{
578 return (-32768 <= num) && (num <= 32767);
47926f60 579}
3e73aa7c
JH
580static INLINE int
581fits_in_signed_long (num)
582 offsetT num ATTRIBUTE_UNUSED;
583{
584#ifndef BFD64
585 return 1;
586#else
587 return (!(((offsetT) -1 << 31) & num)
588 || (((offsetT) -1 << 31) & num) == ((offsetT) -1 << 31));
589#endif
590} /* fits_in_signed_long() */
591static INLINE int
592fits_in_unsigned_long (num)
593 offsetT num ATTRIBUTE_UNUSED;
594{
595#ifndef BFD64
596 return 1;
597#else
598 return (num & (((offsetT) 2 << 31) - 1)) == num;
599#endif
600} /* fits_in_unsigned_long() */
252b5132
RH
601
602static int
603smallest_imm_type (num)
847f7ad4 604 offsetT num;
252b5132 605{
a847613f 606 if (cpu_arch_flags != (Cpu086 | Cpu186 | Cpu286 | Cpu386 | Cpu486 | CpuNo64))
e413e4e9
AM
607 {
608 /* This code is disabled on the 486 because all the Imm1 forms
609 in the opcode table are slower on the i486. They're the
610 versions with the implicitly specified single-position
611 displacement, which has another syntax if you really want to
612 use that form. */
613 if (num == 1)
3e73aa7c 614 return Imm1 | Imm8 | Imm8S | Imm16 | Imm32 | Imm32S | Imm64;
e413e4e9 615 }
252b5132 616 return (fits_in_signed_byte (num)
3e73aa7c 617 ? (Imm8S | Imm8 | Imm16 | Imm32 | Imm32S | Imm64)
252b5132 618 : fits_in_unsigned_byte (num)
3e73aa7c 619 ? (Imm8 | Imm16 | Imm32 | Imm32S | Imm64)
252b5132 620 : (fits_in_signed_word (num) || fits_in_unsigned_word (num))
3e73aa7c
JH
621 ? (Imm16 | Imm32 | Imm32S | Imm64)
622 : fits_in_signed_long (num)
623 ? (Imm32 | Imm32S | Imm64)
624 : fits_in_unsigned_long (num)
625 ? (Imm32 | Imm64)
626 : Imm64);
47926f60 627}
252b5132 628
847f7ad4
AM
629static offsetT
630offset_in_range (val, size)
631 offsetT val;
632 int size;
633{
508866be 634 addressT mask;
ba2adb93 635
847f7ad4
AM
636 switch (size)
637 {
508866be
L
638 case 1: mask = ((addressT) 1 << 8) - 1; break;
639 case 2: mask = ((addressT) 1 << 16) - 1; break;
3b0ec529 640 case 4: mask = ((addressT) 2 << 31) - 1; break;
3e73aa7c
JH
641#ifdef BFD64
642 case 8: mask = ((addressT) 2 << 63) - 1; break;
643#endif
47926f60 644 default: abort ();
847f7ad4
AM
645 }
646
ba2adb93 647 /* If BFD64, sign extend val. */
3e73aa7c
JH
648 if (!use_rela_relocations)
649 if ((val & ~(((addressT) 2 << 31) - 1)) == 0)
650 val = (val ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
ba2adb93 651
47926f60 652 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
847f7ad4
AM
653 {
654 char buf1[40], buf2[40];
655
656 sprint_value (buf1, val);
657 sprint_value (buf2, val & mask);
658 as_warn (_("%s shortened to %s"), buf1, buf2);
659 }
660 return val & mask;
661}
662
252b5132
RH
663/* Returns 0 if attempting to add a prefix where one from the same
664 class already exists, 1 if non rep/repne added, 2 if rep/repne
665 added. */
666static int
667add_prefix (prefix)
668 unsigned int prefix;
669{
670 int ret = 1;
671 int q;
672
29b0f896
AM
673 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
674 && flag_code == CODE_64BIT)
3e73aa7c
JH
675 q = REX_PREFIX;
676 else
677 switch (prefix)
678 {
679 default:
680 abort ();
681
682 case CS_PREFIX_OPCODE:
683 case DS_PREFIX_OPCODE:
684 case ES_PREFIX_OPCODE:
685 case FS_PREFIX_OPCODE:
686 case GS_PREFIX_OPCODE:
687 case SS_PREFIX_OPCODE:
688 q = SEG_PREFIX;
689 break;
252b5132 690
3e73aa7c
JH
691 case REPNE_PREFIX_OPCODE:
692 case REPE_PREFIX_OPCODE:
693 ret = 2;
694 /* fall thru */
695 case LOCK_PREFIX_OPCODE:
696 q = LOCKREP_PREFIX;
697 break;
252b5132 698
3e73aa7c
JH
699 case FWAIT_OPCODE:
700 q = WAIT_PREFIX;
701 break;
252b5132 702
3e73aa7c
JH
703 case ADDR_PREFIX_OPCODE:
704 q = ADDR_PREFIX;
705 break;
252b5132 706
3e73aa7c
JH
707 case DATA_PREFIX_OPCODE:
708 q = DATA_PREFIX;
709 break;
710 }
252b5132 711
29b0f896 712 if (i.prefix[q] != 0)
252b5132
RH
713 {
714 as_bad (_("same type of prefix used twice"));
715 return 0;
716 }
717
718 i.prefixes += 1;
719 i.prefix[q] = prefix;
720 return ret;
721}
722
723static void
3e73aa7c 724set_code_flag (value)
e5cb08ac 725 int value;
eecb386c 726{
3e73aa7c
JH
727 flag_code = value;
728 cpu_arch_flags &= ~(Cpu64 | CpuNo64);
729 cpu_arch_flags |= (flag_code == CODE_64BIT ? Cpu64 : CpuNo64);
730 if (value == CODE_64BIT && !(cpu_arch_flags & CpuSledgehammer))
731 {
732 as_bad (_("64bit mode not supported on this CPU."));
733 }
734 if (value == CODE_32BIT && !(cpu_arch_flags & Cpu386))
735 {
736 as_bad (_("32bit mode not supported on this CPU."));
737 }
eecb386c
AM
738 stackop_size = '\0';
739}
740
741static void
3e73aa7c
JH
742set_16bit_gcc_code_flag (new_code_flag)
743 int new_code_flag;
252b5132 744{
3e73aa7c
JH
745 flag_code = new_code_flag;
746 cpu_arch_flags &= ~(Cpu64 | CpuNo64);
747 cpu_arch_flags |= (flag_code == CODE_64BIT ? Cpu64 : CpuNo64);
748 stackop_size = 'l';
252b5132
RH
749}
750
751static void
752set_intel_syntax (syntax_flag)
eecb386c 753 int syntax_flag;
252b5132
RH
754{
755 /* Find out if register prefixing is specified. */
756 int ask_naked_reg = 0;
757
758 SKIP_WHITESPACE ();
29b0f896 759 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132
RH
760 {
761 char *string = input_line_pointer;
762 int e = get_symbol_end ();
763
47926f60 764 if (strcmp (string, "prefix") == 0)
252b5132 765 ask_naked_reg = 1;
47926f60 766 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
767 ask_naked_reg = -1;
768 else
d0b47220 769 as_bad (_("bad argument to syntax directive."));
252b5132
RH
770 *input_line_pointer = e;
771 }
772 demand_empty_rest_of_line ();
c3332e24 773
252b5132
RH
774 intel_syntax = syntax_flag;
775
776 if (ask_naked_reg == 0)
777 {
778#ifdef BFD_ASSEMBLER
779 allow_naked_reg = (intel_syntax
24eab124 780 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132 781#else
47926f60
KH
782 /* Conservative default. */
783 allow_naked_reg = 0;
252b5132
RH
784#endif
785 }
786 else
787 allow_naked_reg = (ask_naked_reg < 0);
788}
789
e413e4e9
AM
790static void
791set_cpu_arch (dummy)
47926f60 792 int dummy ATTRIBUTE_UNUSED;
e413e4e9 793{
47926f60 794 SKIP_WHITESPACE ();
e413e4e9 795
29b0f896 796 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9
AM
797 {
798 char *string = input_line_pointer;
799 int e = get_symbol_end ();
800 int i;
801
802 for (i = 0; cpu_arch[i].name; i++)
803 {
804 if (strcmp (string, cpu_arch[i].name) == 0)
805 {
806 cpu_arch_name = cpu_arch[i].name;
fddf5b5b
AM
807 cpu_arch_flags = (cpu_arch[i].flags
808 | (flag_code == CODE_64BIT ? Cpu64 : CpuNo64));
e413e4e9
AM
809 break;
810 }
811 }
812 if (!cpu_arch[i].name)
813 as_bad (_("no such architecture: `%s'"), string);
814
815 *input_line_pointer = e;
816 }
817 else
818 as_bad (_("missing cpu architecture"));
819
fddf5b5b
AM
820 no_cond_jump_promotion = 0;
821 if (*input_line_pointer == ','
29b0f896 822 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b
AM
823 {
824 char *string = ++input_line_pointer;
825 int e = get_symbol_end ();
826
827 if (strcmp (string, "nojumps") == 0)
828 no_cond_jump_promotion = 1;
829 else if (strcmp (string, "jumps") == 0)
830 ;
831 else
832 as_bad (_("no such architecture modifier: `%s'"), string);
833
834 *input_line_pointer = e;
835 }
836
e413e4e9
AM
837 demand_empty_rest_of_line ();
838}
839
b9d79e03
JH
840#ifdef BFD_ASSEMBLER
841unsigned long
842i386_mach ()
843{
844 if (!strcmp (default_arch, "x86_64"))
845 return bfd_mach_x86_64;
846 else if (!strcmp (default_arch, "i386"))
847 return bfd_mach_i386_i386;
848 else
849 as_fatal (_("Unknown architecture"));
850}
851#endif
852\f
252b5132
RH
853void
854md_begin ()
855{
856 const char *hash_err;
857
47926f60 858 /* Initialize op_hash hash table. */
252b5132
RH
859 op_hash = hash_new ();
860
861 {
29b0f896
AM
862 const template *optab;
863 templates *core_optab;
252b5132 864
47926f60
KH
865 /* Setup for loop. */
866 optab = i386_optab;
252b5132
RH
867 core_optab = (templates *) xmalloc (sizeof (templates));
868 core_optab->start = optab;
869
870 while (1)
871 {
872 ++optab;
873 if (optab->name == NULL
874 || strcmp (optab->name, (optab - 1)->name) != 0)
875 {
876 /* different name --> ship out current template list;
47926f60 877 add to hash table; & begin anew. */
252b5132
RH
878 core_optab->end = optab;
879 hash_err = hash_insert (op_hash,
880 (optab - 1)->name,
881 (PTR) core_optab);
882 if (hash_err)
883 {
252b5132
RH
884 as_fatal (_("Internal Error: Can't hash %s: %s"),
885 (optab - 1)->name,
886 hash_err);
887 }
888 if (optab->name == NULL)
889 break;
890 core_optab = (templates *) xmalloc (sizeof (templates));
891 core_optab->start = optab;
892 }
893 }
894 }
895
47926f60 896 /* Initialize reg_hash hash table. */
252b5132
RH
897 reg_hash = hash_new ();
898 {
29b0f896 899 const reg_entry *regtab;
252b5132
RH
900
901 for (regtab = i386_regtab;
902 regtab < i386_regtab + sizeof (i386_regtab) / sizeof (i386_regtab[0]);
903 regtab++)
904 {
905 hash_err = hash_insert (reg_hash, regtab->reg_name, (PTR) regtab);
906 if (hash_err)
3e73aa7c
JH
907 as_fatal (_("Internal Error: Can't hash %s: %s"),
908 regtab->reg_name,
909 hash_err);
252b5132
RH
910 }
911 }
912
47926f60 913 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 914 {
29b0f896
AM
915 int c;
916 char *p;
252b5132
RH
917
918 for (c = 0; c < 256; c++)
919 {
3882b010 920 if (ISDIGIT (c))
252b5132
RH
921 {
922 digit_chars[c] = c;
923 mnemonic_chars[c] = c;
924 register_chars[c] = c;
925 operand_chars[c] = c;
926 }
3882b010 927 else if (ISLOWER (c))
252b5132
RH
928 {
929 mnemonic_chars[c] = c;
930 register_chars[c] = c;
931 operand_chars[c] = c;
932 }
3882b010 933 else if (ISUPPER (c))
252b5132 934 {
3882b010 935 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
936 register_chars[c] = mnemonic_chars[c];
937 operand_chars[c] = c;
938 }
939
3882b010 940 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
941 identifier_chars[c] = c;
942 else if (c >= 128)
943 {
944 identifier_chars[c] = c;
945 operand_chars[c] = c;
946 }
947 }
948
949#ifdef LEX_AT
950 identifier_chars['@'] = '@';
951#endif
252b5132
RH
952 digit_chars['-'] = '-';
953 identifier_chars['_'] = '_';
954 identifier_chars['.'] = '.';
955
956 for (p = operand_special_chars; *p != '\0'; p++)
957 operand_chars[(unsigned char) *p] = *p;
958 }
959
960#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
961 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
962 {
963 record_alignment (text_section, 2);
964 record_alignment (data_section, 2);
965 record_alignment (bss_section, 2);
966 }
967#endif
968}
969
970void
971i386_print_statistics (file)
972 FILE *file;
973{
974 hash_print_statistics (file, "i386 opcode", op_hash);
975 hash_print_statistics (file, "i386 register", reg_hash);
976}
977\f
252b5132
RH
978#ifdef DEBUG386
979
ce8a8b2f 980/* Debugging routines for md_assemble. */
252b5132
RH
981static void pi PARAMS ((char *, i386_insn *));
982static void pte PARAMS ((template *));
983static void pt PARAMS ((unsigned int));
984static void pe PARAMS ((expressionS *));
985static void ps PARAMS ((symbolS *));
986
987static void
988pi (line, x)
989 char *line;
990 i386_insn *x;
991{
09f131f2 992 unsigned int i;
252b5132
RH
993
994 fprintf (stdout, "%s: template ", line);
995 pte (&x->tm);
09f131f2
JH
996 fprintf (stdout, " address: base %s index %s scale %x\n",
997 x->base_reg ? x->base_reg->reg_name : "none",
998 x->index_reg ? x->index_reg->reg_name : "none",
999 x->log2_scale_factor);
1000 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 1001 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
1002 fprintf (stdout, " sib: base %x index %x scale %x\n",
1003 x->sib.base, x->sib.index, x->sib.scale);
1004 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
29b0f896
AM
1005 (x->rex & REX_MODE64) != 0,
1006 (x->rex & REX_EXTX) != 0,
1007 (x->rex & REX_EXTY) != 0,
1008 (x->rex & REX_EXTZ) != 0);
252b5132
RH
1009 for (i = 0; i < x->operands; i++)
1010 {
1011 fprintf (stdout, " #%d: ", i + 1);
1012 pt (x->types[i]);
1013 fprintf (stdout, "\n");
1014 if (x->types[i]
3f4438ab 1015 & (Reg | SReg2 | SReg3 | Control | Debug | Test | RegMMX | RegXMM))
520dc8e8 1016 fprintf (stdout, "%s\n", x->op[i].regs->reg_name);
252b5132 1017 if (x->types[i] & Imm)
520dc8e8 1018 pe (x->op[i].imms);
252b5132 1019 if (x->types[i] & Disp)
520dc8e8 1020 pe (x->op[i].disps);
252b5132
RH
1021 }
1022}
1023
1024static void
1025pte (t)
1026 template *t;
1027{
09f131f2 1028 unsigned int i;
252b5132 1029 fprintf (stdout, " %d operands ", t->operands);
47926f60 1030 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
1031 if (t->extension_opcode != None)
1032 fprintf (stdout, "ext %x ", t->extension_opcode);
1033 if (t->opcode_modifier & D)
1034 fprintf (stdout, "D");
1035 if (t->opcode_modifier & W)
1036 fprintf (stdout, "W");
1037 fprintf (stdout, "\n");
1038 for (i = 0; i < t->operands; i++)
1039 {
1040 fprintf (stdout, " #%d type ", i + 1);
1041 pt (t->operand_types[i]);
1042 fprintf (stdout, "\n");
1043 }
1044}
1045
1046static void
1047pe (e)
1048 expressionS *e;
1049{
24eab124 1050 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
1051 fprintf (stdout, " add_number %ld (%lx)\n",
1052 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
1053 if (e->X_add_symbol)
1054 {
1055 fprintf (stdout, " add_symbol ");
1056 ps (e->X_add_symbol);
1057 fprintf (stdout, "\n");
1058 }
1059 if (e->X_op_symbol)
1060 {
1061 fprintf (stdout, " op_symbol ");
1062 ps (e->X_op_symbol);
1063 fprintf (stdout, "\n");
1064 }
1065}
1066
1067static void
1068ps (s)
1069 symbolS *s;
1070{
1071 fprintf (stdout, "%s type %s%s",
1072 S_GET_NAME (s),
1073 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
1074 segment_name (S_GET_SEGMENT (s)));
1075}
1076
1077struct type_name
1078 {
1079 unsigned int mask;
1080 char *tname;
1081 }
1082
29b0f896 1083static const type_names[] =
252b5132
RH
1084{
1085 { Reg8, "r8" },
1086 { Reg16, "r16" },
1087 { Reg32, "r32" },
09f131f2 1088 { Reg64, "r64" },
252b5132
RH
1089 { Imm8, "i8" },
1090 { Imm8S, "i8s" },
1091 { Imm16, "i16" },
1092 { Imm32, "i32" },
09f131f2
JH
1093 { Imm32S, "i32s" },
1094 { Imm64, "i64" },
252b5132
RH
1095 { Imm1, "i1" },
1096 { BaseIndex, "BaseIndex" },
1097 { Disp8, "d8" },
1098 { Disp16, "d16" },
1099 { Disp32, "d32" },
09f131f2
JH
1100 { Disp32S, "d32s" },
1101 { Disp64, "d64" },
252b5132
RH
1102 { InOutPortReg, "InOutPortReg" },
1103 { ShiftCount, "ShiftCount" },
1104 { Control, "control reg" },
1105 { Test, "test reg" },
1106 { Debug, "debug reg" },
1107 { FloatReg, "FReg" },
1108 { FloatAcc, "FAcc" },
1109 { SReg2, "SReg2" },
1110 { SReg3, "SReg3" },
1111 { Acc, "Acc" },
1112 { JumpAbsolute, "Jump Absolute" },
1113 { RegMMX, "rMMX" },
3f4438ab 1114 { RegXMM, "rXMM" },
252b5132
RH
1115 { EsSeg, "es" },
1116 { 0, "" }
1117};
1118
1119static void
1120pt (t)
1121 unsigned int t;
1122{
29b0f896 1123 const struct type_name *ty;
252b5132 1124
09f131f2
JH
1125 for (ty = type_names; ty->mask; ty++)
1126 if (t & ty->mask)
1127 fprintf (stdout, "%s, ", ty->tname);
252b5132
RH
1128 fflush (stdout);
1129}
1130
1131#endif /* DEBUG386 */
1132\f
1133int
1134tc_i386_force_relocation (fixp)
1135 struct fix *fixp;
1136{
1137#ifdef BFD_ASSEMBLER
1138 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
1139 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
1140 return 1;
1141 return 0;
1142#else
ce8a8b2f 1143 /* For COFF. */
f6af82bd 1144 return fixp->fx_r_type == 7;
252b5132
RH
1145#endif
1146}
1147
1148#ifdef BFD_ASSEMBLER
29b0f896
AM
1149static bfd_reloc_code_real_type reloc
1150 PARAMS ((int, int, int, bfd_reloc_code_real_type));
252b5132
RH
1151
1152static bfd_reloc_code_real_type
3e73aa7c 1153reloc (size, pcrel, sign, other)
252b5132
RH
1154 int size;
1155 int pcrel;
3e73aa7c 1156 int sign;
252b5132
RH
1157 bfd_reloc_code_real_type other;
1158{
47926f60
KH
1159 if (other != NO_RELOC)
1160 return other;
252b5132
RH
1161
1162 if (pcrel)
1163 {
3e73aa7c 1164 if (!sign)
e5cb08ac 1165 as_bad (_("There are no unsigned pc-relative relocations"));
252b5132
RH
1166 switch (size)
1167 {
1168 case 1: return BFD_RELOC_8_PCREL;
1169 case 2: return BFD_RELOC_16_PCREL;
1170 case 4: return BFD_RELOC_32_PCREL;
1171 }
d0b47220 1172 as_bad (_("can not do %d byte pc-relative relocation"), size);
252b5132
RH
1173 }
1174 else
1175 {
3e73aa7c 1176 if (sign)
e5cb08ac 1177 switch (size)
3e73aa7c
JH
1178 {
1179 case 4: return BFD_RELOC_X86_64_32S;
1180 }
1181 else
1182 switch (size)
1183 {
1184 case 1: return BFD_RELOC_8;
1185 case 2: return BFD_RELOC_16;
1186 case 4: return BFD_RELOC_32;
1187 case 8: return BFD_RELOC_64;
1188 }
1189 as_bad (_("can not do %s %d byte relocation"),
1190 sign ? "signed" : "unsigned", size);
252b5132
RH
1191 }
1192
bfb32b52 1193 abort ();
252b5132
RH
1194 return BFD_RELOC_NONE;
1195}
1196
47926f60
KH
1197/* Here we decide which fixups can be adjusted to make them relative to
1198 the beginning of the section instead of the symbol. Basically we need
1199 to make sure that the dynamic relocations are done correctly, so in
1200 some cases we force the original symbol to be used. */
1201
252b5132 1202int
c0c949c7 1203tc_i386_fix_adjustable (fixP)
47926f60 1204 fixS *fixP;
252b5132 1205{
6d249963 1206#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
79d292aa
ILT
1207 /* Prevent all adjustments to global symbols, or else dynamic
1208 linking will not work correctly. */
b98ef147 1209 if (S_IS_EXTERNAL (fixP->fx_addsy)
3bf057fa
AS
1210 || S_IS_WEAK (fixP->fx_addsy)
1211 /* Don't adjust pc-relative references to merge sections in 64-bit
1212 mode. */
1213 || (use_rela_relocations
1214 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
1215 && fixP->fx_pcrel))
252b5132
RH
1216 return 0;
1217#endif
ce8a8b2f 1218 /* adjust_reloc_syms doesn't know about the GOT. */
252b5132
RH
1219 if (fixP->fx_r_type == BFD_RELOC_386_GOTOFF
1220 || fixP->fx_r_type == BFD_RELOC_386_PLT32
1221 || fixP->fx_r_type == BFD_RELOC_386_GOT32
3e73aa7c
JH
1222 || fixP->fx_r_type == BFD_RELOC_X86_64_PLT32
1223 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 1224 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
252b5132
RH
1225 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
1226 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
1227 return 0;
1228 return 1;
1229}
1230#else
ec56dfb4
L
1231#define reloc(SIZE,PCREL,SIGN,OTHER) 0
1232#define BFD_RELOC_16 0
1233#define BFD_RELOC_32 0
1234#define BFD_RELOC_16_PCREL 0
1235#define BFD_RELOC_32_PCREL 0
1236#define BFD_RELOC_386_PLT32 0
1237#define BFD_RELOC_386_GOT32 0
1238#define BFD_RELOC_386_GOTOFF 0
1239#define BFD_RELOC_X86_64_PLT32 0
1240#define BFD_RELOC_X86_64_GOT32 0
1241#define BFD_RELOC_X86_64_GOTPCREL 0
252b5132
RH
1242#endif
1243
29b0f896 1244static int intel_float_operand PARAMS ((const char *mnemonic));
b4cac588
AM
1245
1246static int
252b5132 1247intel_float_operand (mnemonic)
29b0f896 1248 const char *mnemonic;
252b5132 1249{
47926f60 1250 if (mnemonic[0] == 'f' && mnemonic[1] == 'i')
cc5ca5ce 1251 return 2;
252b5132
RH
1252
1253 if (mnemonic[0] == 'f')
1254 return 1;
1255
1256 return 0;
1257}
1258
1259/* This is the guts of the machine-dependent assembler. LINE points to a
1260 machine dependent instruction. This function is supposed to emit
1261 the frags/bytes it assembles to. */
1262
1263void
1264md_assemble (line)
1265 char *line;
1266{
252b5132 1267 int j;
252b5132
RH
1268 char mnemonic[MAX_MNEM_SIZE];
1269
47926f60 1270 /* Initialize globals. */
252b5132
RH
1271 memset (&i, '\0', sizeof (i));
1272 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 1273 i.reloc[j] = NO_RELOC;
252b5132
RH
1274 memset (disp_expressions, '\0', sizeof (disp_expressions));
1275 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 1276 save_stack_p = save_stack;
252b5132
RH
1277
1278 /* First parse an instruction mnemonic & call i386_operand for the operands.
1279 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 1280 start of a (possibly prefixed) mnemonic. */
252b5132 1281
29b0f896
AM
1282 line = parse_insn (line, mnemonic);
1283 if (line == NULL)
1284 return;
252b5132 1285
29b0f896
AM
1286 line = parse_operands (line, mnemonic);
1287 if (line == NULL)
1288 return;
252b5132 1289
29b0f896
AM
1290 /* Now we've parsed the mnemonic into a set of templates, and have the
1291 operands at hand. */
1292
1293 /* All intel opcodes have reversed operands except for "bound" and
1294 "enter". We also don't reverse intersegment "jmp" and "call"
1295 instructions with 2 immediate operands so that the immediate segment
1296 precedes the offset, as it does when in AT&T mode. "enter" and the
1297 intersegment "jmp" and "call" instructions are the only ones that
1298 have two immediate operands. */
1299 if (intel_syntax && i.operands > 1
1300 && (strcmp (mnemonic, "bound") != 0)
1301 && !((i.types[0] & Imm) && (i.types[1] & Imm)))
1302 swap_operands ();
1303
1304 if (i.imm_operands)
1305 optimize_imm ();
1306
1307 if (i.disp_operands)
1308 optimize_disp ();
1309
1310 /* Next, we find a template that matches the given insn,
1311 making sure the overlap of the given operands types is consistent
1312 with the template operand types. */
252b5132 1313
29b0f896
AM
1314 if (!match_template ())
1315 return;
252b5132 1316
29b0f896
AM
1317 /* Undo SYSV386_COMPAT brokenness when in Intel mode. See i386.h */
1318 if (SYSV386_COMPAT
1319 && intel_syntax
1320 && (i.tm.base_opcode & 0xfffffde0) == 0xdce0)
1321 i.tm.base_opcode ^= FloatR;
24eab124 1322
29b0f896
AM
1323 if (i.tm.opcode_modifier & FWait)
1324 if (!add_prefix (FWAIT_OPCODE))
1325 return;
252b5132 1326
29b0f896
AM
1327 /* Check string instruction segment overrides. */
1328 if ((i.tm.opcode_modifier & IsString) != 0 && i.mem_operands != 0)
1329 {
1330 if (!check_string ())
5dd0794d 1331 return;
29b0f896 1332 }
5dd0794d 1333
29b0f896
AM
1334 if (!process_suffix ())
1335 return;
e413e4e9 1336
29b0f896
AM
1337 /* Make still unresolved immediate matches conform to size of immediate
1338 given in i.suffix. */
1339 if (!finalize_imm ())
1340 return;
252b5132 1341
29b0f896
AM
1342 if (i.types[0] & Imm1)
1343 i.imm_operands = 0; /* kludge for shift insns. */
1344 if (i.types[0] & ImplicitRegister)
1345 i.reg_operands--;
1346 if (i.types[1] & ImplicitRegister)
1347 i.reg_operands--;
1348 if (i.types[2] & ImplicitRegister)
1349 i.reg_operands--;
252b5132 1350
29b0f896
AM
1351 if (i.tm.opcode_modifier & ImmExt)
1352 {
1353 /* These AMD 3DNow! and Intel Katmai New Instructions have an
1354 opcode suffix which is coded in the same place as an 8-bit
1355 immediate field would be. Here we fake an 8-bit immediate
1356 operand from the opcode suffix stored in tm.extension_opcode. */
252b5132 1357
29b0f896 1358 expressionS *exp;
252b5132 1359
29b0f896 1360 assert (i.imm_operands == 0 && i.operands <= 2 && 2 < MAX_OPERANDS);
252b5132 1361
29b0f896
AM
1362 exp = &im_expressions[i.imm_operands++];
1363 i.op[i.operands].imms = exp;
1364 i.types[i.operands++] = Imm8;
1365 exp->X_op = O_constant;
1366 exp->X_add_number = i.tm.extension_opcode;
1367 i.tm.extension_opcode = None;
1368 }
252b5132 1369
29b0f896
AM
1370 /* For insns with operands there are more diddles to do to the opcode. */
1371 if (i.operands)
1372 {
1373 if (!process_operands ())
1374 return;
1375 }
1376 else if (!quiet_warnings && (i.tm.opcode_modifier & Ugh) != 0)
1377 {
1378 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
1379 as_warn (_("translating to `%sp'"), i.tm.name);
1380 }
252b5132 1381
29b0f896
AM
1382 /* Handle conversion of 'int $3' --> special int3 insn. */
1383 if (i.tm.base_opcode == INT_OPCODE && i.op[0].imms->X_add_number == 3)
1384 {
1385 i.tm.base_opcode = INT3_OPCODE;
1386 i.imm_operands = 0;
1387 }
252b5132 1388
29b0f896
AM
1389 if ((i.tm.opcode_modifier & (Jump | JumpByte | JumpDword))
1390 && i.op[0].disps->X_op == O_constant)
1391 {
1392 /* Convert "jmp constant" (and "call constant") to a jump (call) to
1393 the absolute address given by the constant. Since ix86 jumps and
1394 calls are pc relative, we need to generate a reloc. */
1395 i.op[0].disps->X_add_symbol = &abs_symbol;
1396 i.op[0].disps->X_op = O_symbol;
1397 }
252b5132 1398
29b0f896
AM
1399 if ((i.tm.opcode_modifier & Rex64) != 0)
1400 i.rex |= REX_MODE64;
252b5132 1401
29b0f896
AM
1402 /* For 8 bit registers we need an empty rex prefix. Also if the
1403 instruction already has a prefix, we need to convert old
1404 registers to new ones. */
773f551c 1405
29b0f896
AM
1406 if (((i.types[0] & Reg8) != 0
1407 && (i.op[0].regs->reg_flags & RegRex64) != 0)
1408 || ((i.types[1] & Reg8) != 0
1409 && (i.op[1].regs->reg_flags & RegRex64) != 0)
1410 || (((i.types[0] & Reg8) != 0 || (i.types[1] & Reg8) != 0)
1411 && i.rex != 0))
1412 {
1413 int x;
726c5dcd 1414
29b0f896
AM
1415 i.rex |= REX_OPCODE;
1416 for (x = 0; x < 2; x++)
1417 {
1418 /* Look for 8 bit operand that uses old registers. */
1419 if ((i.types[x] & Reg8) != 0
1420 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 1421 {
29b0f896
AM
1422 /* In case it is "hi" register, give up. */
1423 if (i.op[x].regs->reg_num > 3)
1424 as_bad (_("can't encode register '%%%s' in an instruction requiring REX prefix.\n"),
1425 i.op[x].regs->reg_name);
773f551c 1426
29b0f896
AM
1427 /* Otherwise it is equivalent to the extended register.
1428 Since the encoding doesn't change this is merely
1429 cosmetic cleanup for debug output. */
1430
1431 i.op[x].regs = i.op[x].regs + 8;
773f551c 1432 }
29b0f896
AM
1433 }
1434 }
773f551c 1435
29b0f896
AM
1436 if (i.rex != 0)
1437 add_prefix (REX_OPCODE | i.rex);
1438
1439 /* We are ready to output the insn. */
1440 output_insn ();
1441}
1442
1443static char *
1444parse_insn (line, mnemonic)
1445 char *line;
1446 char *mnemonic;
1447{
1448 char *l = line;
1449 char *token_start = l;
1450 char *mnem_p;
1451
1452 /* Non-zero if we found a prefix only acceptable with string insns. */
1453 const char *expecting_string_instruction = NULL;
45288df1 1454
29b0f896
AM
1455 while (1)
1456 {
1457 mnem_p = mnemonic;
1458 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
1459 {
1460 mnem_p++;
1461 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 1462 {
29b0f896
AM
1463 as_bad (_("no such instruction: `%s'"), token_start);
1464 return NULL;
1465 }
1466 l++;
1467 }
1468 if (!is_space_char (*l)
1469 && *l != END_OF_INSN
1470 && *l != PREFIX_SEPARATOR
1471 && *l != ',')
1472 {
1473 as_bad (_("invalid character %s in mnemonic"),
1474 output_invalid (*l));
1475 return NULL;
1476 }
1477 if (token_start == l)
1478 {
1479 if (*l == PREFIX_SEPARATOR)
1480 as_bad (_("expecting prefix; got nothing"));
1481 else
1482 as_bad (_("expecting mnemonic; got nothing"));
1483 return NULL;
1484 }
45288df1 1485
29b0f896
AM
1486 /* Look up instruction (or prefix) via hash table. */
1487 current_templates = hash_find (op_hash, mnemonic);
47926f60 1488
29b0f896
AM
1489 if (*l != END_OF_INSN
1490 && (!is_space_char (*l) || l[1] != END_OF_INSN)
1491 && current_templates
1492 && (current_templates->start->opcode_modifier & IsPrefix))
1493 {
1494 /* If we are in 16-bit mode, do not allow addr16 or data16.
1495 Similarly, in 32-bit mode, do not allow addr32 or data32. */
1496 if ((current_templates->start->opcode_modifier & (Size16 | Size32))
1497 && flag_code != CODE_64BIT
1498 && (((current_templates->start->opcode_modifier & Size32) != 0)
1499 ^ (flag_code == CODE_16BIT)))
1500 {
1501 as_bad (_("redundant %s prefix"),
1502 current_templates->start->name);
1503 return NULL;
45288df1 1504 }
29b0f896
AM
1505 /* Add prefix, checking for repeated prefixes. */
1506 switch (add_prefix (current_templates->start->base_opcode))
1507 {
1508 case 0:
1509 return NULL;
1510 case 2:
1511 expecting_string_instruction = current_templates->start->name;
1512 break;
1513 }
1514 /* Skip past PREFIX_SEPARATOR and reset token_start. */
1515 token_start = ++l;
1516 }
1517 else
1518 break;
1519 }
45288df1 1520
29b0f896
AM
1521 if (!current_templates)
1522 {
1523 /* See if we can get a match by trimming off a suffix. */
1524 switch (mnem_p[-1])
1525 {
1526 case WORD_MNEM_SUFFIX:
1527 case BYTE_MNEM_SUFFIX:
1528 case QWORD_MNEM_SUFFIX:
1529 i.suffix = mnem_p[-1];
1530 mnem_p[-1] = '\0';
1531 current_templates = hash_find (op_hash, mnemonic);
1532 break;
1533 case SHORT_MNEM_SUFFIX:
1534 case LONG_MNEM_SUFFIX:
1535 if (!intel_syntax)
1536 {
1537 i.suffix = mnem_p[-1];
1538 mnem_p[-1] = '\0';
1539 current_templates = hash_find (op_hash, mnemonic);
1540 }
1541 break;
252b5132 1542
29b0f896
AM
1543 /* Intel Syntax. */
1544 case 'd':
1545 if (intel_syntax)
1546 {
1547 if (intel_float_operand (mnemonic))
1548 i.suffix = SHORT_MNEM_SUFFIX;
1549 else
1550 i.suffix = LONG_MNEM_SUFFIX;
1551 mnem_p[-1] = '\0';
1552 current_templates = hash_find (op_hash, mnemonic);
1553 }
1554 break;
1555 }
1556 if (!current_templates)
1557 {
1558 as_bad (_("no such instruction: `%s'"), token_start);
1559 return NULL;
1560 }
1561 }
252b5132 1562
29b0f896
AM
1563 if (current_templates->start->opcode_modifier & (Jump | JumpByte))
1564 {
1565 /* Check for a branch hint. We allow ",pt" and ",pn" for
1566 predict taken and predict not taken respectively.
1567 I'm not sure that branch hints actually do anything on loop
1568 and jcxz insns (JumpByte) for current Pentium4 chips. They
1569 may work in the future and it doesn't hurt to accept them
1570 now. */
1571 if (l[0] == ',' && l[1] == 'p')
1572 {
1573 if (l[2] == 't')
1574 {
1575 if (!add_prefix (DS_PREFIX_OPCODE))
1576 return NULL;
1577 l += 3;
1578 }
1579 else if (l[2] == 'n')
1580 {
1581 if (!add_prefix (CS_PREFIX_OPCODE))
1582 return NULL;
1583 l += 3;
1584 }
1585 }
1586 }
1587 /* Any other comma loses. */
1588 if (*l == ',')
1589 {
1590 as_bad (_("invalid character %s in mnemonic"),
1591 output_invalid (*l));
1592 return NULL;
1593 }
252b5132 1594
29b0f896
AM
1595 /* Check if instruction is supported on specified architecture. */
1596 if ((current_templates->start->cpu_flags & ~(Cpu64 | CpuNo64))
1597 & ~(cpu_arch_flags & ~(Cpu64 | CpuNo64)))
1598 {
1599 as_warn (_("`%s' is not supported on `%s'"),
1600 current_templates->start->name, cpu_arch_name);
1601 }
1602 else if ((Cpu386 & ~cpu_arch_flags) && (flag_code != CODE_16BIT))
1603 {
1604 as_warn (_("use .code16 to ensure correct addressing mode"));
1605 }
252b5132 1606
29b0f896
AM
1607 /* Check for rep/repne without a string instruction. */
1608 if (expecting_string_instruction
1609 && !(current_templates->start->opcode_modifier & IsString))
1610 {
1611 as_bad (_("expecting string instruction after `%s'"),
1612 expecting_string_instruction);
1613 return NULL;
1614 }
252b5132 1615
29b0f896
AM
1616 return l;
1617}
252b5132 1618
29b0f896
AM
1619static char *
1620parse_operands (l, mnemonic)
1621 char *l;
1622 const char *mnemonic;
1623{
1624 char *token_start;
3138f287 1625
29b0f896
AM
1626 /* 1 if operand is pending after ','. */
1627 unsigned int expecting_operand = 0;
252b5132 1628
29b0f896
AM
1629 /* Non-zero if operand parens not balanced. */
1630 unsigned int paren_not_balanced;
1631
1632 while (*l != END_OF_INSN)
1633 {
1634 /* Skip optional white space before operand. */
1635 if (is_space_char (*l))
1636 ++l;
1637 if (!is_operand_char (*l) && *l != END_OF_INSN)
1638 {
1639 as_bad (_("invalid character %s before operand %d"),
1640 output_invalid (*l),
1641 i.operands + 1);
1642 return NULL;
1643 }
1644 token_start = l; /* after white space */
1645 paren_not_balanced = 0;
1646 while (paren_not_balanced || *l != ',')
1647 {
1648 if (*l == END_OF_INSN)
1649 {
1650 if (paren_not_balanced)
1651 {
1652 if (!intel_syntax)
1653 as_bad (_("unbalanced parenthesis in operand %d."),
1654 i.operands + 1);
1655 else
1656 as_bad (_("unbalanced brackets in operand %d."),
1657 i.operands + 1);
1658 return NULL;
1659 }
1660 else
1661 break; /* we are done */
1662 }
1663 else if (!is_operand_char (*l) && !is_space_char (*l))
1664 {
1665 as_bad (_("invalid character %s in operand %d"),
1666 output_invalid (*l),
1667 i.operands + 1);
1668 return NULL;
1669 }
1670 if (!intel_syntax)
1671 {
1672 if (*l == '(')
1673 ++paren_not_balanced;
1674 if (*l == ')')
1675 --paren_not_balanced;
1676 }
1677 else
1678 {
1679 if (*l == '[')
1680 ++paren_not_balanced;
1681 if (*l == ']')
1682 --paren_not_balanced;
1683 }
1684 l++;
1685 }
1686 if (l != token_start)
1687 { /* Yes, we've read in another operand. */
1688 unsigned int operand_ok;
1689 this_operand = i.operands++;
1690 if (i.operands > MAX_OPERANDS)
1691 {
1692 as_bad (_("spurious operands; (%d operands/instruction max)"),
1693 MAX_OPERANDS);
1694 return NULL;
1695 }
1696 /* Now parse operand adding info to 'i' as we go along. */
1697 END_STRING_AND_SAVE (l);
1698
1699 if (intel_syntax)
1700 operand_ok =
1701 i386_intel_operand (token_start,
1702 intel_float_operand (mnemonic));
1703 else
1704 operand_ok = i386_operand (token_start);
1705
1706 RESTORE_END_STRING (l);
1707 if (!operand_ok)
1708 return NULL;
1709 }
1710 else
1711 {
1712 if (expecting_operand)
1713 {
1714 expecting_operand_after_comma:
1715 as_bad (_("expecting operand after ','; got nothing"));
1716 return NULL;
1717 }
1718 if (*l == ',')
1719 {
1720 as_bad (_("expecting operand before ','; got nothing"));
1721 return NULL;
1722 }
1723 }
7f3f1ea2 1724
29b0f896
AM
1725 /* Now *l must be either ',' or END_OF_INSN. */
1726 if (*l == ',')
1727 {
1728 if (*++l == END_OF_INSN)
1729 {
1730 /* Just skip it, if it's \n complain. */
1731 goto expecting_operand_after_comma;
1732 }
1733 expecting_operand = 1;
1734 }
1735 }
1736 return l;
1737}
7f3f1ea2 1738
29b0f896
AM
1739static void
1740swap_operands ()
1741{
1742 union i386_op temp_op;
1743 unsigned int temp_type;
1744 RELOC_ENUM temp_reloc;
1745 int xchg1 = 0;
1746 int xchg2 = 0;
252b5132 1747
29b0f896
AM
1748 if (i.operands == 2)
1749 {
1750 xchg1 = 0;
1751 xchg2 = 1;
1752 }
1753 else if (i.operands == 3)
1754 {
1755 xchg1 = 0;
1756 xchg2 = 2;
1757 }
1758 temp_type = i.types[xchg2];
1759 i.types[xchg2] = i.types[xchg1];
1760 i.types[xchg1] = temp_type;
1761 temp_op = i.op[xchg2];
1762 i.op[xchg2] = i.op[xchg1];
1763 i.op[xchg1] = temp_op;
1764 temp_reloc = i.reloc[xchg2];
1765 i.reloc[xchg2] = i.reloc[xchg1];
1766 i.reloc[xchg1] = temp_reloc;
1767
1768 if (i.mem_operands == 2)
1769 {
1770 const seg_entry *temp_seg;
1771 temp_seg = i.seg[0];
1772 i.seg[0] = i.seg[1];
1773 i.seg[1] = temp_seg;
1774 }
1775}
252b5132 1776
29b0f896
AM
1777/* Try to ensure constant immediates are represented in the smallest
1778 opcode possible. */
1779static void
1780optimize_imm ()
1781{
1782 char guess_suffix = 0;
1783 int op;
252b5132 1784
29b0f896
AM
1785 if (i.suffix)
1786 guess_suffix = i.suffix;
1787 else if (i.reg_operands)
1788 {
1789 /* Figure out a suffix from the last register operand specified.
1790 We can't do this properly yet, ie. excluding InOutPortReg,
1791 but the following works for instructions with immediates.
1792 In any case, we can't set i.suffix yet. */
1793 for (op = i.operands; --op >= 0;)
1794 if (i.types[op] & Reg)
252b5132 1795 {
29b0f896
AM
1796 if (i.types[op] & Reg8)
1797 guess_suffix = BYTE_MNEM_SUFFIX;
1798 else if (i.types[op] & Reg16)
1799 guess_suffix = WORD_MNEM_SUFFIX;
1800 else if (i.types[op] & Reg32)
1801 guess_suffix = LONG_MNEM_SUFFIX;
1802 else if (i.types[op] & Reg64)
1803 guess_suffix = QWORD_MNEM_SUFFIX;
1804 break;
252b5132 1805 }
29b0f896
AM
1806 }
1807 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
1808 guess_suffix = WORD_MNEM_SUFFIX;
1809
1810 for (op = i.operands; --op >= 0;)
1811 if (i.types[op] & Imm)
1812 {
1813 switch (i.op[op].imms->X_op)
252b5132 1814 {
29b0f896
AM
1815 case O_constant:
1816 /* If a suffix is given, this operand may be shortened. */
1817 switch (guess_suffix)
252b5132 1818 {
29b0f896
AM
1819 case LONG_MNEM_SUFFIX:
1820 i.types[op] |= Imm32 | Imm64;
1821 break;
1822 case WORD_MNEM_SUFFIX:
1823 i.types[op] |= Imm16 | Imm32S | Imm32 | Imm64;
1824 break;
1825 case BYTE_MNEM_SUFFIX:
1826 i.types[op] |= Imm16 | Imm8 | Imm8S | Imm32S | Imm32 | Imm64;
1827 break;
252b5132 1828 }
252b5132 1829
29b0f896
AM
1830 /* If this operand is at most 16 bits, convert it
1831 to a signed 16 bit number before trying to see
1832 whether it will fit in an even smaller size.
1833 This allows a 16-bit operand such as $0xffe0 to
1834 be recognised as within Imm8S range. */
1835 if ((i.types[op] & Imm16)
1836 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
252b5132 1837 {
29b0f896
AM
1838 i.op[op].imms->X_add_number =
1839 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
1840 }
1841 if ((i.types[op] & Imm32)
1842 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
1843 == 0))
1844 {
1845 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
1846 ^ ((offsetT) 1 << 31))
1847 - ((offsetT) 1 << 31));
1848 }
1849 i.types[op] |= smallest_imm_type (i.op[op].imms->X_add_number);
252b5132 1850
29b0f896
AM
1851 /* We must avoid matching of Imm32 templates when 64bit
1852 only immediate is available. */
1853 if (guess_suffix == QWORD_MNEM_SUFFIX)
1854 i.types[op] &= ~Imm32;
1855 break;
252b5132 1856
29b0f896
AM
1857 case O_absent:
1858 case O_register:
1859 abort ();
1860
1861 /* Symbols and expressions. */
1862 default:
1863 /* Convert symbolic operand to proper sizes for matching. */
1864 switch (guess_suffix)
1865 {
1866 case QWORD_MNEM_SUFFIX:
1867 i.types[op] = Imm64 | Imm32S;
1868 break;
1869 case LONG_MNEM_SUFFIX:
1870 i.types[op] = Imm32 | Imm64;
1871 break;
1872 case WORD_MNEM_SUFFIX:
1873 i.types[op] = Imm16 | Imm32 | Imm64;
1874 break;
1875 break;
1876 case BYTE_MNEM_SUFFIX:
1877 i.types[op] = Imm8 | Imm8S | Imm16 | Imm32S | Imm32;
1878 break;
1879 break;
252b5132 1880 }
29b0f896 1881 break;
252b5132 1882 }
29b0f896
AM
1883 }
1884}
47926f60 1885
29b0f896
AM
1886/* Try to use the smallest displacement type too. */
1887static void
1888optimize_disp ()
1889{
1890 int op;
3e73aa7c 1891
29b0f896
AM
1892 for (op = i.operands; --op >= 0;)
1893 if ((i.types[op] & Disp) && i.op[op].disps->X_op == O_constant)
252b5132 1894 {
29b0f896
AM
1895 offsetT disp = i.op[op].disps->X_add_number;
1896
1897 if (i.types[op] & Disp16)
252b5132 1898 {
29b0f896
AM
1899 /* We know this operand is at most 16 bits, so
1900 convert to a signed 16 bit number before trying
1901 to see whether it will fit in an even smaller
1902 size. */
1903
1904 disp = (((disp & 0xffff) ^ 0x8000) - 0x8000);
252b5132 1905 }
29b0f896 1906 else if (i.types[op] & Disp32)
252b5132 1907 {
29b0f896
AM
1908 /* We know this operand is at most 32 bits, so convert to a
1909 signed 32 bit number before trying to see whether it will
1910 fit in an even smaller size. */
1911 disp &= (((offsetT) 2 << 31) - 1);
1912 disp = (disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 1913 }
29b0f896 1914 if (flag_code == CODE_64BIT)
252b5132 1915 {
29b0f896
AM
1916 if (fits_in_signed_long (disp))
1917 i.types[op] |= Disp32S;
1918 if (fits_in_unsigned_long (disp))
1919 i.types[op] |= Disp32;
252b5132 1920 }
29b0f896
AM
1921 if ((i.types[op] & (Disp32 | Disp32S | Disp16))
1922 && fits_in_signed_byte (disp))
1923 i.types[op] |= Disp8;
252b5132 1924 }
29b0f896
AM
1925}
1926
1927static int
1928match_template ()
1929{
1930 /* Points to template once we've found it. */
1931 const template *t;
1932 unsigned int overlap0, overlap1, overlap2;
1933 unsigned int found_reverse_match;
1934 int suffix_check;
1935
1936#define MATCH(overlap, given, template) \
1937 ((overlap & ~JumpAbsolute) \
1938 && (((given) & (BaseIndex | JumpAbsolute)) \
1939 == ((overlap) & (BaseIndex | JumpAbsolute))))
1940
1941 /* If given types r0 and r1 are registers they must be of the same type
1942 unless the expected operand type register overlap is null.
1943 Note that Acc in a template matches every size of reg. */
1944#define CONSISTENT_REGISTER_MATCH(m0, g0, t0, m1, g1, t1) \
1945 (((g0) & Reg) == 0 || ((g1) & Reg) == 0 \
1946 || ((g0) & Reg) == ((g1) & Reg) \
1947 || ((((m0) & Acc) ? Reg : (t0)) & (((m1) & Acc) ? Reg : (t1)) & Reg) == 0 )
1948
1949 overlap0 = 0;
1950 overlap1 = 0;
1951 overlap2 = 0;
1952 found_reverse_match = 0;
1953 suffix_check = (i.suffix == BYTE_MNEM_SUFFIX
1954 ? No_bSuf
1955 : (i.suffix == WORD_MNEM_SUFFIX
1956 ? No_wSuf
1957 : (i.suffix == SHORT_MNEM_SUFFIX
1958 ? No_sSuf
1959 : (i.suffix == LONG_MNEM_SUFFIX
1960 ? No_lSuf
1961 : (i.suffix == QWORD_MNEM_SUFFIX
1962 ? No_qSuf
1963 : (i.suffix == LONG_DOUBLE_MNEM_SUFFIX
1964 ? No_xSuf : 0))))));
1965
1966 for (t = current_templates->start;
1967 t < current_templates->end;
1968 t++)
1969 {
1970 /* Must have right number of operands. */
1971 if (i.operands != t->operands)
1972 continue;
1973
1974 /* Check the suffix, except for some instructions in intel mode. */
1975 if ((t->opcode_modifier & suffix_check)
1976 && !(intel_syntax
1977 && (t->opcode_modifier & IgnoreSize))
1978 && !(intel_syntax
1979 && t->base_opcode == 0xd9
1980 && (t->extension_opcode == 5 /* 0xd9,5 "fldcw" */
1981 || t->extension_opcode == 7))) /* 0xd9,7 "f{n}stcw" */
1982 continue;
1983
1984 /* Do not verify operands when there are none. */
1985 else if (!t->operands)
1986 {
1987 if (t->cpu_flags & ~cpu_arch_flags)
1988 continue;
1989 /* We've found a match; break out of loop. */
1990 break;
1991 }
252b5132 1992
29b0f896
AM
1993 overlap0 = i.types[0] & t->operand_types[0];
1994 switch (t->operands)
1995 {
1996 case 1:
1997 if (!MATCH (overlap0, i.types[0], t->operand_types[0]))
1998 continue;
1999 break;
2000 case 2:
2001 case 3:
2002 overlap1 = i.types[1] & t->operand_types[1];
2003 if (!MATCH (overlap0, i.types[0], t->operand_types[0])
2004 || !MATCH (overlap1, i.types[1], t->operand_types[1])
2005 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
2006 t->operand_types[0],
2007 overlap1, i.types[1],
2008 t->operand_types[1]))
2009 {
2010 /* Check if other direction is valid ... */
2011 if ((t->opcode_modifier & (D | FloatD)) == 0)
2012 continue;
2013
2014 /* Try reversing direction of operands. */
2015 overlap0 = i.types[0] & t->operand_types[1];
2016 overlap1 = i.types[1] & t->operand_types[0];
2017 if (!MATCH (overlap0, i.types[0], t->operand_types[1])
2018 || !MATCH (overlap1, i.types[1], t->operand_types[0])
2019 || !CONSISTENT_REGISTER_MATCH (overlap0, i.types[0],
2020 t->operand_types[1],
2021 overlap1, i.types[1],
2022 t->operand_types[0]))
2023 {
2024 /* Does not match either direction. */
2025 continue;
2026 }
2027 /* found_reverse_match holds which of D or FloatDR
2028 we've found. */
2029 found_reverse_match = t->opcode_modifier & (D | FloatDR);
2030 }
2031 /* Found a forward 2 operand match here. */
2032 else if (t->operands == 3)
2033 {
2034 /* Here we make use of the fact that there are no
2035 reverse match 3 operand instructions, and all 3
2036 operand instructions only need to be checked for
2037 register consistency between operands 2 and 3. */
2038 overlap2 = i.types[2] & t->operand_types[2];
2039 if (!MATCH (overlap2, i.types[2], t->operand_types[2])
2040 || !CONSISTENT_REGISTER_MATCH (overlap1, i.types[1],
2041 t->operand_types[1],
2042 overlap2, i.types[2],
2043 t->operand_types[2]))
2044
2045 continue;
2046 }
2047 /* Found either forward/reverse 2 or 3 operand match here:
2048 slip through to break. */
2049 }
2050 if (t->cpu_flags & ~cpu_arch_flags)
2051 {
2052 found_reverse_match = 0;
2053 continue;
2054 }
2055 /* We've found a match; break out of loop. */
2056 break;
2057 }
2058
2059 if (t == current_templates->end)
2060 {
2061 /* We found no match. */
2062 as_bad (_("suffix or operands invalid for `%s'"),
2063 current_templates->start->name);
2064 return 0;
2065 }
252b5132 2066
29b0f896
AM
2067 if (!quiet_warnings)
2068 {
2069 if (!intel_syntax
2070 && ((i.types[0] & JumpAbsolute)
2071 != (t->operand_types[0] & JumpAbsolute)))
2072 {
2073 as_warn (_("indirect %s without `*'"), t->name);
2074 }
2075
2076 if ((t->opcode_modifier & (IsPrefix | IgnoreSize))
2077 == (IsPrefix | IgnoreSize))
2078 {
2079 /* Warn them that a data or address size prefix doesn't
2080 affect assembly of the next line of code. */
2081 as_warn (_("stand-alone `%s' prefix"), t->name);
2082 }
2083 }
2084
2085 /* Copy the template we found. */
2086 i.tm = *t;
2087 if (found_reverse_match)
2088 {
2089 /* If we found a reverse match we must alter the opcode
2090 direction bit. found_reverse_match holds bits to change
2091 (different for int & float insns). */
2092
2093 i.tm.base_opcode ^= found_reverse_match;
2094
2095 i.tm.operand_types[0] = t->operand_types[1];
2096 i.tm.operand_types[1] = t->operand_types[0];
2097 }
2098
2099 return 1;
2100}
2101
2102static int
2103check_string ()
2104{
2105 int mem_op = (i.types[0] & AnyMem) ? 0 : 1;
2106 if ((i.tm.operand_types[mem_op] & EsSeg) != 0)
2107 {
2108 if (i.seg[0] != NULL && i.seg[0] != &es)
2109 {
2110 as_bad (_("`%s' operand %d must use `%%es' segment"),
2111 i.tm.name,
2112 mem_op + 1);
2113 return 0;
2114 }
2115 /* There's only ever one segment override allowed per instruction.
2116 This instruction possibly has a legal segment override on the
2117 second operand, so copy the segment to where non-string
2118 instructions store it, allowing common code. */
2119 i.seg[0] = i.seg[1];
2120 }
2121 else if ((i.tm.operand_types[mem_op + 1] & EsSeg) != 0)
2122 {
2123 if (i.seg[1] != NULL && i.seg[1] != &es)
2124 {
2125 as_bad (_("`%s' operand %d must use `%%es' segment"),
2126 i.tm.name,
2127 mem_op + 2);
2128 return 0;
2129 }
2130 }
2131 return 1;
2132}
2133
2134static int
2135process_suffix ()
2136{
2137 /* If matched instruction specifies an explicit instruction mnemonic
2138 suffix, use it. */
2139 if (i.tm.opcode_modifier & (Size16 | Size32 | Size64))
2140 {
2141 if (i.tm.opcode_modifier & Size16)
2142 i.suffix = WORD_MNEM_SUFFIX;
2143 else if (i.tm.opcode_modifier & Size64)
2144 i.suffix = QWORD_MNEM_SUFFIX;
2145 else
2146 i.suffix = LONG_MNEM_SUFFIX;
2147 }
2148 else if (i.reg_operands)
2149 {
2150 /* If there's no instruction mnemonic suffix we try to invent one
2151 based on register operands. */
2152 if (!i.suffix)
2153 {
2154 /* We take i.suffix from the last register operand specified,
2155 Destination register type is more significant than source
2156 register type. */
2157 int op;
2158 for (op = i.operands; --op >= 0;)
2159 if ((i.types[op] & Reg)
2160 && !(i.tm.operand_types[op] & InOutPortReg))
2161 {
2162 i.suffix = ((i.types[op] & Reg8) ? BYTE_MNEM_SUFFIX :
2163 (i.types[op] & Reg16) ? WORD_MNEM_SUFFIX :
2164 (i.types[op] & Reg64) ? QWORD_MNEM_SUFFIX :
2165 LONG_MNEM_SUFFIX);
2166 break;
2167 }
2168 }
2169 else if (i.suffix == BYTE_MNEM_SUFFIX)
2170 {
2171 if (!check_byte_reg ())
2172 return 0;
2173 }
2174 else if (i.suffix == LONG_MNEM_SUFFIX)
2175 {
2176 if (!check_long_reg ())
2177 return 0;
2178 }
2179 else if (i.suffix == QWORD_MNEM_SUFFIX)
2180 {
2181 if (!check_qword_reg ())
2182 return 0;
2183 }
2184 else if (i.suffix == WORD_MNEM_SUFFIX)
2185 {
2186 if (!check_word_reg ())
2187 return 0;
2188 }
2189 else if (intel_syntax && (i.tm.opcode_modifier & IgnoreSize))
2190 /* Do nothing if the instruction is going to ignore the prefix. */
2191 ;
2192 else
2193 abort ();
2194 }
2195 else if ((i.tm.opcode_modifier & DefaultSize) && !i.suffix)
2196 {
2197 i.suffix = stackop_size;
2198 }
252b5132 2199
29b0f896
AM
2200 /* Change the opcode based on the operand size given by i.suffix;
2201 We need not change things for byte insns. */
252b5132 2202
29b0f896
AM
2203 if (!i.suffix && (i.tm.opcode_modifier & W))
2204 {
2205 as_bad (_("no instruction mnemonic suffix given and no register operands; can't size instruction"));
2206 return 0;
2207 }
252b5132 2208
29b0f896
AM
2209 /* For movzx and movsx, need to check the register type. */
2210 if (intel_syntax
2211 && (i.tm.base_opcode == 0xfb6 || i.tm.base_opcode == 0xfbe))
2212 if (i.suffix && i.suffix == BYTE_MNEM_SUFFIX)
252b5132 2213 {
29b0f896
AM
2214 unsigned int prefix = DATA_PREFIX_OPCODE;
2215
2216 if ((i.op[1].regs->reg_type & Reg16) != 0)
2217 if (!add_prefix (prefix))
2218 return 0;
252b5132
RH
2219 }
2220
29b0f896
AM
2221 if (i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
2222 {
2223 /* It's not a byte, select word/dword operation. */
2224 if (i.tm.opcode_modifier & W)
2225 {
2226 if (i.tm.opcode_modifier & ShortForm)
2227 i.tm.base_opcode |= 8;
2228 else
2229 i.tm.base_opcode |= 1;
2230 }
2231 /* Now select between word & dword operations via the operand
2232 size prefix, except for instructions that will ignore this
2233 prefix anyway. */
2234 if (i.suffix != QWORD_MNEM_SUFFIX
2235 && (i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
2236 && !(i.tm.opcode_modifier & IgnoreSize))
24eab124
AM
2237 {
2238 unsigned int prefix = DATA_PREFIX_OPCODE;
29b0f896
AM
2239 if (i.tm.opcode_modifier & JumpByte) /* jcxz, loop */
2240 prefix = ADDR_PREFIX_OPCODE;
252b5132 2241
29b0f896
AM
2242 if (!add_prefix (prefix))
2243 return 0;
24eab124 2244 }
252b5132 2245
29b0f896
AM
2246 if (i.suffix != QWORD_MNEM_SUFFIX && (flag_code == CODE_64BIT)
2247 && !(i.tm.opcode_modifier & IgnoreSize)
2248 && (i.tm.opcode_modifier & JumpByte))
2249 {
2250 if (!add_prefix (ADDR_PREFIX_OPCODE))
2251 return 0;
2252 }
252b5132 2253
29b0f896
AM
2254 /* Set mode64 for an operand. */
2255 if (i.suffix == QWORD_MNEM_SUFFIX
2256 && (i.tm.opcode_modifier & NoRex64) == 0)
2257 {
2258 i.rex |= REX_MODE64;
2259 if (flag_code < CODE_64BIT)
2260 {
2261 as_bad (_("64bit operations available only in 64bit modes."));
2262 return 0;
2263 }
2264 }
3e73aa7c 2265
29b0f896
AM
2266 /* Size floating point instruction. */
2267 if (i.suffix == LONG_MNEM_SUFFIX)
2268 {
2269 if (i.tm.opcode_modifier & FloatMF)
2270 i.tm.base_opcode ^= 4;
2271 }
2272 }
7ecd2f8b 2273
29b0f896
AM
2274 return 1;
2275}
3e73aa7c 2276
29b0f896
AM
2277static int
2278check_byte_reg ()
2279{
2280 int op;
2281 for (op = i.operands; --op >= 0;)
2282 {
2283 /* If this is an eight bit register, it's OK. If it's the 16 or
2284 32 bit version of an eight bit register, we will just use the
2285 low portion, and that's OK too. */
2286 if (i.types[op] & Reg8)
2287 continue;
2288
2289 /* movzx and movsx should not generate this warning. */
2290 if (intel_syntax
2291 && (i.tm.base_opcode == 0xfb7
2292 || i.tm.base_opcode == 0xfb6
2293 || i.tm.base_opcode == 0x63
2294 || i.tm.base_opcode == 0xfbe
2295 || i.tm.base_opcode == 0xfbf))
2296 continue;
2297
2298 if ((i.types[op] & WordReg) && i.op[op].regs->reg_num < 4
2299#if 0
2300 /* Check that the template allows eight bit regs. This
2301 kills insns such as `orb $1,%edx', which maybe should be
2302 allowed. */
2303 && (i.tm.operand_types[op] & (Reg8 | InOutPortReg))
2304#endif
2305 )
2306 {
2307 /* Prohibit these changes in the 64bit mode, since the
2308 lowering is more complicated. */
2309 if (flag_code == CODE_64BIT
2310 && (i.tm.operand_types[op] & InOutPortReg) == 0)
2311 {
2312 as_bad (_("Incorrect register `%%%s' used with`%c' suffix"),
2313 i.op[op].regs->reg_name,
2314 i.suffix);
2315 return 0;
2316 }
2317#if REGISTER_WARNINGS
2318 if (!quiet_warnings
2319 && (i.tm.operand_types[op] & InOutPortReg) == 0)
2320 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
2321 (i.op[op].regs + (i.types[op] & Reg16
2322 ? REGNAM_AL - REGNAM_AX
2323 : REGNAM_AL - REGNAM_EAX))->reg_name,
2324 i.op[op].regs->reg_name,
2325 i.suffix);
2326#endif
2327 continue;
2328 }
2329 /* Any other register is bad. */
2330 if (i.types[op] & (Reg | RegMMX | RegXMM
2331 | SReg2 | SReg3
2332 | Control | Debug | Test
2333 | FloatReg | FloatAcc))
2334 {
2335 as_bad (_("`%%%s' not allowed with `%s%c'"),
2336 i.op[op].regs->reg_name,
2337 i.tm.name,
2338 i.suffix);
2339 return 0;
2340 }
2341 }
2342 return 1;
2343}
2344
2345static int
2346check_long_reg ()
2347{
2348 int op;
2349
2350 for (op = i.operands; --op >= 0;)
2351 /* Reject eight bit registers, except where the template requires
2352 them. (eg. movzb) */
2353 if ((i.types[op] & Reg8) != 0
2354 && (i.tm.operand_types[op] & (Reg16 | Reg32 | Acc)) != 0)
2355 {
2356 as_bad (_("`%%%s' not allowed with `%s%c'"),
2357 i.op[op].regs->reg_name,
2358 i.tm.name,
2359 i.suffix);
2360 return 0;
2361 }
2362 /* Warn if the e prefix on a general reg is missing. */
2363 else if ((!quiet_warnings || flag_code == CODE_64BIT)
2364 && (i.types[op] & Reg16) != 0
2365 && (i.tm.operand_types[op] & (Reg32 | Acc)) != 0)
2366 {
2367 /* Prohibit these changes in the 64bit mode, since the
2368 lowering is more complicated. */
2369 if (flag_code == CODE_64BIT)
252b5132 2370 {
29b0f896
AM
2371 as_bad (_("Incorrect register `%%%s' used with`%c' suffix"),
2372 i.op[op].regs->reg_name,
2373 i.suffix);
2374 return 0;
252b5132 2375 }
29b0f896
AM
2376#if REGISTER_WARNINGS
2377 else
2378 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
2379 (i.op[op].regs + REGNAM_EAX - REGNAM_AX)->reg_name,
2380 i.op[op].regs->reg_name,
2381 i.suffix);
2382#endif
252b5132 2383 }
29b0f896
AM
2384 /* Warn if the r prefix on a general reg is missing. */
2385 else if ((i.types[op] & Reg64) != 0
2386 && (i.tm.operand_types[op] & (Reg32 | Acc)) != 0)
252b5132 2387 {
29b0f896
AM
2388 as_bad (_("Incorrect register `%%%s' used with`%c' suffix"),
2389 i.op[op].regs->reg_name,
2390 i.suffix);
2391 return 0;
2392 }
2393 return 1;
2394}
252b5132 2395
29b0f896
AM
2396static int
2397check_qword_reg ()
2398{
2399 int op;
252b5132 2400
29b0f896
AM
2401 for (op = i.operands; --op >= 0; )
2402 /* Reject eight bit registers, except where the template requires
2403 them. (eg. movzb) */
2404 if ((i.types[op] & Reg8) != 0
2405 && (i.tm.operand_types[op] & (Reg16 | Reg32 | Acc)) != 0)
2406 {
2407 as_bad (_("`%%%s' not allowed with `%s%c'"),
2408 i.op[op].regs->reg_name,
2409 i.tm.name,
2410 i.suffix);
2411 return 0;
2412 }
2413 /* Warn if the e prefix on a general reg is missing. */
2414 else if (((i.types[op] & Reg16) != 0
2415 || (i.types[op] & Reg32) != 0)
2416 && (i.tm.operand_types[op] & (Reg32 | Acc)) != 0)
2417 {
2418 /* Prohibit these changes in the 64bit mode, since the
2419 lowering is more complicated. */
2420 as_bad (_("Incorrect register `%%%s' used with`%c' suffix"),
2421 i.op[op].regs->reg_name,
2422 i.suffix);
2423 return 0;
252b5132 2424 }
29b0f896
AM
2425 return 1;
2426}
252b5132 2427
29b0f896
AM
2428static int
2429check_word_reg ()
2430{
2431 int op;
2432 for (op = i.operands; --op >= 0;)
2433 /* Reject eight bit registers, except where the template requires
2434 them. (eg. movzb) */
2435 if ((i.types[op] & Reg8) != 0
2436 && (i.tm.operand_types[op] & (Reg16 | Reg32 | Acc)) != 0)
2437 {
2438 as_bad (_("`%%%s' not allowed with `%s%c'"),
2439 i.op[op].regs->reg_name,
2440 i.tm.name,
2441 i.suffix);
2442 return 0;
2443 }
2444 /* Warn if the e prefix on a general reg is present. */
2445 else if ((!quiet_warnings || flag_code == CODE_64BIT)
2446 && (i.types[op] & Reg32) != 0
2447 && (i.tm.operand_types[op] & (Reg16 | Acc)) != 0)
252b5132 2448 {
29b0f896
AM
2449 /* Prohibit these changes in the 64bit mode, since the
2450 lowering is more complicated. */
2451 if (flag_code == CODE_64BIT)
252b5132 2452 {
29b0f896
AM
2453 as_bad (_("Incorrect register `%%%s' used with`%c' suffix"),
2454 i.op[op].regs->reg_name,
2455 i.suffix);
2456 return 0;
252b5132 2457 }
29b0f896
AM
2458 else
2459#if REGISTER_WARNINGS
2460 as_warn (_("using `%%%s' instead of `%%%s' due to `%c' suffix"),
2461 (i.op[op].regs + REGNAM_AX - REGNAM_EAX)->reg_name,
2462 i.op[op].regs->reg_name,
2463 i.suffix);
2464#endif
2465 }
2466 return 1;
2467}
252b5132 2468
29b0f896
AM
2469static int
2470finalize_imm ()
2471{
2472 unsigned int overlap0, overlap1, overlap2;
2473
2474 overlap0 = i.types[0] & i.tm.operand_types[0];
2475 if ((overlap0 & (Imm8 | Imm8S | Imm16 | Imm32 | Imm32S))
2476 && overlap0 != Imm8 && overlap0 != Imm8S
2477 && overlap0 != Imm16 && overlap0 != Imm32S
2478 && overlap0 != Imm32 && overlap0 != Imm64)
2479 {
2480 if (i.suffix)
2481 {
2482 overlap0 &= (i.suffix == BYTE_MNEM_SUFFIX
2483 ? Imm8 | Imm8S
2484 : (i.suffix == WORD_MNEM_SUFFIX
2485 ? Imm16
2486 : (i.suffix == QWORD_MNEM_SUFFIX
2487 ? Imm64 | Imm32S
2488 : Imm32)));
2489 }
2490 else if (overlap0 == (Imm16 | Imm32S | Imm32)
2491 || overlap0 == (Imm16 | Imm32)
2492 || overlap0 == (Imm16 | Imm32S))
2493 {
2494 overlap0 = ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0)
2495 ? Imm16 : Imm32S);
2496 }
2497 if (overlap0 != Imm8 && overlap0 != Imm8S
2498 && overlap0 != Imm16 && overlap0 != Imm32S
2499 && overlap0 != Imm32 && overlap0 != Imm64)
2500 {
2501 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size"));
2502 return 0;
2503 }
2504 }
2505 i.types[0] = overlap0;
2506
2507 overlap1 = i.types[1] & i.tm.operand_types[1];
2508 if ((overlap1 & (Imm8 | Imm8S | Imm16 | Imm32S | Imm32))
2509 && overlap1 != Imm8 && overlap1 != Imm8S
2510 && overlap1 != Imm16 && overlap1 != Imm32S
2511 && overlap1 != Imm32 && overlap1 != Imm64)
2512 {
2513 if (i.suffix)
2514 {
2515 overlap1 &= (i.suffix == BYTE_MNEM_SUFFIX
2516 ? Imm8 | Imm8S
2517 : (i.suffix == WORD_MNEM_SUFFIX
2518 ? Imm16
2519 : (i.suffix == QWORD_MNEM_SUFFIX
2520 ? Imm64 | Imm32S
2521 : Imm32)));
2522 }
2523 else if (overlap1 == (Imm16 | Imm32 | Imm32S)
2524 || overlap1 == (Imm16 | Imm32)
2525 || overlap1 == (Imm16 | Imm32S))
2526 {
2527 overlap1 = ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0)
2528 ? Imm16 : Imm32S);
2529 }
2530 if (overlap1 != Imm8 && overlap1 != Imm8S
2531 && overlap1 != Imm16 && overlap1 != Imm32S
2532 && overlap1 != Imm32 && overlap1 != Imm64)
2533 {
2534 as_bad (_("no instruction mnemonic suffix given; can't determine immediate size %x %c"),overlap1, i.suffix);
2535 return 0;
2536 }
2537 }
2538 i.types[1] = overlap1;
2539
2540 overlap2 = i.types[2] & i.tm.operand_types[2];
2541 assert ((overlap2 & Imm) == 0);
2542 i.types[2] = overlap2;
2543
2544 return 1;
2545}
2546
2547static int
2548process_operands ()
2549{
2550 /* Default segment register this instruction will use for memory
2551 accesses. 0 means unknown. This is only for optimizing out
2552 unnecessary segment overrides. */
2553 const seg_entry *default_seg = 0;
2554
2555 /* The imul $imm, %reg instruction is converted into
2556 imul $imm, %reg, %reg, and the clr %reg instruction
2557 is converted into xor %reg, %reg. */
2558 if (i.tm.opcode_modifier & regKludge)
2559 {
2560 unsigned int first_reg_op = (i.types[0] & Reg) ? 0 : 1;
2561 /* Pretend we saw the extra register operand. */
2562 assert (i.op[first_reg_op + 1].regs == 0);
2563 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
2564 i.types[first_reg_op + 1] = i.types[first_reg_op];
2565 i.reg_operands = 2;
2566 }
2567
2568 if (i.tm.opcode_modifier & ShortForm)
2569 {
2570 /* The register or float register operand is in operand 0 or 1. */
2571 unsigned int op = (i.types[0] & (Reg | FloatReg)) ? 0 : 1;
2572 /* Register goes in low 3 bits of opcode. */
2573 i.tm.base_opcode |= i.op[op].regs->reg_num;
2574 if ((i.op[op].regs->reg_flags & RegRex) != 0)
2575 i.rex |= REX_EXTZ;
2576 if (!quiet_warnings && (i.tm.opcode_modifier & Ugh) != 0)
2577 {
2578 /* Warn about some common errors, but press on regardless.
2579 The first case can be generated by gcc (<= 2.8.1). */
2580 if (i.operands == 2)
2581 {
2582 /* Reversed arguments on faddp, fsubp, etc. */
2583 as_warn (_("translating to `%s %%%s,%%%s'"), i.tm.name,
2584 i.op[1].regs->reg_name,
2585 i.op[0].regs->reg_name);
2586 }
2587 else
2588 {
2589 /* Extraneous `l' suffix on fp insn. */
2590 as_warn (_("translating to `%s %%%s'"), i.tm.name,
2591 i.op[0].regs->reg_name);
2592 }
2593 }
2594 }
2595 else if (i.tm.opcode_modifier & Modrm)
2596 {
2597 /* The opcode is completed (modulo i.tm.extension_opcode which
2598 must be put into the modrm byte).
2599 Now, we make the modrm & index base bytes based on all the
2600 info we've collected. */
2601
2602 default_seg = build_modrm_byte ();
2603 }
2604 else if (i.tm.opcode_modifier & (Seg2ShortForm | Seg3ShortForm))
2605 {
2606 if (i.tm.base_opcode == POP_SEG_SHORT
2607 && i.op[0].regs->reg_num == 1)
2608 {
2609 as_bad (_("you can't `pop %%cs'"));
2610 return 0;
2611 }
2612 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
2613 if ((i.op[0].regs->reg_flags & RegRex) != 0)
2614 i.rex |= REX_EXTZ;
2615 }
2616 else if ((i.tm.base_opcode & ~(D | W)) == MOV_AX_DISP32)
2617 {
2618 default_seg = &ds;
2619 }
2620 else if ((i.tm.opcode_modifier & IsString) != 0)
2621 {
2622 /* For the string instructions that allow a segment override
2623 on one of their operands, the default segment is ds. */
2624 default_seg = &ds;
2625 }
2626
2627 /* If a segment was explicitly specified,
2628 and the specified segment is not the default,
2629 use an opcode prefix to select it.
2630 If we never figured out what the default segment is,
2631 then default_seg will be zero at this point,
2632 and the specified segment prefix will always be used. */
2633 if ((i.seg[0]) && (i.seg[0] != default_seg))
2634 {
2635 if (!add_prefix (i.seg[0]->seg_prefix))
2636 return 0;
2637 }
2638 return 1;
2639}
2640
2641static const seg_entry *
2642build_modrm_byte ()
2643{
2644 const seg_entry *default_seg = 0;
2645
2646 /* i.reg_operands MUST be the number of real register operands;
2647 implicit registers do not count. */
2648 if (i.reg_operands == 2)
2649 {
2650 unsigned int source, dest;
2651 source = ((i.types[0]
2652 & (Reg | RegMMX | RegXMM
2653 | SReg2 | SReg3
2654 | Control | Debug | Test))
2655 ? 0 : 1);
2656 dest = source + 1;
2657
2658 i.rm.mode = 3;
2659 /* One of the register operands will be encoded in the i.tm.reg
2660 field, the other in the combined i.tm.mode and i.tm.regmem
2661 fields. If no form of this instruction supports a memory
2662 destination operand, then we assume the source operand may
2663 sometimes be a memory operand and so we need to store the
2664 destination in the i.rm.reg field. */
2665 if ((i.tm.operand_types[dest] & AnyMem) == 0)
2666 {
2667 i.rm.reg = i.op[dest].regs->reg_num;
2668 i.rm.regmem = i.op[source].regs->reg_num;
2669 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
2670 i.rex |= REX_EXTX;
2671 if ((i.op[source].regs->reg_flags & RegRex) != 0)
2672 i.rex |= REX_EXTZ;
2673 }
2674 else
2675 {
2676 i.rm.reg = i.op[source].regs->reg_num;
2677 i.rm.regmem = i.op[dest].regs->reg_num;
2678 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
2679 i.rex |= REX_EXTZ;
2680 if ((i.op[source].regs->reg_flags & RegRex) != 0)
2681 i.rex |= REX_EXTX;
2682 }
2683 }
2684 else
2685 { /* If it's not 2 reg operands... */
2686 if (i.mem_operands)
2687 {
2688 unsigned int fake_zero_displacement = 0;
2689 unsigned int op = ((i.types[0] & AnyMem)
2690 ? 0
2691 : (i.types[1] & AnyMem) ? 1 : 2);
2692
2693 default_seg = &ds;
2694
2695 if (i.base_reg == 0)
2696 {
2697 i.rm.mode = 0;
2698 if (!i.disp_operands)
2699 fake_zero_displacement = 1;
2700 if (i.index_reg == 0)
2701 {
2702 /* Operand is just <disp> */
2703 if ((flag_code == CODE_16BIT) ^ (i.prefix[ADDR_PREFIX] != 0)
2704 && (flag_code != CODE_64BIT))
2705 {
2706 i.rm.regmem = NO_BASE_REGISTER_16;
2707 i.types[op] &= ~Disp;
2708 i.types[op] |= Disp16;
2709 }
2710 else if (flag_code != CODE_64BIT
2711 || (i.prefix[ADDR_PREFIX] != 0))
2712 {
2713 i.rm.regmem = NO_BASE_REGISTER;
2714 i.types[op] &= ~Disp;
2715 i.types[op] |= Disp32;
2716 }
2717 else
2718 {
2719 /* 64bit mode overwrites the 32bit absolute
2720 addressing by RIP relative addressing and
2721 absolute addressing is encoded by one of the
2722 redundant SIB forms. */
2723 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
2724 i.sib.base = NO_BASE_REGISTER;
2725 i.sib.index = NO_INDEX_REGISTER;
2726 i.types[op] &= ~Disp;
2727 i.types[op] |= Disp32S;
2728 }
2729 }
2730 else /* !i.base_reg && i.index_reg */
2731 {
2732 i.sib.index = i.index_reg->reg_num;
2733 i.sib.base = NO_BASE_REGISTER;
2734 i.sib.scale = i.log2_scale_factor;
2735 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
2736 i.types[op] &= ~Disp;
2737 if (flag_code != CODE_64BIT)
2738 i.types[op] |= Disp32; /* Must be 32 bit */
2739 else
2740 i.types[op] |= Disp32S;
2741 if ((i.index_reg->reg_flags & RegRex) != 0)
2742 i.rex |= REX_EXTY;
2743 }
2744 }
2745 /* RIP addressing for 64bit mode. */
2746 else if (i.base_reg->reg_type == BaseIndex)
2747 {
2748 i.rm.regmem = NO_BASE_REGISTER;
2749 i.types[op] &= ~Disp;
2750 i.types[op] |= Disp32S;
2751 i.flags[op] = Operand_PCrel;
2752 }
2753 else if (i.base_reg->reg_type & Reg16)
2754 {
2755 switch (i.base_reg->reg_num)
2756 {
2757 case 3: /* (%bx) */
2758 if (i.index_reg == 0)
2759 i.rm.regmem = 7;
2760 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
2761 i.rm.regmem = i.index_reg->reg_num - 6;
2762 break;
2763 case 5: /* (%bp) */
2764 default_seg = &ss;
2765 if (i.index_reg == 0)
2766 {
2767 i.rm.regmem = 6;
2768 if ((i.types[op] & Disp) == 0)
2769 {
2770 /* fake (%bp) into 0(%bp) */
2771 i.types[op] |= Disp8;
252b5132 2772 fake_zero_displacement = 1;
29b0f896
AM
2773 }
2774 }
2775 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
2776 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
2777 break;
2778 default: /* (%si) -> 4 or (%di) -> 5 */
2779 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
2780 }
2781 i.rm.mode = mode_from_disp_size (i.types[op]);
2782 }
2783 else /* i.base_reg and 32/64 bit mode */
2784 {
2785 if (flag_code == CODE_64BIT
2786 && (i.types[op] & Disp))
2787 {
2788 if (i.types[op] & Disp8)
2789 i.types[op] = Disp8 | Disp32S;
2790 else
2791 i.types[op] = Disp32S;
2792 }
2793 i.rm.regmem = i.base_reg->reg_num;
2794 if ((i.base_reg->reg_flags & RegRex) != 0)
2795 i.rex |= REX_EXTZ;
2796 i.sib.base = i.base_reg->reg_num;
2797 /* x86-64 ignores REX prefix bit here to avoid decoder
2798 complications. */
2799 if ((i.base_reg->reg_num & 7) == EBP_REG_NUM)
2800 {
2801 default_seg = &ss;
2802 if (i.disp_operands == 0)
2803 {
2804 fake_zero_displacement = 1;
2805 i.types[op] |= Disp8;
2806 }
2807 }
2808 else if (i.base_reg->reg_num == ESP_REG_NUM)
2809 {
2810 default_seg = &ss;
2811 }
2812 i.sib.scale = i.log2_scale_factor;
2813 if (i.index_reg == 0)
2814 {
2815 /* <disp>(%esp) becomes two byte modrm with no index
2816 register. We've already stored the code for esp
2817 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
2818 Any base register besides %esp will not use the
2819 extra modrm byte. */
2820 i.sib.index = NO_INDEX_REGISTER;
2821#if !SCALE1_WHEN_NO_INDEX
2822 /* Another case where we force the second modrm byte. */
2823 if (i.log2_scale_factor)
2824 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
252b5132 2825#endif
29b0f896
AM
2826 }
2827 else
2828 {
2829 i.sib.index = i.index_reg->reg_num;
2830 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
2831 if ((i.index_reg->reg_flags & RegRex) != 0)
2832 i.rex |= REX_EXTY;
2833 }
2834 i.rm.mode = mode_from_disp_size (i.types[op]);
2835 }
252b5132 2836
29b0f896
AM
2837 if (fake_zero_displacement)
2838 {
2839 /* Fakes a zero displacement assuming that i.types[op]
2840 holds the correct displacement size. */
2841 expressionS *exp;
2842
2843 assert (i.op[op].disps == 0);
2844 exp = &disp_expressions[i.disp_operands++];
2845 i.op[op].disps = exp;
2846 exp->X_op = O_constant;
2847 exp->X_add_number = 0;
2848 exp->X_add_symbol = (symbolS *) 0;
2849 exp->X_op_symbol = (symbolS *) 0;
2850 }
2851 }
252b5132 2852
29b0f896
AM
2853 /* Fill in i.rm.reg or i.rm.regmem field with register operand
2854 (if any) based on i.tm.extension_opcode. Again, we must be
2855 careful to make sure that segment/control/debug/test/MMX
2856 registers are coded into the i.rm.reg field. */
2857 if (i.reg_operands)
2858 {
2859 unsigned int op =
2860 ((i.types[0]
2861 & (Reg | RegMMX | RegXMM
2862 | SReg2 | SReg3
2863 | Control | Debug | Test))
2864 ? 0
2865 : ((i.types[1]
2866 & (Reg | RegMMX | RegXMM
2867 | SReg2 | SReg3
2868 | Control | Debug | Test))
2869 ? 1
2870 : 2));
2871 /* If there is an extension opcode to put here, the register
2872 number must be put into the regmem field. */
2873 if (i.tm.extension_opcode != None)
2874 {
2875 i.rm.regmem = i.op[op].regs->reg_num;
2876 if ((i.op[op].regs->reg_flags & RegRex) != 0)
2877 i.rex |= REX_EXTZ;
2878 }
2879 else
2880 {
2881 i.rm.reg = i.op[op].regs->reg_num;
2882 if ((i.op[op].regs->reg_flags & RegRex) != 0)
2883 i.rex |= REX_EXTX;
2884 }
252b5132 2885
29b0f896
AM
2886 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
2887 must set it to 3 to indicate this is a register operand
2888 in the regmem field. */
2889 if (!i.mem_operands)
2890 i.rm.mode = 3;
2891 }
252b5132 2892
29b0f896
AM
2893 /* Fill in i.rm.reg field with extension opcode (if any). */
2894 if (i.tm.extension_opcode != None)
2895 i.rm.reg = i.tm.extension_opcode;
2896 }
2897 return default_seg;
2898}
252b5132 2899
29b0f896
AM
2900static void
2901output_branch ()
2902{
2903 char *p;
2904 int code16;
2905 int prefix;
2906 relax_substateT subtype;
2907 symbolS *sym;
2908 offsetT off;
2909
2910 code16 = 0;
2911 if (flag_code == CODE_16BIT)
2912 code16 = CODE16;
2913
2914 prefix = 0;
2915 if (i.prefix[DATA_PREFIX] != 0)
252b5132 2916 {
29b0f896
AM
2917 prefix = 1;
2918 i.prefixes -= 1;
2919 code16 ^= CODE16;
252b5132 2920 }
29b0f896
AM
2921 /* Pentium4 branch hints. */
2922 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
2923 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 2924 {
29b0f896
AM
2925 prefix++;
2926 i.prefixes--;
2927 }
2928 if (i.prefix[REX_PREFIX] != 0)
2929 {
2930 prefix++;
2931 i.prefixes--;
2f66722d
AM
2932 }
2933
29b0f896
AM
2934 if (i.prefixes != 0 && !intel_syntax)
2935 as_warn (_("skipping prefixes on this instruction"));
2936
2937 /* It's always a symbol; End frag & setup for relax.
2938 Make sure there is enough room in this frag for the largest
2939 instruction we may generate in md_convert_frag. This is 2
2940 bytes for the opcode and room for the prefix and largest
2941 displacement. */
2942 frag_grow (prefix + 2 + 4);
2943 /* Prefix and 1 opcode byte go in fr_fix. */
2944 p = frag_more (prefix + 1);
2945 if (i.prefix[DATA_PREFIX] != 0)
2946 *p++ = DATA_PREFIX_OPCODE;
2947 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
2948 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
2949 *p++ = i.prefix[SEG_PREFIX];
2950 if (i.prefix[REX_PREFIX] != 0)
2951 *p++ = i.prefix[REX_PREFIX];
2952 *p = i.tm.base_opcode;
2953
2954 if ((unsigned char) *p == JUMP_PC_RELATIVE)
2955 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, SMALL);
2956 else if ((cpu_arch_flags & Cpu386) != 0)
2957 subtype = ENCODE_RELAX_STATE (COND_JUMP, SMALL);
2958 else
2959 subtype = ENCODE_RELAX_STATE (COND_JUMP86, SMALL);
2960 subtype |= code16;
3e73aa7c 2961
29b0f896
AM
2962 sym = i.op[0].disps->X_add_symbol;
2963 off = i.op[0].disps->X_add_number;
3e73aa7c 2964
29b0f896
AM
2965 if (i.op[0].disps->X_op != O_constant
2966 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 2967 {
29b0f896
AM
2968 /* Handle complex expressions. */
2969 sym = make_expr_symbol (i.op[0].disps);
2970 off = 0;
2971 }
3e73aa7c 2972
29b0f896
AM
2973 /* 1 possible extra opcode + 4 byte displacement go in var part.
2974 Pass reloc in fr_var. */
2975 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
2976}
3e73aa7c 2977
29b0f896
AM
2978static void
2979output_jump ()
2980{
2981 char *p;
2982 int size;
2983
2984 if (i.tm.opcode_modifier & JumpByte)
2985 {
2986 /* This is a loop or jecxz type instruction. */
2987 size = 1;
2988 if (i.prefix[ADDR_PREFIX] != 0)
2989 {
2990 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
2991 i.prefixes -= 1;
2992 }
2993 /* Pentium4 branch hints. */
2994 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
2995 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2996 {
2997 FRAG_APPEND_1_CHAR (i.prefix[SEG_PREFIX]);
2998 i.prefixes--;
3e73aa7c
JH
2999 }
3000 }
29b0f896
AM
3001 else
3002 {
3003 int code16;
3e73aa7c 3004
29b0f896
AM
3005 code16 = 0;
3006 if (flag_code == CODE_16BIT)
3007 code16 = CODE16;
3e73aa7c 3008
29b0f896
AM
3009 if (i.prefix[DATA_PREFIX] != 0)
3010 {
3011 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
3012 i.prefixes -= 1;
3013 code16 ^= CODE16;
3014 }
252b5132 3015
29b0f896
AM
3016 size = 4;
3017 if (code16)
3018 size = 2;
3019 }
9fcc94b6 3020
29b0f896
AM
3021 if (i.prefix[REX_PREFIX] != 0)
3022 {
3023 FRAG_APPEND_1_CHAR (i.prefix[REX_PREFIX]);
3024 i.prefixes -= 1;
3025 }
252b5132 3026
29b0f896
AM
3027 if (i.prefixes != 0 && !intel_syntax)
3028 as_warn (_("skipping prefixes on this instruction"));
e0890092 3029
29b0f896
AM
3030 p = frag_more (1 + size);
3031 *p++ = i.tm.base_opcode;
e0890092 3032
062cd5e7
AS
3033 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
3034 i.op[0].disps, 1, reloc (size, 1, 1, i.reloc[0]));
29b0f896 3035}
e0890092 3036
29b0f896
AM
3037static void
3038output_interseg_jump ()
3039{
3040 char *p;
3041 int size;
3042 int prefix;
3043 int code16;
252b5132 3044
29b0f896
AM
3045 code16 = 0;
3046 if (flag_code == CODE_16BIT)
3047 code16 = CODE16;
a217f122 3048
29b0f896
AM
3049 prefix = 0;
3050 if (i.prefix[DATA_PREFIX] != 0)
3051 {
3052 prefix = 1;
3053 i.prefixes -= 1;
3054 code16 ^= CODE16;
3055 }
3056 if (i.prefix[REX_PREFIX] != 0)
3057 {
3058 prefix++;
3059 i.prefixes -= 1;
3060 }
252b5132 3061
29b0f896
AM
3062 size = 4;
3063 if (code16)
3064 size = 2;
252b5132 3065
29b0f896
AM
3066 if (i.prefixes != 0 && !intel_syntax)
3067 as_warn (_("skipping prefixes on this instruction"));
252b5132 3068
29b0f896
AM
3069 /* 1 opcode; 2 segment; offset */
3070 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 3071
29b0f896
AM
3072 if (i.prefix[DATA_PREFIX] != 0)
3073 *p++ = DATA_PREFIX_OPCODE;
252b5132 3074
29b0f896
AM
3075 if (i.prefix[REX_PREFIX] != 0)
3076 *p++ = i.prefix[REX_PREFIX];
252b5132 3077
29b0f896
AM
3078 *p++ = i.tm.base_opcode;
3079 if (i.op[1].imms->X_op == O_constant)
3080 {
3081 offsetT n = i.op[1].imms->X_add_number;
252b5132 3082
29b0f896
AM
3083 if (size == 2
3084 && !fits_in_unsigned_word (n)
3085 && !fits_in_signed_word (n))
3086 {
3087 as_bad (_("16-bit jump out of range"));
3088 return;
3089 }
3090 md_number_to_chars (p, n, size);
3091 }
3092 else
3093 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
3094 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
3095 if (i.op[0].imms->X_op != O_constant)
3096 as_bad (_("can't handle non absolute segment in `%s'"),
3097 i.tm.name);
3098 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
3099}
a217f122 3100
29b0f896
AM
3101static void
3102output_insn ()
3103{
3104 /* Tie dwarf2 debug info to the address at the start of the insn.
3105 We can't do this after the insn has been output as the current
3106 frag may have been closed off. eg. by frag_var. */
3107 dwarf2_emit_insn (0);
3108
3109 /* Output jumps. */
3110 if (i.tm.opcode_modifier & Jump)
3111 output_branch ();
3112 else if (i.tm.opcode_modifier & (JumpByte | JumpDword))
3113 output_jump ();
3114 else if (i.tm.opcode_modifier & JumpInterSegment)
3115 output_interseg_jump ();
3116 else
3117 {
3118 /* Output normal instructions here. */
3119 char *p;
3120 unsigned char *q;
252b5132 3121
29b0f896
AM
3122 /* All opcodes on i386 have either 1 or 2 bytes. We may use third
3123 byte for the SSE instructions to specify a prefix they require. */
3124 if (i.tm.base_opcode & 0xff0000)
3125 add_prefix ((i.tm.base_opcode >> 16) & 0xff);
252b5132 3126
29b0f896
AM
3127 /* The prefix bytes. */
3128 for (q = i.prefix;
3129 q < i.prefix + sizeof (i.prefix) / sizeof (i.prefix[0]);
3130 q++)
3131 {
3132 if (*q)
3133 {
3134 p = frag_more (1);
3135 md_number_to_chars (p, (valueT) *q, 1);
3136 }
3137 }
252b5132 3138
29b0f896
AM
3139 /* Now the opcode; be careful about word order here! */
3140 if (fits_in_unsigned_byte (i.tm.base_opcode))
3141 {
3142 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
3143 }
3144 else
3145 {
3146 p = frag_more (2);
3147 /* Put out high byte first: can't use md_number_to_chars! */
3148 *p++ = (i.tm.base_opcode >> 8) & 0xff;
3149 *p = i.tm.base_opcode & 0xff;
3150 }
3e73aa7c 3151
29b0f896
AM
3152 /* Now the modrm byte and sib byte (if present). */
3153 if (i.tm.opcode_modifier & Modrm)
3154 {
3155 p = frag_more (1);
3156 md_number_to_chars (p,
3157 (valueT) (i.rm.regmem << 0
3158 | i.rm.reg << 3
3159 | i.rm.mode << 6),
3160 1);
3161 /* If i.rm.regmem == ESP (4)
3162 && i.rm.mode != (Register mode)
3163 && not 16 bit
3164 ==> need second modrm byte. */
3165 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
3166 && i.rm.mode != 3
3167 && !(i.base_reg && (i.base_reg->reg_type & Reg16) != 0))
3168 {
3169 p = frag_more (1);
3170 md_number_to_chars (p,
3171 (valueT) (i.sib.base << 0
3172 | i.sib.index << 3
3173 | i.sib.scale << 6),
3174 1);
3175 }
3176 }
3e73aa7c 3177
29b0f896
AM
3178 if (i.disp_operands)
3179 output_disp ();
3e73aa7c 3180
29b0f896
AM
3181 if (i.imm_operands)
3182 output_imm ();
3183 }
252b5132 3184
29b0f896
AM
3185#ifdef DEBUG386
3186 if (flag_debug)
3187 {
3188 pi (line, &i);
3189 }
3190#endif /* DEBUG386 */
3191}
252b5132 3192
29b0f896
AM
3193static void
3194output_disp ()
3195{
3196 char *p;
3197 unsigned int n;
252b5132 3198
29b0f896
AM
3199 for (n = 0; n < i.operands; n++)
3200 {
3201 if (i.types[n] & Disp)
3202 {
3203 if (i.op[n].disps->X_op == O_constant)
3204 {
3205 int size;
3206 offsetT val;
252b5132 3207
29b0f896
AM
3208 size = 4;
3209 if (i.types[n] & (Disp8 | Disp16 | Disp64))
3210 {
3211 size = 2;
3212 if (i.types[n] & Disp8)
3213 size = 1;
3214 if (i.types[n] & Disp64)
3215 size = 8;
3216 }
3217 val = offset_in_range (i.op[n].disps->X_add_number,
3218 size);
3219 p = frag_more (size);
3220 md_number_to_chars (p, val, size);
3221 }
3222 else
3223 {
3224 int size = 4;
3225 int sign = 0;
3226 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
3227
3228 /* The PC relative address is computed relative
3229 to the instruction boundary, so in case immediate
3230 fields follows, we need to adjust the value. */
3231 if (pcrel && i.imm_operands)
3232 {
3233 int imm_size = 4;
3234 unsigned int n1;
252b5132 3235
29b0f896
AM
3236 for (n1 = 0; n1 < i.operands; n1++)
3237 if (i.types[n1] & Imm)
252b5132 3238 {
29b0f896 3239 if (i.types[n1] & (Imm8 | Imm8S | Imm16 | Imm64))
252b5132 3240 {
29b0f896
AM
3241 imm_size = 2;
3242 if (i.types[n1] & (Imm8 | Imm8S))
3243 imm_size = 1;
3244 if (i.types[n1] & Imm64)
3245 imm_size = 8;
252b5132 3246 }
29b0f896 3247 break;
252b5132 3248 }
29b0f896
AM
3249 /* We should find the immediate. */
3250 if (n1 == i.operands)
3251 abort ();
3252 i.op[n].disps->X_add_number -= imm_size;
3253 }
520dc8e8 3254
29b0f896
AM
3255 if (i.types[n] & Disp32S)
3256 sign = 1;
3e73aa7c 3257
29b0f896
AM
3258 if (i.types[n] & (Disp16 | Disp64))
3259 {
3260 size = 2;
3261 if (i.types[n] & Disp64)
3262 size = 8;
3263 }
520dc8e8 3264
29b0f896 3265 p = frag_more (size);
062cd5e7
AS
3266 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
3267 i.op[n].disps, pcrel,
3268 reloc (size, pcrel, sign, i.reloc[n]));
29b0f896
AM
3269 }
3270 }
3271 }
3272}
252b5132 3273
29b0f896
AM
3274static void
3275output_imm ()
3276{
3277 char *p;
3278 unsigned int n;
252b5132 3279
29b0f896
AM
3280 for (n = 0; n < i.operands; n++)
3281 {
3282 if (i.types[n] & Imm)
3283 {
3284 if (i.op[n].imms->X_op == O_constant)
3285 {
3286 int size;
3287 offsetT val;
b4cac588 3288
29b0f896
AM
3289 size = 4;
3290 if (i.types[n] & (Imm8 | Imm8S | Imm16 | Imm64))
3291 {
3292 size = 2;
3293 if (i.types[n] & (Imm8 | Imm8S))
3294 size = 1;
3295 else if (i.types[n] & Imm64)
3296 size = 8;
3297 }
3298 val = offset_in_range (i.op[n].imms->X_add_number,
3299 size);
3300 p = frag_more (size);
3301 md_number_to_chars (p, val, size);
3302 }
3303 else
3304 {
3305 /* Not absolute_section.
3306 Need a 32-bit fixup (don't support 8bit
3307 non-absolute imms). Try to support other
3308 sizes ... */
3309 RELOC_ENUM reloc_type;
3310 int size = 4;
3311 int sign = 0;
3312
3313 if ((i.types[n] & (Imm32S))
3314 && i.suffix == QWORD_MNEM_SUFFIX)
3315 sign = 1;
3316 if (i.types[n] & (Imm8 | Imm8S | Imm16 | Imm64))
3317 {
3318 size = 2;
3319 if (i.types[n] & (Imm8 | Imm8S))
3320 size = 1;
3321 if (i.types[n] & Imm64)
3322 size = 8;
3323 }
520dc8e8 3324
29b0f896
AM
3325 p = frag_more (size);
3326 reloc_type = reloc (size, 0, sign, i.reloc[n]);
252b5132 3327#ifdef BFD_ASSEMBLER
29b0f896
AM
3328 if (reloc_type == BFD_RELOC_32
3329 && GOT_symbol
3330 && GOT_symbol == i.op[n].imms->X_add_symbol
3331 && (i.op[n].imms->X_op == O_symbol
3332 || (i.op[n].imms->X_op == O_add
3333 && ((symbol_get_value_expression
3334 (i.op[n].imms->X_op_symbol)->X_op)
3335 == O_subtract))))
3336 {
3337 /* We don't support dynamic linking on x86-64 yet. */
3338 if (flag_code == CODE_64BIT)
3339 abort ();
3340 reloc_type = BFD_RELOC_386_GOTPC;
3341 i.op[n].imms->X_add_number += 3;
3342 }
252b5132 3343#endif
29b0f896
AM
3344 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
3345 i.op[n].imms, 0, reloc_type);
3346 }
3347 }
3348 }
252b5132
RH
3349}
3350\f
f3c180ae
AM
3351#ifndef LEX_AT
3352static char *lex_got PARAMS ((RELOC_ENUM *, int *));
3353
3354/* Parse operands of the form
3355 <symbol>@GOTOFF+<nnn>
3356 and similar .plt or .got references.
3357
3358 If we find one, set up the correct relocation in RELOC and copy the
3359 input string, minus the `@GOTOFF' into a malloc'd buffer for
3360 parsing by the calling routine. Return this buffer, and if ADJUST
3361 is non-null set it to the length of the string we removed from the
3362 input line. Otherwise return NULL. */
3363static char *
3364lex_got (reloc, adjust)
3365 RELOC_ENUM *reloc;
3366 int *adjust;
3367{
3368 static const char * const mode_name[NUM_FLAG_CODE] = { "32", "16", "64" };
3369 static const struct {
3370 const char *str;
3371 const RELOC_ENUM rel[NUM_FLAG_CODE];
3372 } gotrel[] = {
3373 { "PLT", { BFD_RELOC_386_PLT32, 0, BFD_RELOC_X86_64_PLT32 } },
3374 { "GOTOFF", { BFD_RELOC_386_GOTOFF, 0, 0 } },
3375 { "GOTPCREL", { 0, 0, BFD_RELOC_X86_64_GOTPCREL } },
3376 { "GOT", { BFD_RELOC_386_GOT32, 0, BFD_RELOC_X86_64_GOT32 } }
3377 };
3378 char *cp;
3379 unsigned int j;
3380
3381 for (cp = input_line_pointer; *cp != '@'; cp++)
3382 if (is_end_of_line[(unsigned char) *cp])
3383 return NULL;
3384
3385 for (j = 0; j < sizeof (gotrel) / sizeof (gotrel[0]); j++)
3386 {
3387 int len;
3388
3389 len = strlen (gotrel[j].str);
28f81592 3390 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae
AM
3391 {
3392 if (gotrel[j].rel[(unsigned int) flag_code] != 0)
3393 {
28f81592
AM
3394 int first, second;
3395 char *tmpbuf, *past_reloc;
f3c180ae
AM
3396
3397 *reloc = gotrel[j].rel[(unsigned int) flag_code];
28f81592
AM
3398 if (adjust)
3399 *adjust = len;
f3c180ae
AM
3400
3401 if (GOT_symbol == NULL)
3402 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
3403
3404 /* Replace the relocation token with ' ', so that
3405 errors like foo@GOTOFF1 will be detected. */
28f81592
AM
3406
3407 /* The length of the first part of our input line. */
f3c180ae 3408 first = cp - input_line_pointer;
28f81592
AM
3409
3410 /* The second part goes from after the reloc token until
3411 (and including) an end_of_line char. Don't use strlen
3412 here as the end_of_line char may not be a NUL. */
3413 past_reloc = cp + 1 + len;
3414 for (cp = past_reloc; !is_end_of_line[(unsigned char) *cp++]; )
3415 ;
3416 second = cp - past_reloc;
3417
3418 /* Allocate and copy string. The trailing NUL shouldn't
3419 be necessary, but be safe. */
3420 tmpbuf = xmalloc (first + second + 2);
f3c180ae
AM
3421 memcpy (tmpbuf, input_line_pointer, first);
3422 tmpbuf[first] = ' ';
28f81592
AM
3423 memcpy (tmpbuf + first + 1, past_reloc, second);
3424 tmpbuf[first + second + 1] = '\0';
f3c180ae
AM
3425 return tmpbuf;
3426 }
3427
3428 as_bad (_("@%s reloc is not supported in %s bit mode"),
3429 gotrel[j].str, mode_name[(unsigned int) flag_code]);
3430 return NULL;
3431 }
3432 }
3433
3434 /* Might be a symbol version string. Don't as_bad here. */
3435 return NULL;
3436}
3437
3438/* x86_cons_fix_new is called via the expression parsing code when a
3439 reloc is needed. We use this hook to get the correct .got reloc. */
3440static RELOC_ENUM got_reloc = NO_RELOC;
3441
3442void
3443x86_cons_fix_new (frag, off, len, exp)
3444 fragS *frag;
3445 unsigned int off;
3446 unsigned int len;
3447 expressionS *exp;
3448{
3449 RELOC_ENUM r = reloc (len, 0, 0, got_reloc);
3450 got_reloc = NO_RELOC;
3451 fix_new_exp (frag, off, len, exp, 0, r);
3452}
3453
3454void
3455x86_cons (exp, size)
3456 expressionS *exp;
3457 int size;
3458{
3459 if (size == 4)
3460 {
3461 /* Handle @GOTOFF and the like in an expression. */
3462 char *save;
3463 char *gotfree_input_line;
3464 int adjust;
3465
3466 save = input_line_pointer;
3467 gotfree_input_line = lex_got (&got_reloc, &adjust);
3468 if (gotfree_input_line)
3469 input_line_pointer = gotfree_input_line;
3470
3471 expression (exp);
3472
3473 if (gotfree_input_line)
3474 {
3475 /* expression () has merrily parsed up to the end of line,
3476 or a comma - in the wrong buffer. Transfer how far
3477 input_line_pointer has moved to the right buffer. */
3478 input_line_pointer = (save
3479 + (input_line_pointer - gotfree_input_line)
3480 + adjust);
3481 free (gotfree_input_line);
3482 }
3483 }
3484 else
3485 expression (exp);
3486}
3487#endif
3488
252b5132
RH
3489static int i386_immediate PARAMS ((char *));
3490
3491static int
3492i386_immediate (imm_start)
3493 char *imm_start;
3494{
3495 char *save_input_line_pointer;
f3c180ae
AM
3496#ifndef LEX_AT
3497 char *gotfree_input_line;
3498#endif
252b5132 3499 segT exp_seg = 0;
47926f60 3500 expressionS *exp;
252b5132
RH
3501
3502 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
3503 {
d0b47220 3504 as_bad (_("only 1 or 2 immediate operands are allowed"));
252b5132
RH
3505 return 0;
3506 }
3507
3508 exp = &im_expressions[i.imm_operands++];
520dc8e8 3509 i.op[this_operand].imms = exp;
252b5132
RH
3510
3511 if (is_space_char (*imm_start))
3512 ++imm_start;
3513
3514 save_input_line_pointer = input_line_pointer;
3515 input_line_pointer = imm_start;
3516
3517#ifndef LEX_AT
f3c180ae
AM
3518 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL);
3519 if (gotfree_input_line)
3520 input_line_pointer = gotfree_input_line;
252b5132
RH
3521#endif
3522
3523 exp_seg = expression (exp);
3524
83183c0c 3525 SKIP_WHITESPACE ();
252b5132 3526 if (*input_line_pointer)
f3c180ae 3527 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
3528
3529 input_line_pointer = save_input_line_pointer;
f3c180ae
AM
3530#ifndef LEX_AT
3531 if (gotfree_input_line)
3532 free (gotfree_input_line);
3533#endif
252b5132 3534
2daf4fd8 3535 if (exp->X_op == O_absent || exp->X_op == O_big)
252b5132 3536 {
47926f60 3537 /* Missing or bad expr becomes absolute 0. */
d0b47220 3538 as_bad (_("missing or invalid immediate expression `%s' taken as 0"),
24eab124 3539 imm_start);
252b5132
RH
3540 exp->X_op = O_constant;
3541 exp->X_add_number = 0;
3542 exp->X_add_symbol = (symbolS *) 0;
3543 exp->X_op_symbol = (symbolS *) 0;
252b5132 3544 }
3e73aa7c 3545 else if (exp->X_op == O_constant)
252b5132 3546 {
47926f60 3547 /* Size it properly later. */
3e73aa7c
JH
3548 i.types[this_operand] |= Imm64;
3549 /* If BFD64, sign extend val. */
3550 if (!use_rela_relocations)
3551 if ((exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
3552 exp->X_add_number = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 3553 }
4c63da97 3554#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
47926f60 3555 else if (1
4c63da97 3556#ifdef BFD_ASSEMBLER
47926f60 3557 && OUTPUT_FLAVOR == bfd_target_aout_flavour
4c63da97 3558#endif
47926f60 3559 && exp_seg != text_section
24eab124
AM
3560 && exp_seg != data_section
3561 && exp_seg != bss_section
3562 && exp_seg != undefined_section
252b5132 3563#ifdef BFD_ASSEMBLER
24eab124 3564 && !bfd_is_com_section (exp_seg)
252b5132 3565#endif
24eab124 3566 )
252b5132 3567 {
4c63da97 3568#ifdef BFD_ASSEMBLER
d0b47220 3569 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
4c63da97 3570#else
d0b47220 3571 as_bad (_("unimplemented segment type %d in operand"), exp_seg);
4c63da97 3572#endif
252b5132
RH
3573 return 0;
3574 }
3575#endif
3576 else
3577 {
3578 /* This is an address. The size of the address will be
24eab124 3579 determined later, depending on destination register,
3e73aa7c
JH
3580 suffix, or the default for the section. */
3581 i.types[this_operand] |= Imm8 | Imm16 | Imm32 | Imm32S | Imm64;
252b5132
RH
3582 }
3583
3584 return 1;
3585}
3586
551c1ca1 3587static char *i386_scale PARAMS ((char *));
252b5132 3588
551c1ca1 3589static char *
252b5132
RH
3590i386_scale (scale)
3591 char *scale;
3592{
551c1ca1
AM
3593 offsetT val;
3594 char *save = input_line_pointer;
252b5132 3595
551c1ca1
AM
3596 input_line_pointer = scale;
3597 val = get_absolute_expression ();
3598
3599 switch (val)
252b5132 3600 {
551c1ca1
AM
3601 case 0:
3602 case 1:
252b5132
RH
3603 i.log2_scale_factor = 0;
3604 break;
551c1ca1 3605 case 2:
252b5132
RH
3606 i.log2_scale_factor = 1;
3607 break;
551c1ca1 3608 case 4:
252b5132
RH
3609 i.log2_scale_factor = 2;
3610 break;
551c1ca1 3611 case 8:
252b5132
RH
3612 i.log2_scale_factor = 3;
3613 break;
3614 default:
252b5132 3615 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
24eab124 3616 scale);
551c1ca1
AM
3617 input_line_pointer = save;
3618 return NULL;
252b5132 3619 }
29b0f896 3620 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
3621 {
3622 as_warn (_("scale factor of %d without an index register"),
24eab124 3623 1 << i.log2_scale_factor);
252b5132
RH
3624#if SCALE1_WHEN_NO_INDEX
3625 i.log2_scale_factor = 0;
3626#endif
3627 }
551c1ca1
AM
3628 scale = input_line_pointer;
3629 input_line_pointer = save;
3630 return scale;
252b5132
RH
3631}
3632
3633static int i386_displacement PARAMS ((char *, char *));
3634
3635static int
3636i386_displacement (disp_start, disp_end)
3637 char *disp_start;
3638 char *disp_end;
3639{
29b0f896 3640 expressionS *exp;
252b5132
RH
3641 segT exp_seg = 0;
3642 char *save_input_line_pointer;
f3c180ae
AM
3643#ifndef LEX_AT
3644 char *gotfree_input_line;
3645#endif
252b5132
RH
3646 int bigdisp = Disp32;
3647
3e73aa7c 3648 if (flag_code == CODE_64BIT)
7ecd2f8b 3649 {
29b0f896
AM
3650 if (i.prefix[ADDR_PREFIX] == 0)
3651 bigdisp = Disp64;
7ecd2f8b
JH
3652 }
3653 else if ((flag_code == CODE_16BIT) ^ (i.prefix[ADDR_PREFIX] != 0))
3654 bigdisp = Disp16;
252b5132
RH
3655 i.types[this_operand] |= bigdisp;
3656
3657 exp = &disp_expressions[i.disp_operands];
520dc8e8 3658 i.op[this_operand].disps = exp;
252b5132
RH
3659 i.disp_operands++;
3660 save_input_line_pointer = input_line_pointer;
3661 input_line_pointer = disp_start;
3662 END_STRING_AND_SAVE (disp_end);
3663
3664#ifndef GCC_ASM_O_HACK
3665#define GCC_ASM_O_HACK 0
3666#endif
3667#if GCC_ASM_O_HACK
3668 END_STRING_AND_SAVE (disp_end + 1);
3669 if ((i.types[this_operand] & BaseIndex) != 0
24eab124 3670 && displacement_string_end[-1] == '+')
252b5132
RH
3671 {
3672 /* This hack is to avoid a warning when using the "o"
24eab124
AM
3673 constraint within gcc asm statements.
3674 For instance:
3675
3676 #define _set_tssldt_desc(n,addr,limit,type) \
3677 __asm__ __volatile__ ( \
3678 "movw %w2,%0\n\t" \
3679 "movw %w1,2+%0\n\t" \
3680 "rorl $16,%1\n\t" \
3681 "movb %b1,4+%0\n\t" \
3682 "movb %4,5+%0\n\t" \
3683 "movb $0,6+%0\n\t" \
3684 "movb %h1,7+%0\n\t" \
3685 "rorl $16,%1" \
3686 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
3687
3688 This works great except that the output assembler ends
3689 up looking a bit weird if it turns out that there is
3690 no offset. You end up producing code that looks like:
3691
3692 #APP
3693 movw $235,(%eax)
3694 movw %dx,2+(%eax)
3695 rorl $16,%edx
3696 movb %dl,4+(%eax)
3697 movb $137,5+(%eax)
3698 movb $0,6+(%eax)
3699 movb %dh,7+(%eax)
3700 rorl $16,%edx
3701 #NO_APP
3702
47926f60 3703 So here we provide the missing zero. */
24eab124
AM
3704
3705 *displacement_string_end = '0';
252b5132
RH
3706 }
3707#endif
3708#ifndef LEX_AT
f3c180ae
AM
3709 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL);
3710 if (gotfree_input_line)
3711 input_line_pointer = gotfree_input_line;
252b5132
RH
3712#endif
3713
24eab124 3714 exp_seg = expression (exp);
252b5132 3715
636c26b0
AM
3716 SKIP_WHITESPACE ();
3717 if (*input_line_pointer)
3718 as_bad (_("junk `%s' after expression"), input_line_pointer);
3719#if GCC_ASM_O_HACK
3720 RESTORE_END_STRING (disp_end + 1);
3721#endif
3722 RESTORE_END_STRING (disp_end);
3723 input_line_pointer = save_input_line_pointer;
3724#ifndef LEX_AT
3725 if (gotfree_input_line)
3726 free (gotfree_input_line);
3727#endif
3728
252b5132 3729#ifdef BFD_ASSEMBLER
24eab124
AM
3730 /* We do this to make sure that the section symbol is in
3731 the symbol table. We will ultimately change the relocation
47926f60 3732 to be relative to the beginning of the section. */
1ae12ab7
AM
3733 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
3734 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
24eab124 3735 {
636c26b0
AM
3736 if (exp->X_op != O_symbol)
3737 {
3738 as_bad (_("bad expression used with @%s"),
3739 (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
3740 ? "GOTPCREL"
3741 : "GOTOFF"));
3742 return 0;
3743 }
3744
e5cb08ac 3745 if (S_IS_LOCAL (exp->X_add_symbol)
24eab124
AM
3746 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section)
3747 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
3748 exp->X_op = O_subtract;
3749 exp->X_op_symbol = GOT_symbol;
1ae12ab7 3750 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 3751 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
23df1078 3752 else
29b0f896 3753 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 3754 }
252b5132
RH
3755#endif
3756
2daf4fd8
AM
3757 if (exp->X_op == O_absent || exp->X_op == O_big)
3758 {
47926f60 3759 /* Missing or bad expr becomes absolute 0. */
d0b47220 3760 as_bad (_("missing or invalid displacement expression `%s' taken as 0"),
2daf4fd8
AM
3761 disp_start);
3762 exp->X_op = O_constant;
3763 exp->X_add_number = 0;
3764 exp->X_add_symbol = (symbolS *) 0;
3765 exp->X_op_symbol = (symbolS *) 0;
3766 }
3767
4c63da97 3768#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
45288df1 3769 if (exp->X_op != O_constant
4c63da97 3770#ifdef BFD_ASSEMBLER
45288df1 3771 && OUTPUT_FLAVOR == bfd_target_aout_flavour
4c63da97 3772#endif
45288df1
AM
3773 && exp_seg != text_section
3774 && exp_seg != data_section
3775 && exp_seg != bss_section
3776 && exp_seg != undefined_section)
24eab124 3777 {
4c63da97 3778#ifdef BFD_ASSEMBLER
d0b47220 3779 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
4c63da97 3780#else
d0b47220 3781 as_bad (_("unimplemented segment type %d in operand"), exp_seg);
4c63da97 3782#endif
24eab124
AM
3783 return 0;
3784 }
252b5132 3785#endif
3e73aa7c
JH
3786 else if (flag_code == CODE_64BIT)
3787 i.types[this_operand] |= Disp32S | Disp32;
252b5132
RH
3788 return 1;
3789}
3790
e5cb08ac 3791static int i386_index_check PARAMS ((const char *));
252b5132 3792
eecb386c 3793/* Make sure the memory operand we've been dealt is valid.
47926f60
KH
3794 Return 1 on success, 0 on a failure. */
3795
252b5132 3796static int
eecb386c
AM
3797i386_index_check (operand_string)
3798 const char *operand_string;
252b5132 3799{
3e73aa7c 3800 int ok;
24eab124 3801#if INFER_ADDR_PREFIX
eecb386c
AM
3802 int fudged = 0;
3803
24eab124
AM
3804 tryprefix:
3805#endif
3e73aa7c
JH
3806 ok = 1;
3807 if (flag_code == CODE_64BIT)
3808 {
7ecd2f8b
JH
3809 if (i.prefix[ADDR_PREFIX] == 0)
3810 {
3811 /* 64bit checks. */
3812 if ((i.base_reg
3813 && ((i.base_reg->reg_type & Reg64) == 0)
3814 && (i.base_reg->reg_type != BaseIndex
3815 || i.index_reg))
3816 || (i.index_reg
29b0f896
AM
3817 && ((i.index_reg->reg_type & (Reg64 | BaseIndex))
3818 != (Reg64 | BaseIndex))))
7ecd2f8b
JH
3819 ok = 0;
3820 }
3821 else
3822 {
3823 /* 32bit checks. */
3824 if ((i.base_reg
3825 && (i.base_reg->reg_type & (Reg32 | RegRex)) != Reg32)
3826 || (i.index_reg
29b0f896
AM
3827 && ((i.index_reg->reg_type & (Reg32 | BaseIndex | RegRex))
3828 != (Reg32 | BaseIndex))))
7ecd2f8b
JH
3829 ok = 0;
3830 }
3e73aa7c
JH
3831 }
3832 else
3833 {
3834 if ((flag_code == CODE_16BIT) ^ (i.prefix[ADDR_PREFIX] != 0))
3835 {
3836 /* 16bit checks. */
3837 if ((i.base_reg
29b0f896
AM
3838 && ((i.base_reg->reg_type & (Reg16 | BaseIndex | RegRex))
3839 != (Reg16 | BaseIndex)))
3e73aa7c 3840 || (i.index_reg
29b0f896
AM
3841 && (((i.index_reg->reg_type & (Reg16 | BaseIndex))
3842 != (Reg16 | BaseIndex))
3843 || !(i.base_reg
3844 && i.base_reg->reg_num < 6
3845 && i.index_reg->reg_num >= 6
3846 && i.log2_scale_factor == 0))))
3e73aa7c
JH
3847 ok = 0;
3848 }
3849 else
e5cb08ac 3850 {
3e73aa7c
JH
3851 /* 32bit checks. */
3852 if ((i.base_reg
3853 && (i.base_reg->reg_type & (Reg32 | RegRex)) != Reg32)
3854 || (i.index_reg
29b0f896
AM
3855 && ((i.index_reg->reg_type & (Reg32 | BaseIndex | RegRex))
3856 != (Reg32 | BaseIndex))))
e5cb08ac 3857 ok = 0;
3e73aa7c
JH
3858 }
3859 }
3860 if (!ok)
24eab124
AM
3861 {
3862#if INFER_ADDR_PREFIX
3e73aa7c
JH
3863 if (flag_code != CODE_64BIT
3864 && i.prefix[ADDR_PREFIX] == 0 && stackop_size != '\0')
24eab124
AM
3865 {
3866 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
3867 i.prefixes += 1;
b23bac36
AM
3868 /* Change the size of any displacement too. At most one of
3869 Disp16 or Disp32 is set.
3870 FIXME. There doesn't seem to be any real need for separate
3871 Disp16 and Disp32 flags. The same goes for Imm16 and Imm32.
47926f60 3872 Removing them would probably clean up the code quite a lot. */
29b0f896
AM
3873 if (i.types[this_operand] & (Disp16 | Disp32))
3874 i.types[this_operand] ^= (Disp16 | Disp32);
eecb386c 3875 fudged = 1;
24eab124
AM
3876 goto tryprefix;
3877 }
eecb386c
AM
3878 if (fudged)
3879 as_bad (_("`%s' is not a valid base/index expression"),
3880 operand_string);
3881 else
c388dee8 3882#endif
eecb386c
AM
3883 as_bad (_("`%s' is not a valid %s bit base/index expression"),
3884 operand_string,
3e73aa7c 3885 flag_code_names[flag_code]);
eecb386c 3886 return 0;
24eab124
AM
3887 }
3888 return 1;
3889}
252b5132 3890
252b5132 3891/* Parse OPERAND_STRING into the i386_insn structure I. Returns non-zero
47926f60 3892 on error. */
252b5132 3893
252b5132
RH
3894static int
3895i386_operand (operand_string)
3896 char *operand_string;
3897{
af6bdddf
AM
3898 const reg_entry *r;
3899 char *end_op;
24eab124 3900 char *op_string = operand_string;
252b5132 3901
24eab124 3902 if (is_space_char (*op_string))
252b5132
RH
3903 ++op_string;
3904
24eab124 3905 /* We check for an absolute prefix (differentiating,
47926f60 3906 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
3907 if (*op_string == ABSOLUTE_PREFIX)
3908 {
3909 ++op_string;
3910 if (is_space_char (*op_string))
3911 ++op_string;
3912 i.types[this_operand] |= JumpAbsolute;
3913 }
252b5132 3914
47926f60 3915 /* Check if operand is a register. */
af6bdddf
AM
3916 if ((*op_string == REGISTER_PREFIX || allow_naked_reg)
3917 && (r = parse_register (op_string, &end_op)) != NULL)
24eab124 3918 {
24eab124
AM
3919 /* Check for a segment override by searching for ':' after a
3920 segment register. */
3921 op_string = end_op;
3922 if (is_space_char (*op_string))
3923 ++op_string;
3924 if (*op_string == ':' && (r->reg_type & (SReg2 | SReg3)))
3925 {
3926 switch (r->reg_num)
3927 {
3928 case 0:
3929 i.seg[i.mem_operands] = &es;
3930 break;
3931 case 1:
3932 i.seg[i.mem_operands] = &cs;
3933 break;
3934 case 2:
3935 i.seg[i.mem_operands] = &ss;
3936 break;
3937 case 3:
3938 i.seg[i.mem_operands] = &ds;
3939 break;
3940 case 4:
3941 i.seg[i.mem_operands] = &fs;
3942 break;
3943 case 5:
3944 i.seg[i.mem_operands] = &gs;
3945 break;
3946 }
252b5132 3947
24eab124 3948 /* Skip the ':' and whitespace. */
252b5132
RH
3949 ++op_string;
3950 if (is_space_char (*op_string))
24eab124 3951 ++op_string;
252b5132 3952
24eab124
AM
3953 if (!is_digit_char (*op_string)
3954 && !is_identifier_char (*op_string)
3955 && *op_string != '('
3956 && *op_string != ABSOLUTE_PREFIX)
3957 {
3958 as_bad (_("bad memory operand `%s'"), op_string);
3959 return 0;
3960 }
47926f60 3961 /* Handle case of %es:*foo. */
24eab124
AM
3962 if (*op_string == ABSOLUTE_PREFIX)
3963 {
3964 ++op_string;
3965 if (is_space_char (*op_string))
3966 ++op_string;
3967 i.types[this_operand] |= JumpAbsolute;
3968 }
3969 goto do_memory_reference;
3970 }
3971 if (*op_string)
3972 {
d0b47220 3973 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
3974 return 0;
3975 }
3976 i.types[this_operand] |= r->reg_type & ~BaseIndex;
520dc8e8 3977 i.op[this_operand].regs = r;
24eab124
AM
3978 i.reg_operands++;
3979 }
af6bdddf
AM
3980 else if (*op_string == REGISTER_PREFIX)
3981 {
3982 as_bad (_("bad register name `%s'"), op_string);
3983 return 0;
3984 }
24eab124 3985 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 3986 {
24eab124
AM
3987 ++op_string;
3988 if (i.types[this_operand] & JumpAbsolute)
3989 {
d0b47220 3990 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
3991 return 0;
3992 }
3993 if (!i386_immediate (op_string))
3994 return 0;
3995 }
3996 else if (is_digit_char (*op_string)
3997 || is_identifier_char (*op_string)
e5cb08ac 3998 || *op_string == '(')
24eab124 3999 {
47926f60 4000 /* This is a memory reference of some sort. */
af6bdddf 4001 char *base_string;
252b5132 4002
47926f60 4003 /* Start and end of displacement string expression (if found). */
eecb386c
AM
4004 char *displacement_string_start;
4005 char *displacement_string_end;
252b5132 4006
24eab124 4007 do_memory_reference:
24eab124
AM
4008 if ((i.mem_operands == 1
4009 && (current_templates->start->opcode_modifier & IsString) == 0)
4010 || i.mem_operands == 2)
4011 {
4012 as_bad (_("too many memory references for `%s'"),
4013 current_templates->start->name);
4014 return 0;
4015 }
252b5132 4016
24eab124
AM
4017 /* Check for base index form. We detect the base index form by
4018 looking for an ')' at the end of the operand, searching
4019 for the '(' matching it, and finding a REGISTER_PREFIX or ','
4020 after the '('. */
af6bdddf 4021 base_string = op_string + strlen (op_string);
c3332e24 4022
af6bdddf
AM
4023 --base_string;
4024 if (is_space_char (*base_string))
4025 --base_string;
252b5132 4026
47926f60 4027 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
4028 displacement_string_start = op_string;
4029 displacement_string_end = base_string + 1;
252b5132 4030
24eab124
AM
4031 if (*base_string == ')')
4032 {
af6bdddf 4033 char *temp_string;
24eab124
AM
4034 unsigned int parens_balanced = 1;
4035 /* We've already checked that the number of left & right ()'s are
47926f60 4036 equal, so this loop will not be infinite. */
24eab124
AM
4037 do
4038 {
4039 base_string--;
4040 if (*base_string == ')')
4041 parens_balanced++;
4042 if (*base_string == '(')
4043 parens_balanced--;
4044 }
4045 while (parens_balanced);
c3332e24 4046
af6bdddf 4047 temp_string = base_string;
c3332e24 4048
24eab124 4049 /* Skip past '(' and whitespace. */
252b5132
RH
4050 ++base_string;
4051 if (is_space_char (*base_string))
24eab124 4052 ++base_string;
252b5132 4053
af6bdddf
AM
4054 if (*base_string == ','
4055 || ((*base_string == REGISTER_PREFIX || allow_naked_reg)
4056 && (i.base_reg = parse_register (base_string, &end_op)) != NULL))
252b5132 4057 {
af6bdddf 4058 displacement_string_end = temp_string;
252b5132 4059
af6bdddf 4060 i.types[this_operand] |= BaseIndex;
252b5132 4061
af6bdddf 4062 if (i.base_reg)
24eab124 4063 {
24eab124
AM
4064 base_string = end_op;
4065 if (is_space_char (*base_string))
4066 ++base_string;
af6bdddf
AM
4067 }
4068
4069 /* There may be an index reg or scale factor here. */
4070 if (*base_string == ',')
4071 {
4072 ++base_string;
4073 if (is_space_char (*base_string))
4074 ++base_string;
4075
4076 if ((*base_string == REGISTER_PREFIX || allow_naked_reg)
4077 && (i.index_reg = parse_register (base_string, &end_op)) != NULL)
24eab124 4078 {
af6bdddf 4079 base_string = end_op;
24eab124
AM
4080 if (is_space_char (*base_string))
4081 ++base_string;
af6bdddf
AM
4082 if (*base_string == ',')
4083 {
4084 ++base_string;
4085 if (is_space_char (*base_string))
4086 ++base_string;
4087 }
e5cb08ac 4088 else if (*base_string != ')')
af6bdddf
AM
4089 {
4090 as_bad (_("expecting `,' or `)' after index register in `%s'"),
4091 operand_string);
4092 return 0;
4093 }
24eab124 4094 }
af6bdddf 4095 else if (*base_string == REGISTER_PREFIX)
24eab124 4096 {
af6bdddf 4097 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
4098 return 0;
4099 }
252b5132 4100
47926f60 4101 /* Check for scale factor. */
551c1ca1 4102 if (*base_string != ')')
af6bdddf 4103 {
551c1ca1
AM
4104 char *end_scale = i386_scale (base_string);
4105
4106 if (!end_scale)
af6bdddf 4107 return 0;
24eab124 4108
551c1ca1 4109 base_string = end_scale;
af6bdddf
AM
4110 if (is_space_char (*base_string))
4111 ++base_string;
4112 if (*base_string != ')')
4113 {
4114 as_bad (_("expecting `)' after scale factor in `%s'"),
4115 operand_string);
4116 return 0;
4117 }
4118 }
4119 else if (!i.index_reg)
24eab124 4120 {
af6bdddf
AM
4121 as_bad (_("expecting index register or scale factor after `,'; got '%c'"),
4122 *base_string);
24eab124
AM
4123 return 0;
4124 }
4125 }
af6bdddf 4126 else if (*base_string != ')')
24eab124 4127 {
af6bdddf
AM
4128 as_bad (_("expecting `,' or `)' after base register in `%s'"),
4129 operand_string);
24eab124
AM
4130 return 0;
4131 }
c3332e24 4132 }
af6bdddf 4133 else if (*base_string == REGISTER_PREFIX)
c3332e24 4134 {
af6bdddf 4135 as_bad (_("bad register name `%s'"), base_string);
24eab124 4136 return 0;
c3332e24 4137 }
24eab124
AM
4138 }
4139
4140 /* If there's an expression beginning the operand, parse it,
4141 assuming displacement_string_start and
4142 displacement_string_end are meaningful. */
4143 if (displacement_string_start != displacement_string_end)
4144 {
4145 if (!i386_displacement (displacement_string_start,
4146 displacement_string_end))
4147 return 0;
4148 }
4149
4150 /* Special case for (%dx) while doing input/output op. */
4151 if (i.base_reg
4152 && i.base_reg->reg_type == (Reg16 | InOutPortReg)
4153 && i.index_reg == 0
4154 && i.log2_scale_factor == 0
4155 && i.seg[i.mem_operands] == 0
4156 && (i.types[this_operand] & Disp) == 0)
4157 {
4158 i.types[this_operand] = InOutPortReg;
4159 return 1;
4160 }
4161
eecb386c
AM
4162 if (i386_index_check (operand_string) == 0)
4163 return 0;
24eab124
AM
4164 i.mem_operands++;
4165 }
4166 else
ce8a8b2f
AM
4167 {
4168 /* It's not a memory operand; argh! */
24eab124
AM
4169 as_bad (_("invalid char %s beginning operand %d `%s'"),
4170 output_invalid (*op_string),
4171 this_operand + 1,
4172 op_string);
4173 return 0;
4174 }
47926f60 4175 return 1; /* Normal return. */
252b5132
RH
4176}
4177\f
ee7fcc42
AM
4178/* md_estimate_size_before_relax()
4179
4180 Called just before relax() for rs_machine_dependent frags. The x86
4181 assembler uses these frags to handle variable size jump
4182 instructions.
4183
4184 Any symbol that is now undefined will not become defined.
4185 Return the correct fr_subtype in the frag.
4186 Return the initial "guess for variable size of frag" to caller.
4187 The guess is actually the growth beyond the fixed part. Whatever
4188 we do to grow the fixed or variable part contributes to our
4189 returned value. */
4190
252b5132
RH
4191int
4192md_estimate_size_before_relax (fragP, segment)
29b0f896
AM
4193 fragS *fragP;
4194 segT segment;
252b5132 4195{
252b5132 4196 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
4197 check for un-relaxable symbols. On an ELF system, we can't relax
4198 an externally visible symbol, because it may be overridden by a
4199 shared library. */
4200 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 4201#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b98ef147
AM
4202 || S_IS_EXTERNAL (fragP->fr_symbol)
4203 || S_IS_WEAK (fragP->fr_symbol)
4204#endif
4205 )
252b5132 4206 {
b98ef147
AM
4207 /* Symbol is undefined in this segment, or we need to keep a
4208 reloc so that weak symbols can be overridden. */
4209 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f3c180ae 4210 RELOC_ENUM reloc_type;
ee7fcc42
AM
4211 unsigned char *opcode;
4212 int old_fr_fix;
f6af82bd 4213
ee7fcc42
AM
4214 if (fragP->fr_var != NO_RELOC)
4215 reloc_type = fragP->fr_var;
b98ef147 4216 else if (size == 2)
f6af82bd
AM
4217 reloc_type = BFD_RELOC_16_PCREL;
4218 else
4219 reloc_type = BFD_RELOC_32_PCREL;
252b5132 4220
ee7fcc42
AM
4221 old_fr_fix = fragP->fr_fix;
4222 opcode = (unsigned char *) fragP->fr_opcode;
4223
fddf5b5b 4224 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 4225 {
fddf5b5b
AM
4226 case UNCOND_JUMP:
4227 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 4228 opcode[0] = 0xe9;
252b5132 4229 fragP->fr_fix += size;
062cd5e7
AS
4230 fix_new (fragP, old_fr_fix, size,
4231 fragP->fr_symbol,
4232 fragP->fr_offset, 1,
4233 reloc_type);
252b5132
RH
4234 break;
4235
fddf5b5b
AM
4236 case COND_JUMP86:
4237 if (no_cond_jump_promotion)
93c2a809
AM
4238 goto relax_guess;
4239
fddf5b5b
AM
4240 if (size == 2)
4241 {
4242 /* Negate the condition, and branch past an
4243 unconditional jump. */
4244 opcode[0] ^= 1;
4245 opcode[1] = 3;
4246 /* Insert an unconditional jump. */
4247 opcode[2] = 0xe9;
4248 /* We added two extra opcode bytes, and have a two byte
4249 offset. */
4250 fragP->fr_fix += 2 + 2;
062cd5e7
AS
4251 fix_new (fragP, old_fr_fix + 2, 2,
4252 fragP->fr_symbol,
4253 fragP->fr_offset, 1,
4254 reloc_type);
fddf5b5b
AM
4255 break;
4256 }
4257 /* Fall through. */
4258
4259 case COND_JUMP:
4260 if (no_cond_jump_promotion)
93c2a809
AM
4261 goto relax_guess;
4262
24eab124 4263 /* This changes the byte-displacement jump 0x7N
fddf5b5b 4264 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 4265 opcode[1] = opcode[0] + 0x10;
f6af82bd 4266 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
4267 /* We've added an opcode byte. */
4268 fragP->fr_fix += 1 + size;
062cd5e7
AS
4269 fix_new (fragP, old_fr_fix + 1, size,
4270 fragP->fr_symbol,
4271 fragP->fr_offset, 1,
4272 reloc_type);
252b5132 4273 break;
fddf5b5b
AM
4274
4275 default:
4276 BAD_CASE (fragP->fr_subtype);
4277 break;
252b5132
RH
4278 }
4279 frag_wane (fragP);
ee7fcc42 4280 return fragP->fr_fix - old_fr_fix;
252b5132 4281 }
93c2a809
AM
4282
4283 relax_guess:
4284 /* Guess size depending on current relax state. Initially the relax
4285 state will correspond to a short jump and we return 1, because
4286 the variable part of the frag (the branch offset) is one byte
4287 long. However, we can relax a section more than once and in that
4288 case we must either set fr_subtype back to the unrelaxed state,
4289 or return the value for the appropriate branch. */
4290 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
4291}
4292
47926f60
KH
4293/* Called after relax() is finished.
4294
4295 In: Address of frag.
4296 fr_type == rs_machine_dependent.
4297 fr_subtype is what the address relaxed to.
4298
4299 Out: Any fixSs and constants are set up.
4300 Caller will turn frag into a ".space 0". */
4301
252b5132
RH
4302#ifndef BFD_ASSEMBLER
4303void
4304md_convert_frag (headers, sec, fragP)
a04b544b
ILT
4305 object_headers *headers ATTRIBUTE_UNUSED;
4306 segT sec ATTRIBUTE_UNUSED;
29b0f896 4307 fragS *fragP;
252b5132
RH
4308#else
4309void
4310md_convert_frag (abfd, sec, fragP)
ab9da554
ILT
4311 bfd *abfd ATTRIBUTE_UNUSED;
4312 segT sec ATTRIBUTE_UNUSED;
29b0f896 4313 fragS *fragP;
252b5132
RH
4314#endif
4315{
29b0f896 4316 unsigned char *opcode;
252b5132 4317 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
4318 offsetT target_address;
4319 offsetT opcode_address;
252b5132 4320 unsigned int extension = 0;
847f7ad4 4321 offsetT displacement_from_opcode_start;
252b5132
RH
4322
4323 opcode = (unsigned char *) fragP->fr_opcode;
4324
47926f60 4325 /* Address we want to reach in file space. */
252b5132 4326 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 4327
47926f60 4328 /* Address opcode resides at in file space. */
252b5132
RH
4329 opcode_address = fragP->fr_address + fragP->fr_fix;
4330
47926f60 4331 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
4332 displacement_from_opcode_start = target_address - opcode_address;
4333
fddf5b5b 4334 if ((fragP->fr_subtype & BIG) == 0)
252b5132 4335 {
47926f60
KH
4336 /* Don't have to change opcode. */
4337 extension = 1; /* 1 opcode + 1 displacement */
252b5132 4338 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
4339 }
4340 else
4341 {
4342 if (no_cond_jump_promotion
4343 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4344 as_warn_where (fragP->fr_file, fragP->fr_line, _("long jump required"));
252b5132 4345
fddf5b5b
AM
4346 switch (fragP->fr_subtype)
4347 {
4348 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
4349 extension = 4; /* 1 opcode + 4 displacement */
4350 opcode[0] = 0xe9;
4351 where_to_put_displacement = &opcode[1];
4352 break;
252b5132 4353
fddf5b5b
AM
4354 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
4355 extension = 2; /* 1 opcode + 2 displacement */
4356 opcode[0] = 0xe9;
4357 where_to_put_displacement = &opcode[1];
4358 break;
252b5132 4359
fddf5b5b
AM
4360 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
4361 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
4362 extension = 5; /* 2 opcode + 4 displacement */
4363 opcode[1] = opcode[0] + 0x10;
4364 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
4365 where_to_put_displacement = &opcode[2];
4366 break;
252b5132 4367
fddf5b5b
AM
4368 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
4369 extension = 3; /* 2 opcode + 2 displacement */
4370 opcode[1] = opcode[0] + 0x10;
4371 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
4372 where_to_put_displacement = &opcode[2];
4373 break;
252b5132 4374
fddf5b5b
AM
4375 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
4376 extension = 4;
4377 opcode[0] ^= 1;
4378 opcode[1] = 3;
4379 opcode[2] = 0xe9;
4380 where_to_put_displacement = &opcode[3];
4381 break;
4382
4383 default:
4384 BAD_CASE (fragP->fr_subtype);
4385 break;
4386 }
252b5132 4387 }
fddf5b5b 4388
47926f60 4389 /* Now put displacement after opcode. */
252b5132
RH
4390 md_number_to_chars ((char *) where_to_put_displacement,
4391 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 4392 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
4393 fragP->fr_fix += extension;
4394}
4395\f
47926f60
KH
4396/* Size of byte displacement jmp. */
4397int md_short_jump_size = 2;
4398
4399/* Size of dword displacement jmp. */
4400int md_long_jump_size = 5;
252b5132 4401
47926f60
KH
4402/* Size of relocation record. */
4403const int md_reloc_size = 8;
252b5132
RH
4404
4405void
4406md_create_short_jump (ptr, from_addr, to_addr, frag, to_symbol)
4407 char *ptr;
4408 addressT from_addr, to_addr;
ab9da554
ILT
4409 fragS *frag ATTRIBUTE_UNUSED;
4410 symbolS *to_symbol ATTRIBUTE_UNUSED;
252b5132 4411{
847f7ad4 4412 offsetT offset;
252b5132
RH
4413
4414 offset = to_addr - (from_addr + 2);
47926f60
KH
4415 /* Opcode for byte-disp jump. */
4416 md_number_to_chars (ptr, (valueT) 0xeb, 1);
252b5132
RH
4417 md_number_to_chars (ptr + 1, (valueT) offset, 1);
4418}
4419
4420void
4421md_create_long_jump (ptr, from_addr, to_addr, frag, to_symbol)
4422 char *ptr;
4423 addressT from_addr, to_addr;
a38cf1db
AM
4424 fragS *frag ATTRIBUTE_UNUSED;
4425 symbolS *to_symbol ATTRIBUTE_UNUSED;
252b5132 4426{
847f7ad4 4427 offsetT offset;
252b5132 4428
a38cf1db
AM
4429 offset = to_addr - (from_addr + 5);
4430 md_number_to_chars (ptr, (valueT) 0xe9, 1);
4431 md_number_to_chars (ptr + 1, (valueT) offset, 4);
252b5132
RH
4432}
4433\f
4434/* Apply a fixup (fixS) to segment data, once it has been determined
4435 by our caller that we have all the info we need to fix it up.
4436
4437 On the 386, immediates, displacements, and data pointers are all in
4438 the same (little-endian) format, so we don't need to care about which
4439 we are handling. */
4440
94f592af
NC
4441void
4442md_apply_fix3 (fixP, valP, seg)
47926f60
KH
4443 /* The fix we're to put in. */
4444 fixS *fixP;
47926f60 4445 /* Pointer to the value of the bits. */
94f592af 4446 valueT * valP;
47926f60
KH
4447 /* Segment fix is from. */
4448 segT seg ATTRIBUTE_UNUSED;
252b5132 4449{
94f592af
NC
4450 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
4451 valueT value = * valP;
252b5132 4452
e1b283bb 4453#if defined (BFD_ASSEMBLER) && !defined (TE_Mach)
93382f6d
AM
4454 if (fixP->fx_pcrel)
4455 {
4456 switch (fixP->fx_r_type)
4457 {
5865bb77
ILT
4458 default:
4459 break;
4460
93382f6d
AM
4461 case BFD_RELOC_32:
4462 fixP->fx_r_type = BFD_RELOC_32_PCREL;
4463 break;
4464 case BFD_RELOC_16:
4465 fixP->fx_r_type = BFD_RELOC_16_PCREL;
4466 break;
4467 case BFD_RELOC_8:
4468 fixP->fx_r_type = BFD_RELOC_8_PCREL;
4469 break;
4470 }
4471 }
252b5132 4472
0723899b
ILT
4473 /* This is a hack. There should be a better way to handle this.
4474 This covers for the fact that bfd_install_relocation will
4475 subtract the current location (for partial_inplace, PC relative
4476 relocations); see more below. */
93382f6d
AM
4477 if ((fixP->fx_r_type == BFD_RELOC_32_PCREL
4478 || fixP->fx_r_type == BFD_RELOC_16_PCREL
4479 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
7c44d1d3 4480 && fixP->fx_addsy && !use_rela_relocations)
252b5132
RH
4481 {
4482#ifndef OBJ_AOUT
4483 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
4484#ifdef TE_PE
4485 || OUTPUT_FLAVOR == bfd_target_coff_flavour
4486#endif
4487 )
4488 value += fixP->fx_where + fixP->fx_frag->fr_address;
4489#endif
4490#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2f66722d 4491 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
252b5132 4492 {
2f66722d
AM
4493 segT fseg = S_GET_SEGMENT (fixP->fx_addsy);
4494
4495 if ((fseg == seg
4496 || (symbol_section_p (fixP->fx_addsy)
4497 && fseg != absolute_section))
29b0f896
AM
4498 && !S_IS_EXTERNAL (fixP->fx_addsy)
4499 && !S_IS_WEAK (fixP->fx_addsy)
2f66722d 4500 && S_IS_DEFINED (fixP->fx_addsy)
29b0f896 4501 && !S_IS_COMMON (fixP->fx_addsy))
2f66722d
AM
4502 {
4503 /* Yes, we add the values in twice. This is because
4504 bfd_perform_relocation subtracts them out again. I think
4505 bfd_perform_relocation is broken, but I don't dare change
4506 it. FIXME. */
4507 value += fixP->fx_where + fixP->fx_frag->fr_address;
4508 }
252b5132
RH
4509 }
4510#endif
4511#if defined (OBJ_COFF) && defined (TE_PE)
4512 /* For some reason, the PE format does not store a section
24eab124 4513 address offset for a PC relative symbol. */
252b5132
RH
4514 if (S_GET_SEGMENT (fixP->fx_addsy) != seg)
4515 value += md_pcrel_from (fixP);
4516#endif
4517 }
4518
4519 /* Fix a few things - the dynamic linker expects certain values here,
47926f60 4520 and we must not dissappoint it. */
252b5132
RH
4521#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
4522 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
4523 && fixP->fx_addsy)
47926f60
KH
4524 switch (fixP->fx_r_type)
4525 {
4526 case BFD_RELOC_386_PLT32:
3e73aa7c 4527 case BFD_RELOC_X86_64_PLT32:
47926f60
KH
4528 /* Make the jump instruction point to the address of the operand. At
4529 runtime we merely add the offset to the actual PLT entry. */
4530 value = -4;
4531 break;
4532 case BFD_RELOC_386_GOTPC:
4533
4534/* This is tough to explain. We end up with this one if we have
252b5132
RH
4535 * operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal
4536 * here is to obtain the absolute address of the GOT, and it is strongly
4537 * preferable from a performance point of view to avoid using a runtime
c3332e24 4538 * relocation for this. The actual sequence of instructions often look
252b5132 4539 * something like:
c3332e24 4540 *
24eab124 4541 * call .L66
252b5132 4542 * .L66:
24eab124
AM
4543 * popl %ebx
4544 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
c3332e24 4545 *
24eab124 4546 * The call and pop essentially return the absolute address of
252b5132
RH
4547 * the label .L66 and store it in %ebx. The linker itself will
4548 * ultimately change the first operand of the addl so that %ebx points to
4549 * the GOT, but to keep things simple, the .o file must have this operand
4550 * set so that it generates not the absolute address of .L66, but the
4551 * absolute address of itself. This allows the linker itself simply
4552 * treat a GOTPC relocation as asking for a pcrel offset to the GOT to be
4553 * added in, and the addend of the relocation is stored in the operand
4554 * field for the instruction itself.
c3332e24 4555 *
24eab124 4556 * Our job here is to fix the operand so that it would add the correct
252b5132
RH
4557 * offset so that %ebx would point to itself. The thing that is tricky is
4558 * that .-.L66 will point to the beginning of the instruction, so we need
4559 * to further modify the operand so that it will point to itself.
4560 * There are other cases where you have something like:
c3332e24 4561 *
24eab124 4562 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
c3332e24 4563 *
252b5132 4564 * and here no correction would be required. Internally in the assembler
c3332e24 4565 * we treat operands of this form as not being pcrel since the '.' is
252b5132
RH
4566 * explicitly mentioned, and I wonder whether it would simplify matters
4567 * to do it this way. Who knows. In earlier versions of the PIC patches,
4568 * the pcrel_adjust field was used to store the correction, but since the
47926f60
KH
4569 * expression is not pcrel, I felt it would be confusing to do it this
4570 * way. */
4571
4572 value -= 1;
4573 break;
4574 case BFD_RELOC_386_GOT32:
3e73aa7c 4575 case BFD_RELOC_X86_64_GOT32:
47926f60
KH
4576 value = 0; /* Fully resolved at runtime. No addend. */
4577 break;
4578 case BFD_RELOC_386_GOTOFF:
3e73aa7c 4579 case BFD_RELOC_X86_64_GOTPCREL:
47926f60
KH
4580 break;
4581
4582 case BFD_RELOC_VTABLE_INHERIT:
4583 case BFD_RELOC_VTABLE_ENTRY:
4584 fixP->fx_done = 0;
94f592af 4585 return;
47926f60
KH
4586
4587 default:
4588 break;
4589 }
4590#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
94f592af 4591 * valP = value;
47926f60 4592#endif /* defined (BFD_ASSEMBLER) && !defined (TE_Mach) */
3e73aa7c 4593
3e73aa7c 4594 /* Are we finished with this relocation now? */
94f592af 4595 if (fixP->fx_addsy == NULL && fixP->fx_pcrel == 0)
3e73aa7c 4596 fixP->fx_done = 1;
94f592af 4597#ifdef BFD_ASSEMBLER
3e73aa7c
JH
4598 else if (use_rela_relocations)
4599 {
4600 fixP->fx_no_overflow = 1;
062cd5e7
AS
4601 /* Remember value for tc_gen_reloc. */
4602 fixP->fx_addnumber = value;
3e73aa7c
JH
4603 value = 0;
4604 }
3e73aa7c 4605#endif
94f592af 4606 md_number_to_chars (p, value, fixP->fx_size);
252b5132 4607}
252b5132 4608\f
252b5132
RH
4609#define MAX_LITTLENUMS 6
4610
47926f60
KH
4611/* Turn the string pointed to by litP into a floating point constant
4612 of type TYPE, and emit the appropriate bytes. The number of
4613 LITTLENUMS emitted is stored in *SIZEP. An error message is
4614 returned, or NULL on OK. */
4615
252b5132
RH
4616char *
4617md_atof (type, litP, sizeP)
2ab9b79e 4618 int type;
252b5132
RH
4619 char *litP;
4620 int *sizeP;
4621{
4622 int prec;
4623 LITTLENUM_TYPE words[MAX_LITTLENUMS];
4624 LITTLENUM_TYPE *wordP;
4625 char *t;
4626
4627 switch (type)
4628 {
4629 case 'f':
4630 case 'F':
4631 prec = 2;
4632 break;
4633
4634 case 'd':
4635 case 'D':
4636 prec = 4;
4637 break;
4638
4639 case 'x':
4640 case 'X':
4641 prec = 5;
4642 break;
4643
4644 default:
4645 *sizeP = 0;
4646 return _("Bad call to md_atof ()");
4647 }
4648 t = atof_ieee (input_line_pointer, type, words);
4649 if (t)
4650 input_line_pointer = t;
4651
4652 *sizeP = prec * sizeof (LITTLENUM_TYPE);
4653 /* This loops outputs the LITTLENUMs in REVERSE order; in accord with
4654 the bigendian 386. */
4655 for (wordP = words + prec - 1; prec--;)
4656 {
4657 md_number_to_chars (litP, (valueT) (*wordP--), sizeof (LITTLENUM_TYPE));
4658 litP += sizeof (LITTLENUM_TYPE);
4659 }
4660 return 0;
4661}
4662\f
4663char output_invalid_buf[8];
4664
252b5132
RH
4665static char *
4666output_invalid (c)
4667 int c;
4668{
3882b010 4669 if (ISPRINT (c))
252b5132
RH
4670 sprintf (output_invalid_buf, "'%c'", c);
4671 else
4672 sprintf (output_invalid_buf, "(0x%x)", (unsigned) c);
4673 return output_invalid_buf;
4674}
4675
af6bdddf 4676/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
4677
4678static const reg_entry *
4679parse_register (reg_string, end_op)
4680 char *reg_string;
4681 char **end_op;
4682{
af6bdddf
AM
4683 char *s = reg_string;
4684 char *p;
252b5132
RH
4685 char reg_name_given[MAX_REG_NAME_SIZE + 1];
4686 const reg_entry *r;
4687
4688 /* Skip possible REGISTER_PREFIX and possible whitespace. */
4689 if (*s == REGISTER_PREFIX)
4690 ++s;
4691
4692 if (is_space_char (*s))
4693 ++s;
4694
4695 p = reg_name_given;
af6bdddf 4696 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
4697 {
4698 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
4699 return (const reg_entry *) NULL;
4700 s++;
252b5132
RH
4701 }
4702
6588847e
DN
4703 /* For naked regs, make sure that we are not dealing with an identifier.
4704 This prevents confusing an identifier like `eax_var' with register
4705 `eax'. */
4706 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
4707 return (const reg_entry *) NULL;
4708
af6bdddf 4709 *end_op = s;
252b5132
RH
4710
4711 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
4712
5f47d35b 4713 /* Handle floating point regs, allowing spaces in the (i) part. */
47926f60 4714 if (r == i386_regtab /* %st is first entry of table */)
5f47d35b 4715 {
5f47d35b
AM
4716 if (is_space_char (*s))
4717 ++s;
4718 if (*s == '(')
4719 {
af6bdddf 4720 ++s;
5f47d35b
AM
4721 if (is_space_char (*s))
4722 ++s;
4723 if (*s >= '0' && *s <= '7')
4724 {
4725 r = &i386_float_regtab[*s - '0'];
af6bdddf 4726 ++s;
5f47d35b
AM
4727 if (is_space_char (*s))
4728 ++s;
4729 if (*s == ')')
4730 {
4731 *end_op = s + 1;
4732 return r;
4733 }
5f47d35b 4734 }
47926f60 4735 /* We have "%st(" then garbage. */
5f47d35b
AM
4736 return (const reg_entry *) NULL;
4737 }
4738 }
4739
1ae00879 4740 if (r != NULL
29b0f896 4741 && (r->reg_flags & (RegRex64 | RegRex)) != 0
1ae00879
AM
4742 && flag_code != CODE_64BIT)
4743 {
4744 return (const reg_entry *) NULL;
4745 }
4746
252b5132
RH
4747 return r;
4748}
4749\f
4cc782b5 4750#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
65172ab8 4751const char *md_shortopts = "kVQ:sq";
252b5132 4752#else
65172ab8 4753const char *md_shortopts = "q";
252b5132 4754#endif
6e0b89ee 4755
252b5132 4756struct option md_longopts[] = {
3e73aa7c
JH
4757#define OPTION_32 (OPTION_MD_BASE + 0)
4758 {"32", no_argument, NULL, OPTION_32},
6e0b89ee 4759#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
3e73aa7c
JH
4760#define OPTION_64 (OPTION_MD_BASE + 1)
4761 {"64", no_argument, NULL, OPTION_64},
6e0b89ee 4762#endif
252b5132
RH
4763 {NULL, no_argument, NULL, 0}
4764};
4765size_t md_longopts_size = sizeof (md_longopts);
4766
4767int
4768md_parse_option (c, arg)
4769 int c;
ab9da554 4770 char *arg ATTRIBUTE_UNUSED;
252b5132
RH
4771{
4772 switch (c)
4773 {
a38cf1db
AM
4774 case 'q':
4775 quiet_warnings = 1;
252b5132
RH
4776 break;
4777
4778#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
4779 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
4780 should be emitted or not. FIXME: Not implemented. */
4781 case 'Q':
252b5132
RH
4782 break;
4783
4784 /* -V: SVR4 argument to print version ID. */
4785 case 'V':
4786 print_version_id ();
4787 break;
4788
a38cf1db
AM
4789 /* -k: Ignore for FreeBSD compatibility. */
4790 case 'k':
252b5132 4791 break;
4cc782b5
ILT
4792
4793 case 's':
4794 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 4795 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 4796 break;
6e0b89ee 4797
3e73aa7c
JH
4798 case OPTION_64:
4799 {
4800 const char **list, **l;
4801
3e73aa7c
JH
4802 list = bfd_target_list ();
4803 for (l = list; *l != NULL; l++)
6e0b89ee
AM
4804 if (strcmp (*l, "elf64-x86-64") == 0)
4805 {
4806 default_arch = "x86_64";
4807 break;
4808 }
3e73aa7c 4809 if (*l == NULL)
6e0b89ee 4810 as_fatal (_("No compiled in support for x86_64"));
3e73aa7c
JH
4811 free (list);
4812 }
4813 break;
4814#endif
252b5132 4815
6e0b89ee
AM
4816 case OPTION_32:
4817 default_arch = "i386";
4818 break;
4819
252b5132
RH
4820 default:
4821 return 0;
4822 }
4823 return 1;
4824}
4825
4826void
4827md_show_usage (stream)
4828 FILE *stream;
4829{
4cc782b5
ILT
4830#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
4831 fprintf (stream, _("\
a38cf1db
AM
4832 -Q ignored\n\
4833 -V print assembler version number\n\
4834 -k ignored\n\
4835 -q quieten some warnings\n\
4836 -s ignored\n"));
4837#else
4838 fprintf (stream, _("\
4839 -q quieten some warnings\n"));
4cc782b5 4840#endif
252b5132
RH
4841}
4842
4843#ifdef BFD_ASSEMBLER
3e73aa7c
JH
4844#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
4845 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF))
252b5132
RH
4846
4847/* Pick the target format to use. */
4848
47926f60 4849const char *
252b5132
RH
4850i386_target_format ()
4851{
3e73aa7c
JH
4852 if (!strcmp (default_arch, "x86_64"))
4853 set_code_flag (CODE_64BIT);
4854 else if (!strcmp (default_arch, "i386"))
4855 set_code_flag (CODE_32BIT);
4856 else
4857 as_fatal (_("Unknown architecture"));
252b5132
RH
4858 switch (OUTPUT_FLAVOR)
4859 {
4c63da97
AM
4860#ifdef OBJ_MAYBE_AOUT
4861 case bfd_target_aout_flavour:
47926f60 4862 return AOUT_TARGET_FORMAT;
4c63da97
AM
4863#endif
4864#ifdef OBJ_MAYBE_COFF
252b5132
RH
4865 case bfd_target_coff_flavour:
4866 return "coff-i386";
4c63da97 4867#endif
3e73aa7c 4868#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 4869 case bfd_target_elf_flavour:
3e73aa7c 4870 {
e5cb08ac
KH
4871 if (flag_code == CODE_64BIT)
4872 use_rela_relocations = 1;
4873 return flag_code == CODE_64BIT ? "elf64-x86-64" : "elf32-i386";
3e73aa7c 4874 }
4c63da97 4875#endif
252b5132
RH
4876 default:
4877 abort ();
4878 return NULL;
4879 }
4880}
4881
47926f60 4882#endif /* OBJ_MAYBE_ more than one */
a847613f
AM
4883
4884#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF))
4885void i386_elf_emit_arch_note ()
4886{
4887 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
4888 && cpu_arch_name != NULL)
4889 {
4890 char *p;
4891 asection *seg = now_seg;
4892 subsegT subseg = now_subseg;
4893 Elf_Internal_Note i_note;
4894 Elf_External_Note e_note;
4895 asection *note_secp;
4896 int len;
4897
4898 /* Create the .note section. */
4899 note_secp = subseg_new (".note", 0);
4900 bfd_set_section_flags (stdoutput,
4901 note_secp,
4902 SEC_HAS_CONTENTS | SEC_READONLY);
4903
4904 /* Process the arch string. */
4905 len = strlen (cpu_arch_name);
4906
4907 i_note.namesz = len + 1;
4908 i_note.descsz = 0;
4909 i_note.type = NT_ARCH;
4910 p = frag_more (sizeof (e_note.namesz));
4911 md_number_to_chars (p, (valueT) i_note.namesz, sizeof (e_note.namesz));
4912 p = frag_more (sizeof (e_note.descsz));
4913 md_number_to_chars (p, (valueT) i_note.descsz, sizeof (e_note.descsz));
4914 p = frag_more (sizeof (e_note.type));
4915 md_number_to_chars (p, (valueT) i_note.type, sizeof (e_note.type));
4916 p = frag_more (len + 1);
4917 strcpy (p, cpu_arch_name);
4918
4919 frag_align (2, 0, 0);
4920
4921 subseg_set (seg, subseg);
4922 }
4923}
4924#endif
47926f60 4925#endif /* BFD_ASSEMBLER */
252b5132 4926\f
252b5132
RH
4927symbolS *
4928md_undefined_symbol (name)
4929 char *name;
4930{
18dc2407
ILT
4931 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
4932 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
4933 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
4934 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
4935 {
4936 if (!GOT_symbol)
4937 {
4938 if (symbol_find (name))
4939 as_bad (_("GOT already in symbol table"));
4940 GOT_symbol = symbol_new (name, undefined_section,
4941 (valueT) 0, &zero_address_frag);
4942 };
4943 return GOT_symbol;
4944 }
252b5132
RH
4945 return 0;
4946}
4947
4948/* Round up a section size to the appropriate boundary. */
47926f60 4949
252b5132
RH
4950valueT
4951md_section_align (segment, size)
ab9da554 4952 segT segment ATTRIBUTE_UNUSED;
252b5132
RH
4953 valueT size;
4954{
252b5132 4955#ifdef BFD_ASSEMBLER
4c63da97
AM
4956#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
4957 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
4958 {
4959 /* For a.out, force the section size to be aligned. If we don't do
4960 this, BFD will align it for us, but it will not write out the
4961 final bytes of the section. This may be a bug in BFD, but it is
4962 easier to fix it here since that is how the other a.out targets
4963 work. */
4964 int align;
4965
4966 align = bfd_get_section_alignment (stdoutput, segment);
4967 size = ((size + (1 << align) - 1) & ((valueT) -1 << align));
4968 }
252b5132
RH
4969#endif
4970#endif
4971
4972 return size;
4973}
4974
4975/* On the i386, PC-relative offsets are relative to the start of the
4976 next instruction. That is, the address of the offset, plus its
4977 size, since the offset is always the last part of the insn. */
4978
4979long
4980md_pcrel_from (fixP)
4981 fixS *fixP;
4982{
4983 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
4984}
4985
4986#ifndef I386COFF
4987
4988static void
4989s_bss (ignore)
ab9da554 4990 int ignore ATTRIBUTE_UNUSED;
252b5132 4991{
29b0f896 4992 int temp;
252b5132
RH
4993
4994 temp = get_absolute_expression ();
4995 subseg_set (bss_section, (subsegT) temp);
4996 demand_empty_rest_of_line ();
4997}
4998
4999#endif
5000
252b5132
RH
5001#ifdef BFD_ASSEMBLER
5002
5003void
5004i386_validate_fix (fixp)
5005 fixS *fixp;
5006{
5007 if (fixp->fx_subsy && fixp->fx_subsy == GOT_symbol)
5008 {
3e73aa7c 5009 /* GOTOFF relocation are nonsense in 64bit mode. */
23df1078
JH
5010 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
5011 {
5012 if (flag_code != CODE_64BIT)
5013 abort ();
5014 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
5015 }
5016 else
5017 {
5018 if (flag_code == CODE_64BIT)
5019 abort ();
5020 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
5021 }
252b5132
RH
5022 fixp->fx_subsy = 0;
5023 }
5024}
5025
252b5132
RH
5026arelent *
5027tc_gen_reloc (section, fixp)
ab9da554 5028 asection *section ATTRIBUTE_UNUSED;
252b5132
RH
5029 fixS *fixp;
5030{
5031 arelent *rel;
5032 bfd_reloc_code_real_type code;
5033
5034 switch (fixp->fx_r_type)
5035 {
3e73aa7c
JH
5036 case BFD_RELOC_X86_64_PLT32:
5037 case BFD_RELOC_X86_64_GOT32:
5038 case BFD_RELOC_X86_64_GOTPCREL:
252b5132
RH
5039 case BFD_RELOC_386_PLT32:
5040 case BFD_RELOC_386_GOT32:
5041 case BFD_RELOC_386_GOTOFF:
5042 case BFD_RELOC_386_GOTPC:
3e73aa7c 5043 case BFD_RELOC_X86_64_32S:
252b5132
RH
5044 case BFD_RELOC_RVA:
5045 case BFD_RELOC_VTABLE_ENTRY:
5046 case BFD_RELOC_VTABLE_INHERIT:
5047 code = fixp->fx_r_type;
5048 break;
5049 default:
93382f6d 5050 if (fixp->fx_pcrel)
252b5132 5051 {
93382f6d
AM
5052 switch (fixp->fx_size)
5053 {
5054 default:
b091f402
AM
5055 as_bad_where (fixp->fx_file, fixp->fx_line,
5056 _("can not do %d byte pc-relative relocation"),
5057 fixp->fx_size);
93382f6d
AM
5058 code = BFD_RELOC_32_PCREL;
5059 break;
5060 case 1: code = BFD_RELOC_8_PCREL; break;
5061 case 2: code = BFD_RELOC_16_PCREL; break;
5062 case 4: code = BFD_RELOC_32_PCREL; break;
5063 }
5064 }
5065 else
5066 {
5067 switch (fixp->fx_size)
5068 {
5069 default:
b091f402
AM
5070 as_bad_where (fixp->fx_file, fixp->fx_line,
5071 _("can not do %d byte relocation"),
5072 fixp->fx_size);
93382f6d
AM
5073 code = BFD_RELOC_32;
5074 break;
5075 case 1: code = BFD_RELOC_8; break;
5076 case 2: code = BFD_RELOC_16; break;
5077 case 4: code = BFD_RELOC_32; break;
937149dd 5078#ifdef BFD64
3e73aa7c 5079 case 8: code = BFD_RELOC_64; break;
937149dd 5080#endif
93382f6d 5081 }
252b5132
RH
5082 }
5083 break;
5084 }
252b5132
RH
5085
5086 if (code == BFD_RELOC_32
5087 && GOT_symbol
5088 && fixp->fx_addsy == GOT_symbol)
3e73aa7c
JH
5089 {
5090 /* We don't support GOTPC on 64bit targets. */
5091 if (flag_code == CODE_64BIT)
bfb32b52 5092 abort ();
3e73aa7c
JH
5093 code = BFD_RELOC_386_GOTPC;
5094 }
252b5132
RH
5095
5096 rel = (arelent *) xmalloc (sizeof (arelent));
49309057
ILT
5097 rel->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
5098 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
5099
5100 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
3e73aa7c
JH
5101 if (!use_rela_relocations)
5102 {
5103 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
5104 vtable entry to be used in the relocation's section offset. */
5105 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
5106 rel->address = fixp->fx_offset;
252b5132 5107
3e73aa7c
JH
5108 if (fixp->fx_pcrel)
5109 rel->addend = fixp->fx_addnumber;
5110 else
5111 rel->addend = 0;
5112 }
5113 /* Use the rela in 64bit mode. */
252b5132 5114 else
3e73aa7c 5115 {
062cd5e7
AS
5116 if (!fixp->fx_pcrel)
5117 rel->addend = fixp->fx_offset;
5118 else
5119 switch (code)
5120 {
5121 case BFD_RELOC_X86_64_PLT32:
5122 case BFD_RELOC_X86_64_GOT32:
5123 case BFD_RELOC_X86_64_GOTPCREL:
5124 rel->addend = fixp->fx_offset - fixp->fx_size;
5125 break;
5126 default:
5127 rel->addend = (section->vma
5128 - fixp->fx_size
5129 + fixp->fx_addnumber
5130 + md_pcrel_from (fixp));
5131 break;
5132 }
3e73aa7c
JH
5133 }
5134
252b5132
RH
5135 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
5136 if (rel->howto == NULL)
5137 {
5138 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 5139 _("cannot represent relocation type %s"),
252b5132
RH
5140 bfd_get_reloc_code_name (code));
5141 /* Set howto to a garbage value so that we can keep going. */
5142 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
5143 assert (rel->howto != NULL);
5144 }
5145
5146 return rel;
5147}
5148
29b0f896 5149#else /* !BFD_ASSEMBLER */
252b5132
RH
5150
5151#if (defined(OBJ_AOUT) | defined(OBJ_BOUT))
5152void
5153tc_aout_fix_to_chars (where, fixP, segment_address_in_file)
5154 char *where;
5155 fixS *fixP;
5156 relax_addressT segment_address_in_file;
5157{
47926f60
KH
5158 /* In: length of relocation (or of address) in chars: 1, 2 or 4.
5159 Out: GNU LD relocation length code: 0, 1, or 2. */
252b5132 5160
47926f60 5161 static const unsigned char nbytes_r_length[] = { 42, 0, 1, 42, 2 };
252b5132
RH
5162 long r_symbolnum;
5163
5164 know (fixP->fx_addsy != NULL);
5165
5166 md_number_to_chars (where,
5167 (valueT) (fixP->fx_frag->fr_address
5168 + fixP->fx_where - segment_address_in_file),
5169 4);
5170
5171 r_symbolnum = (S_IS_DEFINED (fixP->fx_addsy)
5172 ? S_GET_TYPE (fixP->fx_addsy)
5173 : fixP->fx_addsy->sy_number);
5174
5175 where[6] = (r_symbolnum >> 16) & 0x0ff;
5176 where[5] = (r_symbolnum >> 8) & 0x0ff;
5177 where[4] = r_symbolnum & 0x0ff;
5178 where[7] = ((((!S_IS_DEFINED (fixP->fx_addsy)) << 3) & 0x08)
5179 | ((nbytes_r_length[fixP->fx_size] << 1) & 0x06)
5180 | (((fixP->fx_pcrel << 0) & 0x01) & 0x0f));
5181}
5182
47926f60 5183#endif /* OBJ_AOUT or OBJ_BOUT. */
252b5132
RH
5184
5185#if defined (I386COFF)
5186
5187short
5188tc_coff_fix2rtype (fixP)
5189 fixS *fixP;
5190{
5191 if (fixP->fx_r_type == R_IMAGEBASE)
5192 return R_IMAGEBASE;
5193
5194 return (fixP->fx_pcrel ?
5195 (fixP->fx_size == 1 ? R_PCRBYTE :
5196 fixP->fx_size == 2 ? R_PCRWORD :
5197 R_PCRLONG) :
5198 (fixP->fx_size == 1 ? R_RELBYTE :
5199 fixP->fx_size == 2 ? R_RELWORD :
5200 R_DIR32));
5201}
5202
5203int
5204tc_coff_sizemachdep (frag)
5205 fragS *frag;
5206{
5207 if (frag->fr_next)
5208 return (frag->fr_next->fr_address - frag->fr_address);
5209 else
5210 return 0;
5211}
5212
47926f60 5213#endif /* I386COFF */
252b5132 5214
29b0f896 5215#endif /* !BFD_ASSEMBLER */
64a0c779
DN
5216\f
5217/* Parse operands using Intel syntax. This implements a recursive descent
5218 parser based on the BNF grammar published in Appendix B of the MASM 6.1
5219 Programmer's Guide.
5220
5221 FIXME: We do not recognize the full operand grammar defined in the MASM
5222 documentation. In particular, all the structure/union and
5223 high-level macro operands are missing.
5224
5225 Uppercase words are terminals, lower case words are non-terminals.
5226 Objects surrounded by double brackets '[[' ']]' are optional. Vertical
5227 bars '|' denote choices. Most grammar productions are implemented in
5228 functions called 'intel_<production>'.
5229
5230 Initial production is 'expr'.
5231
64a0c779
DN
5232 addOp + | -
5233
5234 alpha [a-zA-Z]
5235
5236 byteRegister AL | AH | BL | BH | CL | CH | DL | DH
5237
5238 constant digits [[ radixOverride ]]
5239
5240 dataType BYTE | WORD | DWORD | QWORD | XWORD
5241
5242 digits decdigit
b77a7acd
AJ
5243 | digits decdigit
5244 | digits hexdigit
64a0c779
DN
5245
5246 decdigit [0-9]
5247
5248 e05 e05 addOp e06
b77a7acd 5249 | e06
64a0c779
DN
5250
5251 e06 e06 mulOp e09
b77a7acd 5252 | e09
64a0c779
DN
5253
5254 e09 OFFSET e10
5255 | e09 PTR e10
5256 | e09 : e10
5257 | e10
5258
5259 e10 e10 [ expr ]
b77a7acd 5260 | e11
64a0c779
DN
5261
5262 e11 ( expr )
b77a7acd 5263 | [ expr ]
64a0c779
DN
5264 | constant
5265 | dataType
5266 | id
5267 | $
5268 | register
5269
5270 => expr SHORT e05
b77a7acd 5271 | e05
64a0c779
DN
5272
5273 gpRegister AX | EAX | BX | EBX | CX | ECX | DX | EDX
b77a7acd 5274 | BP | EBP | SP | ESP | DI | EDI | SI | ESI
64a0c779
DN
5275
5276 hexdigit a | b | c | d | e | f
b77a7acd 5277 | A | B | C | D | E | F
64a0c779
DN
5278
5279 id alpha
b77a7acd 5280 | id alpha
64a0c779
DN
5281 | id decdigit
5282
5283 mulOp * | / | MOD
5284
5285 quote " | '
5286
5287 register specialRegister
b77a7acd 5288 | gpRegister
64a0c779
DN
5289 | byteRegister
5290
5291 segmentRegister CS | DS | ES | FS | GS | SS
5292
5293 specialRegister CR0 | CR2 | CR3
b77a7acd 5294 | DR0 | DR1 | DR2 | DR3 | DR6 | DR7
64a0c779
DN
5295 | TR3 | TR4 | TR5 | TR6 | TR7
5296
64a0c779
DN
5297 We simplify the grammar in obvious places (e.g., register parsing is
5298 done by calling parse_register) and eliminate immediate left recursion
5299 to implement a recursive-descent parser.
5300
5301 expr SHORT e05
b77a7acd 5302 | e05
64a0c779
DN
5303
5304 e05 e06 e05'
5305
5306 e05' addOp e06 e05'
b77a7acd 5307 | Empty
64a0c779
DN
5308
5309 e06 e09 e06'
5310
5311 e06' mulOp e09 e06'
b77a7acd 5312 | Empty
64a0c779
DN
5313
5314 e09 OFFSET e10 e09'
b77a7acd 5315 | e10 e09'
64a0c779
DN
5316
5317 e09' PTR e10 e09'
b77a7acd 5318 | : e10 e09'
64a0c779
DN
5319 | Empty
5320
5321 e10 e11 e10'
5322
5323 e10' [ expr ] e10'
b77a7acd 5324 | Empty
64a0c779
DN
5325
5326 e11 ( expr )
b77a7acd 5327 | [ expr ]
64a0c779
DN
5328 | BYTE
5329 | WORD
5330 | DWORD
5331 | QWORD
5332 | XWORD
5333 | .
5334 | $
5335 | register
5336 | id
5337 | constant */
5338
5339/* Parsing structure for the intel syntax parser. Used to implement the
5340 semantic actions for the operand grammar. */
5341struct intel_parser_s
5342 {
5343 char *op_string; /* The string being parsed. */
5344 int got_a_float; /* Whether the operand is a float. */
4a1805b1 5345 int op_modifier; /* Operand modifier. */
64a0c779
DN
5346 int is_mem; /* 1 if operand is memory reference. */
5347 const reg_entry *reg; /* Last register reference found. */
5348 char *disp; /* Displacement string being built. */
5349 };
5350
5351static struct intel_parser_s intel_parser;
5352
5353/* Token structure for parsing intel syntax. */
5354struct intel_token
5355 {
5356 int code; /* Token code. */
5357 const reg_entry *reg; /* Register entry for register tokens. */
5358 char *str; /* String representation. */
5359 };
5360
5361static struct intel_token cur_token, prev_token;
5362
50705ef4
AM
5363/* Token codes for the intel parser. Since T_SHORT is already used
5364 by COFF, undefine it first to prevent a warning. */
64a0c779
DN
5365#define T_NIL -1
5366#define T_CONST 1
5367#define T_REG 2
5368#define T_BYTE 3
5369#define T_WORD 4
5370#define T_DWORD 5
5371#define T_QWORD 6
5372#define T_XWORD 7
50705ef4 5373#undef T_SHORT
64a0c779
DN
5374#define T_SHORT 8
5375#define T_OFFSET 9
5376#define T_PTR 10
5377#define T_ID 11
5378
5379/* Prototypes for intel parser functions. */
5380static int intel_match_token PARAMS ((int code));
cce0cbdc
DN
5381static void intel_get_token PARAMS ((void));
5382static void intel_putback_token PARAMS ((void));
5383static int intel_expr PARAMS ((void));
5384static int intel_e05 PARAMS ((void));
5385static int intel_e05_1 PARAMS ((void));
5386static int intel_e06 PARAMS ((void));
5387static int intel_e06_1 PARAMS ((void));
5388static int intel_e09 PARAMS ((void));
5389static int intel_e09_1 PARAMS ((void));
5390static int intel_e10 PARAMS ((void));
5391static int intel_e10_1 PARAMS ((void));
5392static int intel_e11 PARAMS ((void));
64a0c779 5393
64a0c779
DN
5394static int
5395i386_intel_operand (operand_string, got_a_float)
5396 char *operand_string;
5397 int got_a_float;
5398{
5399 int ret;
5400 char *p;
5401
5402 /* Initialize token holders. */
5403 cur_token.code = prev_token.code = T_NIL;
5404 cur_token.reg = prev_token.reg = NULL;
5405 cur_token.str = prev_token.str = NULL;
5406
5407 /* Initialize parser structure. */
e5cb08ac 5408 p = intel_parser.op_string = (char *) malloc (strlen (operand_string) + 1);
64a0c779
DN
5409 if (p == NULL)
5410 abort ();
5411 strcpy (intel_parser.op_string, operand_string);
5412 intel_parser.got_a_float = got_a_float;
5413 intel_parser.op_modifier = -1;
5414 intel_parser.is_mem = 0;
5415 intel_parser.reg = NULL;
e5cb08ac 5416 intel_parser.disp = (char *) malloc (strlen (operand_string) + 1);
64a0c779
DN
5417 if (intel_parser.disp == NULL)
5418 abort ();
5419 intel_parser.disp[0] = '\0';
5420
5421 /* Read the first token and start the parser. */
5422 intel_get_token ();
5423 ret = intel_expr ();
5424
5425 if (ret)
5426 {
5427 /* If we found a memory reference, hand it over to i386_displacement
5428 to fill in the rest of the operand fields. */
5429 if (intel_parser.is_mem)
5430 {
5431 if ((i.mem_operands == 1
5432 && (current_templates->start->opcode_modifier & IsString) == 0)
5433 || i.mem_operands == 2)
5434 {
5435 as_bad (_("too many memory references for '%s'"),
5436 current_templates->start->name);
5437 ret = 0;
5438 }
5439 else
5440 {
5441 char *s = intel_parser.disp;
5442 i.mem_operands++;
5443
5444 /* Add the displacement expression. */
5445 if (*s != '\0')
5446 ret = i386_displacement (s, s + strlen (s))
5447 && i386_index_check (s);
5448 }
5449 }
5450
5451 /* Constant and OFFSET expressions are handled by i386_immediate. */
5452 else if (intel_parser.op_modifier == OFFSET_FLAT
5453 || intel_parser.reg == NULL)
5454 ret = i386_immediate (intel_parser.disp);
5455 }
5456
5457 free (p);
5458 free (intel_parser.disp);
5459
5460 return ret;
5461}
5462
64a0c779 5463/* expr SHORT e05
b77a7acd 5464 | e05 */
64a0c779
DN
5465static int
5466intel_expr ()
5467{
5468 /* expr SHORT e05 */
5469 if (cur_token.code == T_SHORT)
5470 {
5471 intel_parser.op_modifier = SHORT;
5472 intel_match_token (T_SHORT);
5473
5474 return (intel_e05 ());
5475 }
5476
5477 /* expr e05 */
5478 else
5479 return intel_e05 ();
5480}
5481
64a0c779
DN
5482/* e05 e06 e05'
5483
4a1805b1 5484 e05' addOp e06 e05'
64a0c779
DN
5485 | Empty */
5486static int
5487intel_e05 ()
5488{
5489 return (intel_e06 () && intel_e05_1 ());
5490}
5491
5492static int
5493intel_e05_1 ()
5494{
5495 /* e05' addOp e06 e05' */
5496 if (cur_token.code == '+' || cur_token.code == '-')
5497 {
5498 strcat (intel_parser.disp, cur_token.str);
5499 intel_match_token (cur_token.code);
5500
5501 return (intel_e06 () && intel_e05_1 ());
5502 }
5503
5504 /* e05' Empty */
5505 else
5506 return 1;
4a1805b1 5507}
64a0c779
DN
5508
5509/* e06 e09 e06'
5510
5511 e06' mulOp e09 e06'
b77a7acd 5512 | Empty */
64a0c779
DN
5513static int
5514intel_e06 ()
5515{
5516 return (intel_e09 () && intel_e06_1 ());
5517}
5518
5519static int
5520intel_e06_1 ()
5521{
5522 /* e06' mulOp e09 e06' */
5523 if (cur_token.code == '*' || cur_token.code == '/')
5524 {
5525 strcat (intel_parser.disp, cur_token.str);
5526 intel_match_token (cur_token.code);
5527
5528 return (intel_e09 () && intel_e06_1 ());
5529 }
4a1805b1 5530
64a0c779 5531 /* e06' Empty */
4a1805b1 5532 else
64a0c779
DN
5533 return 1;
5534}
5535
64a0c779 5536/* e09 OFFSET e10 e09'
b77a7acd 5537 | e10 e09'
64a0c779
DN
5538
5539 e09' PTR e10 e09'
b77a7acd 5540 | : e10 e09'
64a0c779
DN
5541 | Empty */
5542static int
5543intel_e09 ()
5544{
5545 /* e09 OFFSET e10 e09' */
5546 if (cur_token.code == T_OFFSET)
5547 {
5548 intel_parser.is_mem = 0;
5549 intel_parser.op_modifier = OFFSET_FLAT;
5550 intel_match_token (T_OFFSET);
5551
5552 return (intel_e10 () && intel_e09_1 ());
5553 }
5554
5555 /* e09 e10 e09' */
5556 else
5557 return (intel_e10 () && intel_e09_1 ());
5558}
5559
5560static int
5561intel_e09_1 ()
5562{
5563 /* e09' PTR e10 e09' */
5564 if (cur_token.code == T_PTR)
5565 {
5566 if (prev_token.code == T_BYTE)
5567 i.suffix = BYTE_MNEM_SUFFIX;
5568
5569 else if (prev_token.code == T_WORD)
5570 {
5571 if (intel_parser.got_a_float == 2) /* "fi..." */
5572 i.suffix = SHORT_MNEM_SUFFIX;
5573 else
5574 i.suffix = WORD_MNEM_SUFFIX;
5575 }
5576
5577 else if (prev_token.code == T_DWORD)
5578 {
5579 if (intel_parser.got_a_float == 1) /* "f..." */
5580 i.suffix = SHORT_MNEM_SUFFIX;
5581 else
5582 i.suffix = LONG_MNEM_SUFFIX;
5583 }
5584
5585 else if (prev_token.code == T_QWORD)
f16b83df
JH
5586 {
5587 if (intel_parser.got_a_float == 1) /* "f..." */
5588 i.suffix = LONG_MNEM_SUFFIX;
5589 else
3e73aa7c 5590 i.suffix = QWORD_MNEM_SUFFIX;
f16b83df 5591 }
64a0c779
DN
5592
5593 else if (prev_token.code == T_XWORD)
5594 i.suffix = LONG_DOUBLE_MNEM_SUFFIX;
5595
5596 else
5597 {
5598 as_bad (_("Unknown operand modifier `%s'\n"), prev_token.str);
5599 return 0;
5600 }
5601
5602 intel_match_token (T_PTR);
5603
5604 return (intel_e10 () && intel_e09_1 ());
5605 }
5606
5607 /* e09 : e10 e09' */
5608 else if (cur_token.code == ':')
5609 {
21d6c4af
DN
5610 /* Mark as a memory operand only if it's not already known to be an
5611 offset expression. */
5612 if (intel_parser.op_modifier != OFFSET_FLAT)
5613 intel_parser.is_mem = 1;
64a0c779
DN
5614
5615 return (intel_match_token (':') && intel_e10 () && intel_e09_1 ());
5616 }
5617
5618 /* e09' Empty */
5619 else
5620 return 1;
5621}
5622
5623/* e10 e11 e10'
5624
5625 e10' [ expr ] e10'
b77a7acd 5626 | Empty */
64a0c779
DN
5627static int
5628intel_e10 ()
5629{
5630 return (intel_e11 () && intel_e10_1 ());
5631}
5632
5633static int
5634intel_e10_1 ()
5635{
5636 /* e10' [ expr ] e10' */
5637 if (cur_token.code == '[')
5638 {
5639 intel_match_token ('[');
21d6c4af
DN
5640
5641 /* Mark as a memory operand only if it's not already known to be an
5642 offset expression. If it's an offset expression, we need to keep
5643 the brace in. */
5644 if (intel_parser.op_modifier != OFFSET_FLAT)
5645 intel_parser.is_mem = 1;
5646 else
5647 strcat (intel_parser.disp, "[");
4a1805b1 5648
64a0c779 5649 /* Add a '+' to the displacement string if necessary. */
21d6c4af
DN
5650 if (*intel_parser.disp != '\0'
5651 && *(intel_parser.disp + strlen (intel_parser.disp) - 1) != '+')
64a0c779
DN
5652 strcat (intel_parser.disp, "+");
5653
21d6c4af
DN
5654 if (intel_expr () && intel_match_token (']'))
5655 {
5656 /* Preserve brackets when the operand is an offset expression. */
5657 if (intel_parser.op_modifier == OFFSET_FLAT)
5658 strcat (intel_parser.disp, "]");
5659
5660 return intel_e10_1 ();
5661 }
5662 else
5663 return 0;
64a0c779
DN
5664 }
5665
5666 /* e10' Empty */
5667 else
5668 return 1;
5669}
5670
64a0c779 5671/* e11 ( expr )
b77a7acd 5672 | [ expr ]
64a0c779
DN
5673 | BYTE
5674 | WORD
5675 | DWORD
5676 | QWORD
5677 | XWORD
4a1805b1 5678 | $
64a0c779
DN
5679 | .
5680 | register
5681 | id
5682 | constant */
5683static int
5684intel_e11 ()
5685{
5686 /* e11 ( expr ) */
5687 if (cur_token.code == '(')
5688 {
5689 intel_match_token ('(');
5690 strcat (intel_parser.disp, "(");
5691
5692 if (intel_expr () && intel_match_token (')'))
e5cb08ac
KH
5693 {
5694 strcat (intel_parser.disp, ")");
5695 return 1;
5696 }
64a0c779
DN
5697 else
5698 return 0;
5699 }
5700
5701 /* e11 [ expr ] */
5702 else if (cur_token.code == '[')
5703 {
5704 intel_match_token ('[');
21d6c4af
DN
5705
5706 /* Mark as a memory operand only if it's not already known to be an
5707 offset expression. If it's an offset expression, we need to keep
5708 the brace in. */
5709 if (intel_parser.op_modifier != OFFSET_FLAT)
5710 intel_parser.is_mem = 1;
5711 else
5712 strcat (intel_parser.disp, "[");
4a1805b1 5713
64a0c779
DN
5714 /* Operands for jump/call inside brackets denote absolute addresses. */
5715 if (current_templates->start->opcode_modifier & Jump
5716 || current_templates->start->opcode_modifier & JumpDword
5717 || current_templates->start->opcode_modifier & JumpByte
5718 || current_templates->start->opcode_modifier & JumpInterSegment)
5719 i.types[this_operand] |= JumpAbsolute;
5720
5721 /* Add a '+' to the displacement string if necessary. */
21d6c4af
DN
5722 if (*intel_parser.disp != '\0'
5723 && *(intel_parser.disp + strlen (intel_parser.disp) - 1) != '+')
64a0c779
DN
5724 strcat (intel_parser.disp, "+");
5725
21d6c4af
DN
5726 if (intel_expr () && intel_match_token (']'))
5727 {
5728 /* Preserve brackets when the operand is an offset expression. */
5729 if (intel_parser.op_modifier == OFFSET_FLAT)
5730 strcat (intel_parser.disp, "]");
5731
5732 return 1;
5733 }
5734 else
5735 return 0;
64a0c779
DN
5736 }
5737
4a1805b1 5738 /* e11 BYTE
64a0c779
DN
5739 | WORD
5740 | DWORD
5741 | QWORD
5742 | XWORD */
5743 else if (cur_token.code == T_BYTE
5744 || cur_token.code == T_WORD
5745 || cur_token.code == T_DWORD
5746 || cur_token.code == T_QWORD
5747 || cur_token.code == T_XWORD)
5748 {
5749 intel_match_token (cur_token.code);
5750
5751 return 1;
5752 }
5753
5754 /* e11 $
5755 | . */
5756 else if (cur_token.code == '$' || cur_token.code == '.')
5757 {
5758 strcat (intel_parser.disp, cur_token.str);
5759 intel_match_token (cur_token.code);
21d6c4af
DN
5760
5761 /* Mark as a memory operand only if it's not already known to be an
5762 offset expression. */
5763 if (intel_parser.op_modifier != OFFSET_FLAT)
5764 intel_parser.is_mem = 1;
64a0c779
DN
5765
5766 return 1;
5767 }
5768
5769 /* e11 register */
5770 else if (cur_token.code == T_REG)
5771 {
5772 const reg_entry *reg = intel_parser.reg = cur_token.reg;
5773
5774 intel_match_token (T_REG);
5775
5776 /* Check for segment change. */
5777 if (cur_token.code == ':')
5778 {
5779 if (reg->reg_type & (SReg2 | SReg3))
5780 {
5781 switch (reg->reg_num)
5782 {
5783 case 0:
5784 i.seg[i.mem_operands] = &es;
5785 break;
5786 case 1:
5787 i.seg[i.mem_operands] = &cs;
5788 break;
5789 case 2:
5790 i.seg[i.mem_operands] = &ss;
5791 break;
5792 case 3:
5793 i.seg[i.mem_operands] = &ds;
5794 break;
5795 case 4:
5796 i.seg[i.mem_operands] = &fs;
5797 break;
5798 case 5:
5799 i.seg[i.mem_operands] = &gs;
5800 break;
5801 }
5802 }
5803 else
5804 {
5805 as_bad (_("`%s' is not a valid segment register"), reg->reg_name);
5806 return 0;
5807 }
5808 }
5809
5810 /* Not a segment register. Check for register scaling. */
5811 else if (cur_token.code == '*')
5812 {
5813 if (!intel_parser.is_mem)
5814 {
5815 as_bad (_("Register scaling only allowed in memory operands."));
5816 return 0;
5817 }
5818
4a1805b1 5819 /* What follows must be a valid scale. */
64a0c779
DN
5820 if (intel_match_token ('*')
5821 && strchr ("01248", *cur_token.str))
5822 {
5823 i.index_reg = reg;
5824 i.types[this_operand] |= BaseIndex;
5825
5826 /* Set the scale after setting the register (otherwise,
5827 i386_scale will complain) */
5828 i386_scale (cur_token.str);
5829 intel_match_token (T_CONST);
5830 }
5831 else
5832 {
5833 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
5834 cur_token.str);
5835 return 0;
5836 }
5837 }
5838
5839 /* No scaling. If this is a memory operand, the register is either a
5840 base register (first occurrence) or an index register (second
5841 occurrence). */
5842 else if (intel_parser.is_mem && !(reg->reg_type & (SReg2 | SReg3)))
5843 {
5844 if (i.base_reg && i.index_reg)
5845 {
5846 as_bad (_("Too many register references in memory operand.\n"));
5847 return 0;
5848 }
5849
5850 if (i.base_reg == NULL)
5851 i.base_reg = reg;
5852 else
5853 i.index_reg = reg;
5854
5855 i.types[this_operand] |= BaseIndex;
5856 }
5857
5858 /* Offset modifier. Add the register to the displacement string to be
5859 parsed as an immediate expression after we're done. */
5860 else if (intel_parser.op_modifier == OFFSET_FLAT)
5861 strcat (intel_parser.disp, reg->reg_name);
4a1805b1 5862
64a0c779
DN
5863 /* It's neither base nor index nor offset. */
5864 else
5865 {
5866 i.types[this_operand] |= reg->reg_type & ~BaseIndex;
5867 i.op[this_operand].regs = reg;
5868 i.reg_operands++;
5869 }
5870
5871 /* Since registers are not part of the displacement string (except
5872 when we're parsing offset operands), we may need to remove any
5873 preceding '+' from the displacement string. */
5874 if (*intel_parser.disp != '\0'
5875 && intel_parser.op_modifier != OFFSET_FLAT)
5876 {
5877 char *s = intel_parser.disp;
5878 s += strlen (s) - 1;
5879 if (*s == '+')
5880 *s = '\0';
5881 }
5882
5883 return 1;
5884 }
4a1805b1 5885
64a0c779
DN
5886 /* e11 id */
5887 else if (cur_token.code == T_ID)
5888 {
5889 /* Add the identifier to the displacement string. */
5890 strcat (intel_parser.disp, cur_token.str);
5891 intel_match_token (T_ID);
5892
5893 /* The identifier represents a memory reference only if it's not
5894 preceded by an offset modifier. */
21d6c4af 5895 if (intel_parser.op_modifier != OFFSET_FLAT)
64a0c779
DN
5896 intel_parser.is_mem = 1;
5897
5898 return 1;
5899 }
5900
5901 /* e11 constant */
5902 else if (cur_token.code == T_CONST
e5cb08ac 5903 || cur_token.code == '-'
64a0c779
DN
5904 || cur_token.code == '+')
5905 {
5906 char *save_str;
5907
5908 /* Allow constants that start with `+' or `-'. */
5909 if (cur_token.code == '-' || cur_token.code == '+')
5910 {
5911 strcat (intel_parser.disp, cur_token.str);
5912 intel_match_token (cur_token.code);
5913 if (cur_token.code != T_CONST)
5914 {
5915 as_bad (_("Syntax error. Expecting a constant. Got `%s'.\n"),
5916 cur_token.str);
5917 return 0;
5918 }
5919 }
5920
e5cb08ac 5921 save_str = (char *) malloc (strlen (cur_token.str) + 1);
64a0c779 5922 if (save_str == NULL)
bc805888 5923 abort ();
64a0c779
DN
5924 strcpy (save_str, cur_token.str);
5925
5926 /* Get the next token to check for register scaling. */
5927 intel_match_token (cur_token.code);
5928
5929 /* Check if this constant is a scaling factor for an index register. */
5930 if (cur_token.code == '*')
5931 {
5932 if (intel_match_token ('*') && cur_token.code == T_REG)
5933 {
5934 if (!intel_parser.is_mem)
5935 {
5936 as_bad (_("Register scaling only allowed in memory operands."));
5937 return 0;
5938 }
5939
4a1805b1 5940 /* The constant is followed by `* reg', so it must be
64a0c779
DN
5941 a valid scale. */
5942 if (strchr ("01248", *save_str))
5943 {
5944 i.index_reg = cur_token.reg;
5945 i.types[this_operand] |= BaseIndex;
5946
5947 /* Set the scale after setting the register (otherwise,
5948 i386_scale will complain) */
5949 i386_scale (save_str);
5950 intel_match_token (T_REG);
5951
5952 /* Since registers are not part of the displacement
5953 string, we may need to remove any preceding '+' from
5954 the displacement string. */
5955 if (*intel_parser.disp != '\0')
5956 {
5957 char *s = intel_parser.disp;
5958 s += strlen (s) - 1;
5959 if (*s == '+')
5960 *s = '\0';
5961 }
5962
5963 free (save_str);
5964
5965 return 1;
5966 }
5967 else
5968 return 0;
5969 }
5970
5971 /* The constant was not used for register scaling. Since we have
5972 already consumed the token following `*' we now need to put it
5973 back in the stream. */
5974 else
5975 intel_putback_token ();
5976 }
5977
5978 /* Add the constant to the displacement string. */
5979 strcat (intel_parser.disp, save_str);
5980 free (save_str);
5981
5982 return 1;
5983 }
5984
64a0c779
DN
5985 as_bad (_("Unrecognized token '%s'"), cur_token.str);
5986 return 0;
5987}
5988
64a0c779
DN
5989/* Match the given token against cur_token. If they match, read the next
5990 token from the operand string. */
5991static int
5992intel_match_token (code)
e5cb08ac 5993 int code;
64a0c779
DN
5994{
5995 if (cur_token.code == code)
5996 {
5997 intel_get_token ();
5998 return 1;
5999 }
6000 else
6001 {
6002 as_bad (_("Unexpected token `%s'\n"), cur_token.str);
6003 return 0;
6004 }
6005}
6006
64a0c779
DN
6007/* Read a new token from intel_parser.op_string and store it in cur_token. */
6008static void
6009intel_get_token ()
6010{
6011 char *end_op;
6012 const reg_entry *reg;
6013 struct intel_token new_token;
6014
6015 new_token.code = T_NIL;
6016 new_token.reg = NULL;
6017 new_token.str = NULL;
6018
4a1805b1 6019 /* Free the memory allocated to the previous token and move
64a0c779
DN
6020 cur_token to prev_token. */
6021 if (prev_token.str)
6022 free (prev_token.str);
6023
6024 prev_token = cur_token;
6025
6026 /* Skip whitespace. */
6027 while (is_space_char (*intel_parser.op_string))
6028 intel_parser.op_string++;
6029
6030 /* Return an empty token if we find nothing else on the line. */
6031 if (*intel_parser.op_string == '\0')
6032 {
6033 cur_token = new_token;
6034 return;
6035 }
6036
6037 /* The new token cannot be larger than the remainder of the operand
6038 string. */
e5cb08ac 6039 new_token.str = (char *) malloc (strlen (intel_parser.op_string) + 1);
64a0c779 6040 if (new_token.str == NULL)
bc805888 6041 abort ();
64a0c779
DN
6042 new_token.str[0] = '\0';
6043
6044 if (strchr ("0123456789", *intel_parser.op_string))
6045 {
6046 char *p = new_token.str;
6047 char *q = intel_parser.op_string;
6048 new_token.code = T_CONST;
6049
6050 /* Allow any kind of identifier char to encompass floating point and
6051 hexadecimal numbers. */
6052 while (is_identifier_char (*q))
6053 *p++ = *q++;
6054 *p = '\0';
6055
6056 /* Recognize special symbol names [0-9][bf]. */
6057 if (strlen (intel_parser.op_string) == 2
4a1805b1 6058 && (intel_parser.op_string[1] == 'b'
64a0c779
DN
6059 || intel_parser.op_string[1] == 'f'))
6060 new_token.code = T_ID;
6061 }
6062
6063 else if (strchr ("+-/*:[]()", *intel_parser.op_string))
6064 {
6065 new_token.code = *intel_parser.op_string;
6066 new_token.str[0] = *intel_parser.op_string;
6067 new_token.str[1] = '\0';
6068 }
6069
6070 else if ((*intel_parser.op_string == REGISTER_PREFIX || allow_naked_reg)
6071 && ((reg = parse_register (intel_parser.op_string, &end_op)) != NULL))
6072 {
6073 new_token.code = T_REG;
6074 new_token.reg = reg;
6075
6076 if (*intel_parser.op_string == REGISTER_PREFIX)
6077 {
6078 new_token.str[0] = REGISTER_PREFIX;
6079 new_token.str[1] = '\0';
6080 }
6081
6082 strcat (new_token.str, reg->reg_name);
6083 }
6084
6085 else if (is_identifier_char (*intel_parser.op_string))
6086 {
6087 char *p = new_token.str;
6088 char *q = intel_parser.op_string;
6089
6090 /* A '.' or '$' followed by an identifier char is an identifier.
6091 Otherwise, it's operator '.' followed by an expression. */
6092 if ((*q == '.' || *q == '$') && !is_identifier_char (*(q + 1)))
6093 {
6094 new_token.code = *q;
6095 new_token.str[0] = *q;
6096 new_token.str[1] = '\0';
6097 }
6098 else
6099 {
6100 while (is_identifier_char (*q) || *q == '@')
6101 *p++ = *q++;
6102 *p = '\0';
6103
6104 if (strcasecmp (new_token.str, "BYTE") == 0)
6105 new_token.code = T_BYTE;
6106
6107 else if (strcasecmp (new_token.str, "WORD") == 0)
6108 new_token.code = T_WORD;
6109
6110 else if (strcasecmp (new_token.str, "DWORD") == 0)
6111 new_token.code = T_DWORD;
6112
6113 else if (strcasecmp (new_token.str, "QWORD") == 0)
6114 new_token.code = T_QWORD;
6115
6116 else if (strcasecmp (new_token.str, "XWORD") == 0)
6117 new_token.code = T_XWORD;
6118
6119 else if (strcasecmp (new_token.str, "PTR") == 0)
6120 new_token.code = T_PTR;
6121
6122 else if (strcasecmp (new_token.str, "SHORT") == 0)
6123 new_token.code = T_SHORT;
6124
6125 else if (strcasecmp (new_token.str, "OFFSET") == 0)
6126 {
6127 new_token.code = T_OFFSET;
6128
6129 /* ??? This is not mentioned in the MASM grammar but gcc
6130 makes use of it with -mintel-syntax. OFFSET may be
6131 followed by FLAT: */
6132 if (strncasecmp (q, " FLAT:", 6) == 0)
6133 strcat (new_token.str, " FLAT:");
6134 }
6135
6136 /* ??? This is not mentioned in the MASM grammar. */
6137 else if (strcasecmp (new_token.str, "FLAT") == 0)
6138 new_token.code = T_OFFSET;
6139
6140 else
6141 new_token.code = T_ID;
6142 }
6143 }
6144
6145 else
6146 as_bad (_("Unrecognized token `%s'\n"), intel_parser.op_string);
6147
6148 intel_parser.op_string += strlen (new_token.str);
6149 cur_token = new_token;
6150}
6151
64a0c779
DN
6152/* Put cur_token back into the token stream and make cur_token point to
6153 prev_token. */
6154static void
6155intel_putback_token ()
6156{
6157 intel_parser.op_string -= strlen (cur_token.str);
6158 free (cur_token.str);
6159 cur_token = prev_token;
4a1805b1 6160
64a0c779
DN
6161 /* Forget prev_token. */
6162 prev_token.code = T_NIL;
6163 prev_token.reg = NULL;
6164 prev_token.str = NULL;
6165}
This page took 1.121483 seconds and 4 git commands to generate.