]>
Commit | Line | Data |
---|---|---|
f6bcefef HPN |
1 | # Makefile template for Configure for the CRIS simulator, based on a mix |
2 | # of the ones for m32r and i960. | |
3 | # | |
32d0add0 | 4 | # Copyright (C) 2004-2015 Free Software Foundation, Inc. |
f6bcefef HPN |
5 | # Contributed by Axis Communications. |
6 | # | |
7 | # This program is free software; you can redistribute it and/or modify | |
8 | # it under the terms of the GNU General Public License as published by | |
4744ac1b | 9 | # the Free Software Foundation; either version 3 of the License, or |
f6bcefef HPN |
10 | # (at your option) any later version. |
11 | # | |
12 | # This program is distributed in the hope that it will be useful, | |
13 | # but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | # GNU General Public License for more details. | |
16 | # | |
4744ac1b JB |
17 | # You should have received a copy of the GNU General Public License |
18 | # along with this program. If not, see <http://www.gnu.org/licenses/>. | |
f6bcefef HPN |
19 | |
20 | ## COMMON_PRE_CONFIG_FRAG | |
21 | ||
530d5813 HPN |
22 | CRISV10F_OBJS = crisv10f.o cpuv10.o decodev10.o modelv10.o mloopv10f.o |
23 | CRISV32F_OBJS = crisv32f.o cpuv32.o decodev32.o modelv32.o mloopv32f.o | |
f6bcefef | 24 | |
f6bcefef HPN |
25 | SIM_OBJS = \ |
26 | $(SIM_NEW_COMMON_OBJS) \ | |
27 | sim-cpu.o \ | |
f6bcefef HPN |
28 | sim-model.o \ |
29 | sim-reg.o \ | |
30 | cgen-utils.o cgen-trace.o cgen-scache.o \ | |
122bbfb5 | 31 | cgen-run.o sim-reason.o sim-stop.o \ |
f6bcefef HPN |
32 | sim-if.o arch.o \ |
33 | $(CRISV10F_OBJS) \ | |
34 | $(CRISV32F_OBJS) \ | |
35 | traps.o devices.o \ | |
f6bcefef HPN |
36 | cris-desc.o |
37 | ||
38 | # Extra headers included by sim-main.h. | |
39 | # FIXME: $(srccom)/cgen-ops.h should be in CGEN_INCLUDE_DEPS. | |
40 | SIM_EXTRA_DEPS = \ | |
41 | $(CGEN_INCLUDE_DEPS) $(srccom)/cgen-ops.h \ | |
42 | arch.h cpuall.h cris-sim.h cris-desc.h | |
43 | ||
f6bcefef HPN |
44 | SIM_EXTRA_CLEAN = cris-clean |
45 | ||
46 | # This selects the cris newlib/libgloss syscall definitions. | |
47 | NL_TARGET = -DNL_TARGET_cris | |
48 | ||
49 | ## COMMON_POST_CONFIG_FRAG | |
50 | ||
51 | CGEN_CPU_DIR = $(CGENDIR)/../cpu | |
52 | ||
53 | arch = cris | |
54 | ||
55 | sim-if.o: sim-if.c $(SIM_MAIN_DEPS) $(sim-core_h) $(sim-options_h) | |
56 | ||
aad3b3cb HPN |
57 | # Needs CPU-specific knowledge. |
58 | dv-cris.o: dv-cris.c $(SIM_MAIN_DEPS) $(sim-core_h) | |
59 | ||
60 | # This is the same rule as dv-core.o etc. | |
61 | dv-rv.o: dv-rv.c $(hw_main_headers) $(sim_main_headers) | |
62 | ||
f6bcefef HPN |
63 | arch.o: arch.c $(SIM_MAIN_DEPS) |
64 | ||
65 | traps.o: traps.c targ-vals.h $(SIM_MAIN_DEPS) $(sim-options_h) | |
66 | devices.o: devices.c $(SIM_MAIN_DEPS) | |
67 | ||
aad3b3cb HPN |
68 | # rvdummy is just used for testing. It does nothing if |
69 | # --enable-sim-hardware isn't active. | |
70 | ||
71 | all: rvdummy$(EXEEXT) | |
72 | ||
73 | check: rvdummy$(EXEEXT) | |
74 | ||
75 | rvdummy$(EXEEXT): rvdummy.o $(EXTRA_LIBDEPS) | |
76 | $(CC) $(ALL_CFLAGS) -o rvdummy$(EXEEXT) rvdummy.o $(EXTRA_LIBS) | |
77 | ||
78 | rvdummy.o: rvdummy.c config.h tconfig.h $(remote_sim_h) $(callback_h) | |
79 | ||
f6bcefef HPN |
80 | # CRISV10 objs |
81 | ||
82 | CRISV10F_INCLUDE_DEPS = \ | |
83 | $(CGEN_MAIN_CPU_DEPS) \ | |
84 | cpuv10.h decodev10.h engv10.h | |
85 | ||
86 | crisv10f.o: crisv10f.c cris-tmpl.c $(CRISV10F_INCLUDE_DEPS) | |
87 | ||
88 | # FIXME: What is mono and what does "Use of `mono' is wip" mean (other | |
89 | # than the apparent; some "mono" feature is work in progress)? | |
90 | mloopv10f.c engv10.h: stamp-v10fmloop | |
91 | stamp-v10fmloop: $(srcdir)/../common/genmloop.sh mloop.in Makefile | |
086c6838 | 92 | $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \ |
f6bcefef HPN |
93 | -mono -no-fast -pbb -switch semcrisv10f-switch.c \ |
94 | -cpu crisv10f -infile $(srcdir)/mloop.in | |
95 | $(SHELL) $(srcroot)/move-if-change eng.hin engv10.h | |
96 | $(SHELL) $(srcroot)/move-if-change mloop.cin mloopv10f.c | |
97 | touch stamp-v10fmloop | |
98 | mloopv10f.o: mloopv10f.c semcrisv10f-switch.c $(CRISV10F_INCLUDE_DEPS) | |
99 | ||
100 | cpuv10.o: cpuv10.c $(CRISV10F_INCLUDE_DEPS) | |
101 | decodev10.o: decodev10.c $(CRISV10F_INCLUDE_DEPS) | |
f6bcefef HPN |
102 | modelv10.o: modelv10.c $(CRISV10F_INCLUDE_DEPS) |
103 | ||
104 | # CRISV32 objs | |
105 | ||
106 | CRISV32F_INCLUDE_DEPS = \ | |
107 | $(CGEN_MAIN_CPU_DEPS) \ | |
108 | cpuv32.h decodev32.h engv32.h | |
109 | ||
110 | crisv32f.o: crisv32f.c cris-tmpl.c $(CRISV32F_INCLUDE_DEPS) | |
111 | ||
112 | # FIXME: What is mono and what does "Use of `mono' is wip" mean (other | |
113 | # than the apparent; some "mono" feature is work in progress)? | |
114 | mloopv32f.c engv32.h: stamp-v32fmloop | |
c3182514 HPN |
115 | # We depend on stamp-v10fmloop to get serialization to avoid |
116 | # racing with it for the same temporary file-names when "make -j". | |
117 | stamp-v32fmloop: stamp-v10fmloop $(srcdir)/../common/genmloop.sh mloop.in Makefile | |
086c6838 | 118 | $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \ |
f6bcefef HPN |
119 | -mono -no-fast -pbb -switch semcrisv32f-switch.c \ |
120 | -cpu crisv32f -infile $(srcdir)/mloop.in | |
121 | $(SHELL) $(srcroot)/move-if-change eng.hin engv32.h | |
122 | $(SHELL) $(srcroot)/move-if-change mloop.cin mloopv32f.c | |
123 | touch stamp-v32fmloop | |
124 | mloopv32f.o: mloopv32f.c semcrisv32f-switch.c $(CRISV32F_INCLUDE_DEPS) | |
125 | ||
126 | cpuv32.o: cpuv32.c $(CRISV32F_INCLUDE_DEPS) | |
127 | decodev32.o: decodev32.c $(CRISV32F_INCLUDE_DEPS) | |
f6bcefef HPN |
128 | modelv32.o: modelv32.c $(CRISV32F_INCLUDE_DEPS) |
129 | ||
130 | cris-clean: | |
131 | for v in 10 32; do \ | |
132 | rm -f mloopv$${v}f.c engv$${v}.h stamp-v$${v}fmloop; \ | |
133 | rm -f stamp-v$${v}fcpu; \ | |
134 | done | |
135 | -rm -f stamp-arch stamp-desc | |
136 | -rm -f tmp-* | |
137 | ||
138 | # cgen support, enable with --enable-cgen-maint | |
139 | CGEN_MAINT = ; @true | |
140 | # The following line is commented in or out depending upon --enable-cgen-maint. | |
141 | @CGEN_MAINT@CGEN_MAINT = | |
142 | ||
143 | # Useful when making CGEN-generated files manually, without --enable-cgen-maint. | |
144 | stamps: stamp-v10fmloop stamp-v32fmloop stamp-arch stamp-v10fcpu stamp-v32fcpu stamp-desc | |
145 | ||
146 | stamp-arch: $(CGEN_READ_SCM) $(CGEN_ARCH_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile | |
147 | $(MAKE) cgen-arch $(CGEN_FLAGS_TO_PASS) mach=crisv10,crisv32 \ | |
148 | archfile=$(CGEN_CPU_DIR)/cris.cpu \ | |
149 | FLAGS="with-scache with-profile=fn" | |
150 | touch stamp-arch | |
151 | arch.h arch.c cpuall.h: $(CGEN_MAINT) stamp-arch | |
152 | ||
cce0efb5 | 153 | # The sed-hack is supposed to be temporary, until we get CGEN to emit it. |
f6bcefef HPN |
154 | stamp-v10fcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile |
155 | $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \ | |
156 | archfile=$(CGEN_CPU_DIR)/cris.cpu \ | |
157 | cpu=crisv10f mach=crisv10 SUFFIX=v10 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)" | |
158 | $(SHELL) $(srcroot)/move-if-change $(srcdir)/semv10-switch.c $(srcdir)/semcrisv10f-switch.c | |
cce0efb5 HPN |
159 | sed -ne 'p; s/^\(#include "sim-assert.h"\)$$/#include "cgen-ops.h"/p' < $(srcdir)/decodev10.c > decodev10.c.tmp |
160 | mv decodev10.c.tmp $(srcdir)/decodev10.c | |
f6bcefef HPN |
161 | touch stamp-v10fcpu |
162 | cpuv10.h cpuv10.c semcrisv10f-switch.c modelv10.c decodev10.c decodev10.h: $(CGEN_MAINT) stamp-v10fcpu | |
163 | ||
164 | stamp-v32fcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile | |
165 | $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \ | |
166 | archfile=$(CGEN_CPU_DIR)/cris.cpu \ | |
167 | cpu=crisv32f mach=crisv32 SUFFIX=v32 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)" | |
168 | $(SHELL) $(srcroot)/move-if-change $(srcdir)/semv32-switch.c $(srcdir)/semcrisv32f-switch.c | |
cce0efb5 HPN |
169 | sed -ne 'p; s/^\(#include "sim-assert.h"\)$$/#include "cgen-ops.h"/p' < $(srcdir)/decodev32.c > decodev32.c.tmp |
170 | mv decodev32.c.tmp $(srcdir)/decodev32.c | |
f6bcefef HPN |
171 | touch stamp-v32fcpu |
172 | cpuv32.h cpuv32.c semcrisv32f-switch.c modelv32.c decodev32.c decodev32.h: $(CGEN_MAINT) stamp-v32fcpu | |
173 | ||
174 | stamp-desc: $(CGEN_READ_SCM) $(CGEN_DESC_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile | |
175 | $(MAKE) cgen-desc $(CGEN_FLAGS_TO_PASS) \ | |
176 | archfile=$(CGEN_CPU_DIR)/cris.cpu \ | |
177 | cpu=cris mach=all | |
178 | touch stamp-desc | |
179 | cris-desc.c cris-desc.h cris-opc.h: $(CGEN_MAINT) stamp-desc |