2 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 #include <asm/arch/imx-regs.h>
26 #include <asm/arch/mx6q_pins.h>
27 #include <asm/arch/clock.h>
28 #include <asm/errno.h>
30 #include <asm/imx-common/iomux-v3.h>
32 #include <fsl_esdhc.h>
36 DECLARE_GLOBAL_DATA_PTR;
38 #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
39 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
40 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
42 #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
43 PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
44 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
46 #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
47 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
48 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
52 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
57 iomux_v3_cfg_t const uart4_pads[] = {
58 MX6_PAD_KEY_COL0__UART4_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
59 MX6_PAD_KEY_ROW0__UART4_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
62 iomux_v3_cfg_t const usdhc3_pads[] = {
63 MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
64 MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
65 MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
66 MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
67 MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
68 MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
69 MX6_PAD_SD3_DAT4__USDHC3_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
70 MX6_PAD_SD3_DAT5__USDHC3_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
71 MX6_PAD_SD3_DAT6__USDHC3_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
72 MX6_PAD_SD3_DAT7__USDHC3_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
73 MX6_PAD_NANDF_CS0__GPIO_6_11 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
76 iomux_v3_cfg_t const usdhc4_pads[] = {
77 MX6_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
78 MX6_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
79 MX6_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
80 MX6_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
81 MX6_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
82 MX6_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
83 MX6_PAD_SD4_DAT4__USDHC4_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
84 MX6_PAD_SD4_DAT5__USDHC4_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
85 MX6_PAD_SD4_DAT6__USDHC4_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
86 MX6_PAD_SD4_DAT7__USDHC4_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
89 iomux_v3_cfg_t const enet_pads[] = {
90 MX6_PAD_KEY_COL1__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
91 MX6_PAD_KEY_COL2__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
92 MX6_PAD_RGMII_TXC__ENET_RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
93 MX6_PAD_RGMII_TD0__ENET_RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
94 MX6_PAD_RGMII_TD1__ENET_RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
95 MX6_PAD_RGMII_TD2__ENET_RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
96 MX6_PAD_RGMII_TD3__ENET_RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
97 MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
98 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
99 MX6_PAD_RGMII_RXC__ENET_RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
100 MX6_PAD_RGMII_RD0__ENET_RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
101 MX6_PAD_RGMII_RD1__ENET_RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
102 MX6_PAD_RGMII_RD2__ENET_RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
103 MX6_PAD_RGMII_RD3__ENET_RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
104 MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
108 static void setup_iomux_uart(void)
110 imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
113 static void setup_iomux_enet(void)
115 imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
118 #ifdef CONFIG_FSL_ESDHC
119 struct fsl_esdhc_cfg usdhc_cfg[2] = {
124 int board_mmc_getcd(struct mmc *mmc)
126 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
129 if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
130 gpio_direction_input(IMX_GPIO_NR(6, 11));
131 ret = !gpio_get_value(IMX_GPIO_NR(6, 11));
132 } else /* Don't have the CD GPIO pin on board */
138 int board_mmc_init(bd_t *bis)
143 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
144 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
146 for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
149 imx_iomux_v3_setup_multiple_pads(
150 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
153 imx_iomux_v3_setup_multiple_pads(
154 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
157 printf("Warning: you configured more USDHC controllers"
158 "(%d) then supported by the board (%d)\n",
159 index + 1, CONFIG_SYS_FSL_USDHC_NUM);
163 status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
170 #define MII_MMD_ACCESS_CTRL_REG 0xd
171 #define MII_MMD_ACCESS_ADDR_DATA_REG 0xe
172 #define MII_DBG_PORT_REG 0x1d
173 #define MII_DBG_PORT2_REG 0x1e
175 int fecmxc_mii_postcall(int phy)
180 * Due to the i.MX6Q Armadillo2 board HW design,there is
181 * no 125Mhz clock input from SOC. In order to use RGMII,
182 * We need enable AR8031 ouput a 125MHz clk from CLK_25M
184 miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x7);
185 miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, 0x8016);
186 miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x4007);
187 miiphy_read("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, &val);
190 miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, val);
192 /* For the RGMII phy, we need enable tx clock delay */
193 miiphy_write("FEC", phy, MII_DBG_PORT_REG, 0x5);
194 miiphy_read("FEC", phy, MII_DBG_PORT2_REG, &val);
196 miiphy_write("FEC", phy, MII_DBG_PORT2_REG, val);
198 miiphy_write("FEC", phy, MII_BMCR, 0xa100);
203 int board_eth_init(bd_t *bis)
205 struct eth_device *dev;
208 ret = cpu_eth_init(bis);
210 printf("FEC MXC: %s:failed\n", __func__);
214 dev = eth_get_dev_by_name("FEC");
216 printf("FEC MXC: Unable to get FEC device entry\n");
220 ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
222 printf("FEC MXC: Unable to register FEC mii postcall\n");
229 int board_early_init_f(void)
239 /* address of boot parameters */
240 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
247 puts("Board: MX6Q-Armadillo2\n");