2 * Copyright 2004-2011 Freescale Semiconductor, Inc.
4 * MPC83xx Internal Memory Map
12 * SPDX-License-Identifier: GPL-2.0+
14 #ifndef __IMMAP_83xx__
15 #define __IMMAP_83xx__
17 #include <asm/types.h>
18 #include <asm/fsl_i2c.h>
19 #include <asm/mpc8xxx_spi.h>
20 #include <asm/fsl_lbc.h>
21 #include <asm/fsl_dma.h>
26 typedef struct law83xx {
27 u32 bar; /* LBIU local access window base address register */
28 u32 ar; /* LBIU local access window attribute register */
32 * System configuration registers
34 typedef struct sysconf83xx {
35 u32 immrbar; /* Internal memory map base address register */
37 u32 altcbar; /* Alternate configuration base address register */
39 law83xx_t lblaw[4]; /* LBIU local access window */
41 law83xx_t pcilaw[2]; /* PCI local access window */
43 law83xx_t pcielaw[2]; /* PCI Express local access window */
45 law83xx_t ddrlaw[2]; /* DDR local access window */
47 u32 sgprl; /* System General Purpose Register Low */
48 u32 sgprh; /* System General Purpose Register High */
49 u32 spridr; /* System Part and Revision ID Register */
51 u32 spcr; /* System Priority Configuration Register */
52 u32 sicrl; /* System I/O Configuration Register Low */
53 u32 sicrh; /* System I/O Configuration Register High */
55 u32 sidcr0; /* System I/O Delay Configuration Register 0 */
56 u32 sidcr1; /* System I/O Delay Configuration Register 1 */
57 u32 ddrcdr; /* DDR Control Driver Register */
58 u32 ddrdsr; /* DDR Debug Status Register */
59 u32 obir; /* Output Buffer Impedance Register */
61 u32 pecr1; /* PCI Express control register 1 */
62 #if defined(CONFIG_MPC830x)
63 u32 sdhccr; /* eSDHC Control Registers for MPC830x */
65 u32 pecr2; /* PCI Express control register 2 */
67 #if defined(CONFIG_MPC8309)
78 * Watch Dog Timer (WDT) Registers
80 typedef struct wdt83xx {
82 u32 swcrr; /* System watchdog control register */
83 u32 swcnr; /* System watchdog count register */
85 u16 swsrr; /* System watchdog service register */
90 * RTC/PIT Module Registers
92 typedef struct rtclk83xx {
93 u32 cnr; /* control register */
94 u32 ldr; /* load register */
95 u32 psr; /* prescale register */
96 u32 ctr; /* counter value field register */
97 u32 evr; /* event register */
98 u32 alr; /* alarm register */
103 * Global timer module
105 typedef struct gtm83xx {
106 u8 cfr1; /* Timer1/2 Configuration */
108 u8 cfr2; /* Timer3/4 Configuration */
110 u16 mdr1; /* Timer1 Mode Register */
111 u16 mdr2; /* Timer2 Mode Register */
112 u16 rfr1; /* Timer1 Reference Register */
113 u16 rfr2; /* Timer2 Reference Register */
114 u16 cpr1; /* Timer1 Capture Register */
115 u16 cpr2; /* Timer2 Capture Register */
116 u16 cnr1; /* Timer1 Counter Register */
117 u16 cnr2; /* Timer2 Counter Register */
118 u16 mdr3; /* Timer3 Mode Register */
119 u16 mdr4; /* Timer4 Mode Register */
120 u16 rfr3; /* Timer3 Reference Register */
121 u16 rfr4; /* Timer4 Reference Register */
122 u16 cpr3; /* Timer3 Capture Register */
123 u16 cpr4; /* Timer4 Capture Register */
124 u16 cnr3; /* Timer3 Counter Register */
125 u16 cnr4; /* Timer4 Counter Register */
126 u16 evr1; /* Timer1 Event Register */
127 u16 evr2; /* Timer2 Event Register */
128 u16 evr3; /* Timer3 Event Register */
129 u16 evr4; /* Timer4 Event Register */
130 u16 psr1; /* Timer1 Prescaler Register */
131 u16 psr2; /* Timer2 Prescaler Register */
132 u16 psr3; /* Timer3 Prescaler Register */
133 u16 psr4; /* Timer4 Prescaler Register */
138 * Integrated Programmable Interrupt Controller
140 typedef struct ipic83xx {
141 u32 sicfr; /* System Global Interrupt Configuration Register */
142 u32 sivcr; /* System Global Interrupt Vector Register */
143 u32 sipnr_h; /* System Internal Interrupt Pending Register - High */
144 u32 sipnr_l; /* System Internal Interrupt Pending Register - Low */
145 u32 siprr_a; /* System Internal Interrupt Group A Priority Register */
146 u32 siprr_b; /* System Internal Interrupt Group B Priority Register */
147 u32 siprr_c; /* System Internal Interrupt Group C Priority Register */
148 u32 siprr_d; /* System Internal Interrupt Group D Priority Register */
149 u32 simsr_h; /* System Internal Interrupt Mask Register - High */
150 u32 simsr_l; /* System Internal Interrupt Mask Register - Low */
151 u32 sicnr; /* System Internal Interrupt Control Register */
152 u32 sepnr; /* System External Interrupt Pending Register */
153 u32 smprr_a; /* System Mixed Interrupt Group A Priority Register */
154 u32 smprr_b; /* System Mixed Interrupt Group B Priority Register */
155 u32 semsr; /* System External Interrupt Mask Register */
156 u32 secnr; /* System External Interrupt Control Register */
157 u32 sersr; /* System Error Status Register */
158 u32 sermr; /* System Error Mask Register */
159 u32 sercr; /* System Error Control Register */
160 u32 sepcr; /* System External Interrupt Polarity Control Register */
161 u32 sifcr_h; /* System Internal Interrupt Force Register - High */
162 u32 sifcr_l; /* System Internal Interrupt Force Register - Low */
163 u32 sefcr; /* System External Interrupt Force Register */
164 u32 serfr; /* System Error Force Register */
165 u32 scvcr; /* System Critical Interrupt Vector Register */
166 u32 smvcr; /* System Management Interrupt Vector Register */
171 * System Arbiter Registers
173 typedef struct arbiter83xx {
174 u32 acr; /* Arbiter Configuration Register */
175 u32 atr; /* Arbiter Timers Register */
177 u32 aer; /* Arbiter Event Register */
178 u32 aidr; /* Arbiter Interrupt Definition Register */
179 u32 amr; /* Arbiter Mask Register */
180 u32 aeatr; /* Arbiter Event Attributes Register */
181 u32 aeadr; /* Arbiter Event Address Register */
182 u32 aerr; /* Arbiter Event Response Register */
189 typedef struct reset83xx {
190 u32 rcwl; /* Reset Configuration Word Low Register */
191 u32 rcwh; /* Reset Configuration Word High Register */
193 u32 rsr; /* Reset Status Register */
194 u32 rmr; /* Reset Mode Register */
195 u32 rpr; /* Reset protection Register */
196 u32 rcr; /* Reset Control Register */
197 u32 rcer; /* Reset Control Enable Register */
204 typedef struct clk83xx {
205 u32 spmr; /* system PLL mode Register */
206 u32 occr; /* output clock control Register */
207 u32 sccr; /* system clock control Register */
212 * Power Management Control Module
214 typedef struct pmc83xx {
215 u32 pmccr; /* PMC Configuration Register */
216 u32 pmcer; /* PMC Event Register */
217 u32 pmcmr; /* PMC Mask Register */
218 u32 pmccr1; /* PMC Configuration Register 1 */
219 u32 pmccr2; /* PMC Configuration Register 2 */
224 * General purpose I/O module
226 typedef struct gpio83xx {
227 u32 dir; /* direction register */
228 u32 odr; /* open drain register */
229 u32 dat; /* data register */
230 u32 ier; /* interrupt event register */
231 u32 imr; /* interrupt mask register */
232 u32 icr; /* external interrupt control register */
237 * QE Ports Interrupts Registers
239 typedef struct qepi83xx {
241 u32 qepier; /* QE Ports Interrupt Event Register */
242 u32 qepimr; /* QE Ports Interrupt Mask Register */
243 u32 qepicr; /* QE Ports Interrupt Control Register */
248 * QE Parallel I/O Ports
250 typedef struct gpio_n {
251 u32 podr; /* Open Drain Register */
252 u32 pdat; /* Data Register */
253 u32 dir1; /* direction register 1 */
254 u32 dir2; /* direction register 2 */
255 u32 ppar1; /* Pin Assignment Register 1 */
256 u32 ppar2; /* Pin Assignment Register 2 */
259 typedef struct qegpio83xx {
260 gpio_n_t ioport[0x7];
265 * QE Secondary Bus Access Windows
267 typedef struct qesba83xx {
268 u32 lbmcsar; /* Local bus memory controller start address */
269 u32 sdmcsar; /* Secondary DDR memory controller start address */
271 u32 lbmcear; /* Local bus memory controller end address */
272 u32 sdmcear; /* Secondary DDR memory controller end address */
274 u32 lbmcar; /* Local bus memory controller attributes */
275 u32 sdmcar; /* Secondary DDR memory controller attributes */
280 * DDR Memory Controller Memory Map
282 #if defined(CONFIG_FSL_DDR2) || defined(CONFIG_FSL_DDR3)
283 typedef struct ccsr_ddr {
284 u32 cs0_bnds; /* Chip Select 0 Memory Bounds */
286 u32 cs1_bnds; /* Chip Select 1 Memory Bounds */
288 u32 cs2_bnds; /* Chip Select 2 Memory Bounds */
290 u32 cs3_bnds; /* Chip Select 3 Memory Bounds */
292 u32 cs0_config; /* Chip Select Configuration */
293 u32 cs1_config; /* Chip Select Configuration */
294 u32 cs2_config; /* Chip Select Configuration */
295 u32 cs3_config; /* Chip Select Configuration */
297 u32 cs0_config_2; /* Chip Select Configuration 2 */
298 u32 cs1_config_2; /* Chip Select Configuration 2 */
299 u32 cs2_config_2; /* Chip Select Configuration 2 */
300 u32 cs3_config_2; /* Chip Select Configuration 2 */
302 u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
303 u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
304 u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
305 u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
306 u32 sdram_cfg; /* SDRAM Control Configuration */
307 u32 sdram_cfg_2; /* SDRAM Control Configuration 2 */
308 u32 sdram_mode; /* SDRAM Mode Configuration */
309 u32 sdram_mode_2; /* SDRAM Mode Configuration 2 */
310 u32 sdram_md_cntl; /* SDRAM Mode Control */
311 u32 sdram_interval; /* SDRAM Interval Configuration */
312 u32 sdram_data_init; /* SDRAM Data initialization */
314 u32 sdram_clk_cntl; /* SDRAM Clock Control */
316 u32 init_addr; /* training init addr */
317 u32 init_ext_addr; /* training init extended addr */
319 u32 timing_cfg_4; /* SDRAM Timing Configuration 4 */
320 u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */
322 u32 ddr_zq_cntl; /* ZQ calibration control*/
323 u32 ddr_wrlvl_cntl; /* write leveling control*/
325 u32 ddr_sr_cntr; /* self refresh counter */
326 u32 ddr_sdram_rcw_1; /* Control Words 1 */
327 u32 ddr_sdram_rcw_2; /* Control Words 2 */
329 u32 ddr_wrlvl_cntl_2; /* write leveling control 2 */
330 u32 ddr_wrlvl_cntl_3; /* write leveling control 3 */
332 u32 sdram_mode_3; /* SDRAM Mode Configuration 3 */
333 u32 sdram_mode_4; /* SDRAM Mode Configuration 4 */
334 u32 sdram_mode_5; /* SDRAM Mode Configuration 5 */
335 u32 sdram_mode_6; /* SDRAM Mode Configuration 6 */
336 u32 sdram_mode_7; /* SDRAM Mode Configuration 7 */
337 u32 sdram_mode_8; /* SDRAM Mode Configuration 8 */
339 u32 ddr_dsr1; /* Debug Status 1 */
340 u32 ddr_dsr2; /* Debug Status 2 */
341 u32 ddr_cdr1; /* Control Driver 1 */
342 u32 ddr_cdr2; /* Control Driver 2 */
344 u32 ip_rev1; /* IP Block Revision 1 */
345 u32 ip_rev2; /* IP Block Revision 2 */
346 u32 eor; /* Enhanced Optimization Register */
348 u32 mtcr; /* Memory Test Control Register */
350 u32 mtp1; /* Memory Test Pattern 1 */
351 u32 mtp2; /* Memory Test Pattern 2 */
352 u32 mtp3; /* Memory Test Pattern 3 */
353 u32 mtp4; /* Memory Test Pattern 4 */
354 u32 mtp5; /* Memory Test Pattern 5 */
355 u32 mtp6; /* Memory Test Pattern 6 */
356 u32 mtp7; /* Memory Test Pattern 7 */
357 u32 mtp8; /* Memory Test Pattern 8 */
358 u32 mtp9; /* Memory Test Pattern 9 */
359 u32 mtp10; /* Memory Test Pattern 10 */
361 u32 data_err_inject_hi; /* Data Path Err Injection Mask High */
362 u32 data_err_inject_lo; /* Data Path Err Injection Mask Low */
363 u32 ecc_err_inject; /* Data Path Err Injection Mask ECC */
365 u32 capture_data_hi; /* Data Path Read Capture High */
366 u32 capture_data_lo; /* Data Path Read Capture Low */
367 u32 capture_ecc; /* Data Path Read Capture ECC */
369 u32 err_detect; /* Error Detect */
370 u32 err_disable; /* Error Disable */
372 u32 capture_attributes; /* Error Attrs Capture */
373 u32 capture_address; /* Error Addr Capture */
374 u32 capture_ext_address; /* Error Extended Addr Capture */
375 u32 err_sbe; /* Single-Bit ECC Error Management */
377 u32 debug[32]; /* debug_1 to debug_32 */
381 typedef struct ddr_cs_bnds {
386 typedef struct ddr83xx {
387 ddr_cs_bnds_t csbnds[4];/* Chip Select x Memory Bounds */
389 u32 cs_config[4]; /* Chip Select x Configuration */
391 u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
392 u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
393 u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
394 u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
395 u32 sdram_cfg; /* SDRAM Control Configuration */
396 u32 sdram_cfg2; /* SDRAM Control Configuration 2 */
397 u32 sdram_mode; /* SDRAM Mode Configuration */
398 u32 sdram_mode2; /* SDRAM Mode Configuration 2 */
399 u32 sdram_md_cntl; /* SDRAM Mode Control */
400 u32 sdram_interval; /* SDRAM Interval Configuration */
401 u32 ddr_data_init; /* SDRAM Data Initialization */
403 u32 sdram_clk_cntl; /* SDRAM Clock Control */
405 u32 ddr_init_addr; /* DDR training initialization address */
406 u32 ddr_init_ext_addr; /* DDR training initialization extended address */
408 u32 ddr_ip_rev1; /* DDR IP block revision 1 */
409 u32 ddr_ip_rev2; /* DDR IP block revision 2 */
411 u32 data_err_inject_hi; /* Memory Data Path Error Injection Mask High */
412 u32 data_err_inject_lo; /* Memory Data Path Error Injection Mask Low */
413 u32 ecc_err_inject; /* Memory Data Path Error Injection Mask ECC */
415 u32 capture_data_hi; /* Memory Data Path Read Capture High */
416 u32 capture_data_lo; /* Memory Data Path Read Capture Low */
417 u32 capture_ecc; /* Memory Data Path Read Capture ECC */
419 u32 err_detect; /* Memory Error Detect */
420 u32 err_disable; /* Memory Error Disable */
421 u32 err_int_en; /* Memory Error Interrupt Enable */
422 u32 capture_attributes; /* Memory Error Attributes Capture */
423 u32 capture_address; /* Memory Error Address Capture */
424 u32 capture_ext_address;/* Memory Error Extended Address Capture */
425 u32 err_sbe; /* Memory Single-Bit ECC Error Management */
435 typedef struct duart83xx {
436 u8 urbr_ulcr_udlb; /* combined register for URBR, UTHR and UDLB */
437 u8 uier_udmb; /* combined register for UIER and UDMB */
438 u8 uiir_ufcr_uafr; /* combined register for UIIR, UFCR and UAFR */
439 u8 ulcr; /* line control register */
440 u8 umcr; /* MODEM control register */
441 u8 ulsr; /* line status register */
442 u8 umsr; /* MODEM status register */
443 u8 uscr; /* scratch register */
445 u8 udsr; /* DMA status register */
453 typedef struct dma83xx {
454 u32 res0[0xC]; /* 0x0-0x29 reseverd */
455 u32 omisr; /* 0x30 Outbound message interrupt status register */
456 u32 omimr; /* 0x34 Outbound message interrupt mask register */
457 u32 res1[0x6]; /* 0x38-0x49 reserved */
458 u32 imr0; /* 0x50 Inbound message register 0 */
459 u32 imr1; /* 0x54 Inbound message register 1 */
460 u32 omr0; /* 0x58 Outbound message register 0 */
461 u32 omr1; /* 0x5C Outbound message register 1 */
462 u32 odr; /* 0x60 Outbound doorbell register */
463 u32 res2; /* 0x64-0x67 reserved */
464 u32 idr; /* 0x68 Inbound doorbell register */
465 u32 res3[0x5]; /* 0x6C-0x79 reserved */
466 u32 imisr; /* 0x80 Inbound message interrupt status register */
467 u32 imimr; /* 0x84 Inbound message interrupt mask register */
468 u32 res4[0x1E]; /* 0x88-0x99 reserved */
469 struct fsl_dma dma[4];
473 * PCI Software Configuration Registers
475 typedef struct pciconf83xx {
483 * PCI Outbound Translation Register
485 typedef struct pci_outbound_window {
497 typedef struct ios83xx {
507 * PCI Controller Control and Status Registers
509 typedef struct pcictrl83xx {
545 typedef struct usb83xx {
552 typedef struct tsec83xx {
559 typedef struct security83xx {
566 struct pex_inbound_window {
573 struct pex_outbound_window {
580 struct pex_csb_bridge {
611 u32 pex_int_apio_vec1;
612 u32 pex_int_apio_vec2;
614 u32 pex_int_ppio_vec1;
615 u32 pex_int_ppio_vec2;
616 u32 pex_int_wdma_vec1;
617 u32 pex_int_wdma_vec2;
618 u32 pex_int_rdma_vec1;
619 u32 pex_int_rdma_vec2;
620 u32 pex_int_misc_vec;
622 u32 pex_int_axi_pio_enb;
623 u32 pex_int_axi_wdma_enb;
624 u32 pex_int_axi_rdma_enb;
625 u32 pex_int_axi_misc_enb;
626 u32 pex_int_axi_pio_stat;
627 u32 pex_int_axi_wdma_stat;
628 u32 pex_int_axi_rdma_stat;
629 u32 pex_int_axi_misc_stat;
631 struct pex_outbound_window pex_outbound_win[4];
638 struct pex_inbound_window pex_inbound_win[4];
641 typedef struct pex83xx {
642 u8 pex_cfg_header[0x404];
645 u32 pex_ack_replay_timeout;
652 u32 pex_aspm_req_timer;
654 u32 pex_ssvid_update;
664 u32 pex_pme_to_ack_tor;
666 u32 pex_ss_intr_mask;
668 struct pex_csb_bridge bridge;
675 typedef struct sata83xx {
682 typedef struct sdhc83xx {
689 typedef struct serdes83xx {
703 typedef struct rom83xx {
704 #if defined(CONFIG_MPC8309)
714 typedef struct tdm83xx {
721 typedef struct tdmdmac83xx {
725 #if defined(CONFIG_MPC834x)
726 typedef struct immap {
727 sysconf83xx_t sysconf; /* System configuration */
728 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
729 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
730 rtclk83xx_t pit; /* Periodic Interval Timer */
731 gtm83xx_t gtm[2]; /* Global Timers Module */
732 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
733 arbiter83xx_t arbiter; /* System Arbiter Registers */
734 reset83xx_t reset; /* Reset Module */
735 clk83xx_t clk; /* System Clock Module */
736 pmc83xx_t pmc; /* Power Management Control Module */
737 gpio83xx_t gpio[2]; /* General purpose I/O module */
742 #if defined(CONFIG_FSL_DDR2) || defined(CONFIG_FSL_DDR3)
743 ccsr_ddr_t ddr; /* DDR Memory Controller Memory */
745 ddr83xx_t ddr; /* DDR Memory Controller Memory */
747 fsl_i2c_t i2c[2]; /* I2C Controllers */
749 duart83xx_t duart[2]; /* DUART */
751 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
753 spi8xxx_t spi; /* Serial Peripheral Interface */
754 dma83xx_t dma; /* DMA */
755 pciconf83xx_t pci_conf[2]; /* PCI Software Configuration Registers */
756 ios83xx_t ios; /* Sequencer */
757 pcictrl83xx_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
762 security83xx_t security;
766 #ifdef CONFIG_HAS_FSL_MPH_USB
767 #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x22000 /* use the MPH controller */
769 #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x23000 /* use the DR controller */
772 #elif defined(CONFIG_MPC8313)
773 typedef struct immap {
774 sysconf83xx_t sysconf; /* System configuration */
775 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
776 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
777 rtclk83xx_t pit; /* Periodic Interval Timer */
778 gtm83xx_t gtm[2]; /* Global Timers Module */
779 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
780 arbiter83xx_t arbiter; /* System Arbiter Registers */
781 reset83xx_t reset; /* Reset Module */
782 clk83xx_t clk; /* System Clock Module */
783 pmc83xx_t pmc; /* Power Management Control Module */
784 gpio83xx_t gpio[1]; /* General purpose I/O module */
786 ddr83xx_t ddr; /* DDR Memory Controller Memory */
787 fsl_i2c_t i2c[2]; /* I2C Controllers */
789 duart83xx_t duart[2]; /* DUART */
791 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
793 spi8xxx_t spi; /* Serial Peripheral Interface */
794 dma83xx_t dma; /* DMA */
795 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
797 ios83xx_t ios; /* Sequencer */
798 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
803 security83xx_t security;
807 #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
808 typedef struct immap {
809 sysconf83xx_t sysconf; /* System configuration */
810 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
811 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
812 rtclk83xx_t pit; /* Periodic Interval Timer */
813 gtm83xx_t gtm[2]; /* Global Timers Module */
814 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
815 arbiter83xx_t arbiter; /* System Arbiter Registers */
816 reset83xx_t reset; /* Reset Module */
817 clk83xx_t clk; /* System Clock Module */
818 pmc83xx_t pmc; /* Power Management Control Module */
819 gpio83xx_t gpio[1]; /* General purpose I/O module */
821 ddr83xx_t ddr; /* DDR Memory Controller Memory */
822 fsl_i2c_t i2c[2]; /* I2C Controllers */
824 duart83xx_t duart[2]; /* DUART */
826 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
828 spi8xxx_t spi; /* Serial Peripheral Interface */
829 dma83xx_t dma; /* DMA */
830 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
832 ios83xx_t ios; /* Sequencer */
833 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
835 pex83xx_t pciexp[2]; /* PCI Express Controller */
837 tdm83xx_t tdm; /* TDM Controller */
839 sata83xx_t sata[2]; /* SATA Controller */
841 usb83xx_t usb[1]; /* USB DR Controller */
844 tdmdmac83xx_t tdmdmac; /* TDM DMAC */
846 security83xx_t security;
848 serdes83xx_t serdes[1]; /* SerDes Registers */
852 #elif defined(CONFIG_MPC837x)
853 typedef struct immap {
854 sysconf83xx_t sysconf; /* System configuration */
855 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
856 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
857 rtclk83xx_t pit; /* Periodic Interval Timer */
858 gtm83xx_t gtm[2]; /* Global Timers Module */
859 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
860 arbiter83xx_t arbiter; /* System Arbiter Registers */
861 reset83xx_t reset; /* Reset Module */
862 clk83xx_t clk; /* System Clock Module */
863 pmc83xx_t pmc; /* Power Management Control Module */
864 gpio83xx_t gpio[2]; /* General purpose I/O module */
866 ddr83xx_t ddr; /* DDR Memory Controller Memory */
867 fsl_i2c_t i2c[2]; /* I2C Controllers */
869 duart83xx_t duart[2]; /* DUART */
871 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
873 spi8xxx_t spi; /* Serial Peripheral Interface */
874 dma83xx_t dma; /* DMA */
875 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
877 ios83xx_t ios; /* Sequencer */
878 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
880 pex83xx_t pciexp[2]; /* PCI Express Controller */
882 sata83xx_t sata[4]; /* SATA Controller */
884 usb83xx_t usb[1]; /* USB DR Controller */
887 sdhc83xx_t sdhc; /* SDHC Controller */
889 security83xx_t security;
891 serdes83xx_t serdes[2]; /* SerDes Registers */
893 rom83xx_t rom; /* On Chip ROM */
896 #elif defined(CONFIG_MPC8360)
897 typedef struct immap {
898 sysconf83xx_t sysconf; /* System configuration */
899 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
900 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
901 rtclk83xx_t pit; /* Periodic Interval Timer */
903 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
904 arbiter83xx_t arbiter; /* System Arbiter Registers */
905 reset83xx_t reset; /* Reset Module */
906 clk83xx_t clk; /* System Clock Module */
907 pmc83xx_t pmc; /* Power Management Control Module */
908 qepi83xx_t qepi; /* QE Ports Interrupts Registers */
913 qepio83xx_t qepio; /* QE Parallel I/O ports */
914 qesba83xx_t qesba; /* QE Secondary Bus Access Windows */
916 ddr83xx_t ddr; /* DDR Memory Controller Memory */
917 fsl_i2c_t i2c[2]; /* I2C Controllers */
919 duart83xx_t duart[2]; /* DUART */
921 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
923 dma83xx_t dma; /* DMA */
924 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
926 ios83xx_t ios; /* Sequencer (IOS) */
927 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
929 ddr83xx_t ddr_secondary; /* Secondary DDR Memory Controller Memory Map */
931 security83xx_t security;
933 u8 qe[0x100000]; /* QE block */
936 #elif defined(CONFIG_MPC832x)
937 typedef struct immap {
938 sysconf83xx_t sysconf; /* System configuration */
939 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
940 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
941 rtclk83xx_t pit; /* Periodic Interval Timer */
942 gtm83xx_t gtm[2]; /* Global Timers Module */
943 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
944 arbiter83xx_t arbiter; /* System Arbiter Registers */
945 reset83xx_t reset; /* Reset Module */
946 clk83xx_t clk; /* System Clock Module */
947 pmc83xx_t pmc; /* Power Management Control Module */
948 qepi83xx_t qepi; /* QE Ports Interrupts Registers */
953 qepio83xx_t qepio; /* QE Parallel I/O ports */
955 ddr83xx_t ddr; /* DDR Memory Controller Memory */
956 fsl_i2c_t i2c[2]; /* I2C Controllers */
958 duart83xx_t duart[2]; /* DUART */
960 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
962 dma83xx_t dma; /* DMA */
963 pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
965 ios83xx_t ios; /* Sequencer (IOS) */
966 pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
968 security83xx_t security;
970 u8 qe[0x100000]; /* QE block */
972 #elif defined(CONFIG_MPC8309)
973 typedef struct immap {
974 sysconf83xx_t sysconf; /* System configuration */
975 wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
976 rtclk83xx_t rtc; /* Real Time Clock Module Registers */
977 rtclk83xx_t pit; /* Periodic Interval Timer */
978 gtm83xx_t gtm[2]; /* Global Timers Module */
979 ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
980 arbiter83xx_t arbiter; /* System Arbiter Registers */
981 reset83xx_t reset; /* Reset Module */
982 clk83xx_t clk; /* System Clock Module */
983 pmc83xx_t pmc; /* Power Management Control Module */
984 gpio83xx_t gpio[2]; /* General purpose I/O module */
985 u8 res0[0x500]; /* res0 1.25 KBytes added for 8309 */
986 qepi83xx_t qepi; /* QE Ports Interrupts Registers */
987 qepio83xx_t qepio; /* QE Parallel I/O ports */
989 ddr83xx_t ddr; /* DDR Memory Controller Memory */
990 fsl_i2c_t i2c[2]; /* I2C Controllers */
992 duart83xx_t duart[2]; /* DUART */
994 duart83xx_t duart1[2]; /* DUART */
996 fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
1000 dma83xx_t dma; /* DMA */
1001 pciconf83xx_t pci_conf[1]; /* PCI Configuration Registers */
1003 ios83xx_t ios; /* Sequencer (IOS) */
1004 pcictrl83xx_t pci_ctrl[1]; /* PCI Control & Status Registers */
1006 u8 can1[0x1000]; /* Flexcan 1 */
1007 u8 can2[0x1000]; /* Flexcan 2 */
1011 u8 can3[0x1000]; /* Flexcan 3 */
1012 u8 can4[0x1000]; /* Flexcan 4 */
1014 u8 dma1[0x2000]; /* DMA */
1015 sdhc83xx_t sdhc; /* SDHC Controller */
1017 rom83xx_t rom; /* On Chip ROM */
1019 u8 qe[0x100000]; /* QE block */
1020 u8 res14[0xE00000];/* Added for 8309 */
1024 #define CONFIG_SYS_MPC8xxx_DDR_OFFSET (0x2000)
1025 #define CONFIG_SYS_MPC8xxx_DDR_ADDR \
1026 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR_OFFSET)
1027 #define CONFIG_SYS_MPC83xx_DMA_OFFSET (0x8000)
1028 #define CONFIG_SYS_MPC83xx_DMA_ADDR \
1029 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_DMA_OFFSET)
1030 #define CONFIG_SYS_MPC83xx_ESDHC_OFFSET (0x2e000)
1031 #define CONFIG_SYS_MPC83xx_ESDHC_ADDR \
1032 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_ESDHC_OFFSET)
1034 #ifndef CONFIG_SYS_MPC83xx_USB_OFFSET
1035 #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x23000
1037 #define CONFIG_SYS_MPC83xx_USB_ADDR \
1038 (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_USB_OFFSET)
1039 #define CONFIG_SYS_LBC_ADDR (&((immap_t *)CONFIG_SYS_IMMR)->im_lbc)
1041 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
1042 #define CONFIG_SYS_MDIO1_OFFSET 0x24000
1044 #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
1045 #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
1046 #endif /* __IMMAP_83xx__ */