Commit | Line | Data |
---|---|---|
5e4b3361 SR |
1 | /* |
2 | * (C) Copyright 2003-2004 | |
3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. | |
4 | * | |
1a459660 | 5 | * SPDX-License-Identifier: GPL-2.0+ |
5e4b3361 SR |
6 | |
7 | */ | |
8 | ||
9 | /************************************************************************* | |
10 | * (c) 2005 esd gmbh Hannover | |
11 | * | |
12 | * | |
13 | * from IceCube.h file | |
14 | * by Reinhard Arlt reinhard.arlt@esd-electronics.com | |
15 | * | |
16 | *************************************************************************/ | |
17 | ||
18 | #ifndef __CONFIG_H | |
19 | #define __CONFIG_H | |
20 | ||
21 | /* | |
22 | * High Level Configuration Options | |
23 | * (easy to change) | |
24 | */ | |
25 | ||
26 | #define CONFIG_MPC5200 1 /* This is an MPC5xxx CPU */ | |
27 | #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */ | |
28 | #define CONFIG_ICECUBE 1 /* ... on IceCube board */ | |
29 | #define CONFIG_CPCI5200 1 /* ... on CPCI5200 board */ | |
30 | #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */ | |
31 | ||
2ae18241 WD |
32 | #ifndef CONFIG_SYS_TEXT_BASE |
33 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */ | |
34 | #endif | |
35 | ||
6d0f6bcf | 36 | #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */ |
5e4b3361 | 37 | |
31d82672 BB |
38 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
39 | ||
5e4b3361 SR |
40 | /* |
41 | * Serial console configuration | |
42 | */ | |
43 | #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */ | |
44 | #define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */ | |
6d0f6bcf | 45 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
5e4b3361 | 46 | |
5e4b3361 SR |
47 | /* |
48 | * PCI Mapping: | |
49 | * 0x40000000 - 0x4fffffff - PCI Memory | |
50 | * 0x50000000 - 0x50ffffff - PCI IO Space | |
51 | */ | |
52 | #if 1 | |
53 | #define CONFIG_PCI 1 | |
54 | #if 1 | |
55 | #define CONFIG_PCI_PNP 1 | |
56 | #endif | |
57 | #define CONFIG_PCI_SCAN_SHOW 1 | |
f33fca22 | 58 | #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 |
5e4b3361 SR |
59 | |
60 | #define CONFIG_PCI_MEM_BUS 0x40000000 | |
61 | #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS | |
62 | #define CONFIG_PCI_MEM_SIZE 0x10000000 | |
63 | ||
64 | #define CONFIG_PCI_IO_BUS 0x50000000 | |
65 | #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS | |
66 | #define CONFIG_PCI_IO_SIZE 0x01000000 | |
67 | #endif | |
63ff004c MB |
68 | |
69 | #define CONFIG_MII | |
5e4b3361 | 70 | #if 0 /* test-only !!! */ |
5e4b3361 | 71 | #define CONFIG_EEPRO100 1 |
6d0f6bcf | 72 | #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ |
5e4b3361 SR |
73 | #define CONFIG_NS8382X 1 |
74 | #endif | |
75 | ||
5e4b3361 SR |
76 | /* Partitions */ |
77 | #define CONFIG_MAC_PARTITION | |
78 | #define CONFIG_DOS_PARTITION | |
79 | ||
80 | /* USB */ | |
81 | #if 0 | |
82 | #define CONFIG_USB_OHCI | |
5e4b3361 | 83 | #define CONFIG_USB_STORAGE |
5e4b3361 SR |
84 | #endif |
85 | ||
80ff4f99 JL |
86 | /* |
87 | * BOOTP options | |
88 | */ | |
89 | #define CONFIG_BOOTP_BOOTFILESIZE | |
90 | #define CONFIG_BOOTP_BOOTPATH | |
91 | #define CONFIG_BOOTP_GATEWAY | |
92 | #define CONFIG_BOOTP_HOSTNAME | |
93 | ||
94 | ||
5e4b3361 | 95 | /* |
d794cfef | 96 | * Command line configuration. |
5e4b3361 | 97 | */ |
d794cfef JL |
98 | #include <config_cmd_default.h> |
99 | ||
100 | #if defined(CONFIG_PCI) | |
101 | #define CONFIG_CMD_PCI | |
102 | #endif | |
103 | ||
104 | #define CONFIG_CMD_EEPROM | |
105 | #define CONFIG_CMD_FAT | |
106 | #define CONFIG_CMD_IDE | |
107 | #define CONFIG_CMD_I2C | |
108 | #define CONFIG_CMD_BSP | |
109 | #define CONFIG_CMD_ELF | |
110 | #define CONFIG_CMD_EXT2 | |
111 | #define CONFIG_CMD_DATE | |
112 | ||
14d0a02a | 113 | #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */ |
6d0f6bcf JCPV |
114 | # define CONFIG_SYS_LOWBOOT 1 |
115 | # define CONFIG_SYS_LOWBOOT16 1 | |
5e4b3361 | 116 | #endif |
14d0a02a | 117 | #if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */ |
6d0f6bcf JCPV |
118 | # define CONFIG_SYS_LOWBOOT 1 |
119 | # define CONFIG_SYS_LOWBOOT08 1 | |
5e4b3361 SR |
120 | #endif |
121 | ||
122 | /* | |
123 | * Autobooting | |
124 | */ | |
125 | #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */ | |
126 | ||
127 | #define CONFIG_PREBOOT "echo;" \ | |
128 | "echo Welcome to esd CPU CPCI/5200;" \ | |
129 | "echo" | |
130 | ||
131 | #undef CONFIG_BOOTARGS | |
132 | ||
133 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
134 | "netdev=eth0\0" \ | |
135 | "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \ | |
136 | "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \ | |
fe126d8b WD |
137 | "net_vxworks=phypower 1;sleep 2;tftp ${loadaddr} ${image};run vxworks_args;bootvx\0" \ |
138 | "vxworks_args=setenv bootargs fec(0,0)${host}:${image} h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script}\0" \ | |
139 | "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script} o=fec0 \0" \ | |
5e4b3361 SR |
140 | "loadaddr=01000000\0" \ |
141 | "serverip=192.168.2.99\0" \ | |
142 | "gatewayip=10.0.0.79\0" \ | |
143 | "user=mu\0" \ | |
144 | "target=cpci5200.esd\0" \ | |
145 | "script=cpci5200.bat\0" \ | |
146 | "image=/tftpboot/vxWorks_cpci5200\0" \ | |
147 | "ipaddr=10.0.13.196\0" \ | |
148 | "netmask=255.255.0.0\0" \ | |
149 | "" | |
150 | ||
151 | #define CONFIG_BOOTCOMMAND "run flash_vxworks0" | |
152 | ||
5e4b3361 | 153 | #define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */ |
6d0f6bcf JCPV |
154 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xfd010000 |
155 | #define CONFIG_SYS_NVRAM_SIZE 32*1024 | |
5e4b3361 SR |
156 | |
157 | /* | |
158 | * IPB Bus clocking configuration. | |
159 | */ | |
6d0f6bcf | 160 | #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */ |
5e4b3361 SR |
161 | /* |
162 | * I2C configuration | |
163 | */ | |
164 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ | |
6d0f6bcf | 165 | #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */ |
5e4b3361 | 166 | |
6d0f6bcf JCPV |
167 | #define CONFIG_SYS_I2C_SPEED 86000 /* 100 kHz */ |
168 | #define CONFIG_SYS_I2C_SLAVE 0x7F | |
5e4b3361 SR |
169 | |
170 | /* | |
171 | * EEPROM configuration | |
172 | */ | |
6d0f6bcf JCPV |
173 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */ |
174 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 | |
175 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 | |
176 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20 | |
177 | #define CONFIG_SYS_I2C_MULTI_EEPROMS 1 | |
5e4b3361 SR |
178 | /* |
179 | * Flash configuration | |
180 | */ | |
181 | ||
6d0f6bcf JCPV |
182 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ |
183 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 | |
184 | #define CONFIG_SYS_FLASH_SIZE 0x02000000 | |
185 | #define CONFIG_SYS_FLASH_INCREMENT 0x01000000 | |
186 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00000000) | |
187 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */ | |
188 | #define CONFIG_SYS_MAX_FLASH_SECT 128 | |
5e4b3361 | 189 | |
6d0f6bcf JCPV |
190 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */ |
191 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ | |
5e4b3361 | 192 | |
6d0f6bcf JCPV |
193 | #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
194 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ | |
5e4b3361 SR |
195 | |
196 | /* | |
197 | * Environment settings | |
198 | */ | |
199 | #if 1 /* test-only */ | |
5a1aceb0 | 200 | #define CONFIG_ENV_IS_IN_FLASH 1 |
0e8d1586 JCPV |
201 | #define CONFIG_ENV_SIZE 0x20000 |
202 | #define CONFIG_ENV_SECT_SIZE 0x20000 | |
5e4b3361 SR |
203 | #define CONFIG_ENV_OVERWRITE 1 |
204 | #else | |
bb1f8b4f | 205 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
0e8d1586 JCPV |
206 | #define CONFIG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */ |
207 | #define CONFIG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars */ | |
5e4b3361 SR |
208 | /* total size of a CAT24WC32 is 8192 bytes */ |
209 | #define CONFIG_ENV_OVERWRITE 1 | |
210 | #endif | |
211 | ||
212 | /* | |
213 | * Memory map | |
214 | */ | |
6d0f6bcf JCPV |
215 | #define CONFIG_SYS_MBAR 0xF0000000 |
216 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 | |
217 | #define CONFIG_SYS_DEFAULT_MBAR 0x80000000 | |
5e4b3361 SR |
218 | |
219 | /* Use SRAM until RAM will be available */ | |
6d0f6bcf | 220 | #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM |
553f0982 | 221 | #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */ |
5e4b3361 | 222 | |
25ddd1fb | 223 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
6d0f6bcf | 224 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
5e4b3361 | 225 | |
14d0a02a | 226 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
6d0f6bcf JCPV |
227 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
228 | # define CONFIG_SYS_RAMBOOT 1 | |
5e4b3361 SR |
229 | #endif |
230 | ||
6d0f6bcf JCPV |
231 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */ |
232 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ | |
233 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ | |
5e4b3361 SR |
234 | |
235 | /* | |
236 | * Ethernet configuration | |
237 | */ | |
238 | #define CONFIG_MPC5xxx_FEC 1 | |
86321fc1 | 239 | #define CONFIG_MPC5xxx_FEC_MII100 |
5e4b3361 SR |
240 | /* |
241 | * Define CONFIG_FEC_10MBIT to force FEC at 10Mb | |
242 | */ | |
243 | /* #define CONFIG_FEC_10MBIT 1 */ | |
244 | #define CONFIG_PHY_ADDR 0x00 | |
245 | #define CONFIG_UDP_CHECKSUM 1 | |
246 | ||
247 | /* | |
248 | * GPIO configuration | |
249 | */ | |
6d0f6bcf | 250 | #define CONFIG_SYS_GPS_PORT_CONFIG 0x01052444 |
5e4b3361 SR |
251 | |
252 | /* | |
253 | * Miscellaneous configurable options | |
254 | */ | |
6d0f6bcf JCPV |
255 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
256 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
d794cfef | 257 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 258 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
5e4b3361 | 259 | #else |
6d0f6bcf | 260 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
5e4b3361 | 261 | #endif |
6d0f6bcf JCPV |
262 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
263 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
264 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
5e4b3361 | 265 | |
6d0f6bcf JCPV |
266 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
267 | #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ | |
5e4b3361 | 268 | |
6d0f6bcf | 269 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
5e4b3361 | 270 | |
6d0f6bcf | 271 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
5e4b3361 | 272 | |
6d0f6bcf | 273 | #define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */ |
5e4b3361 | 274 | |
6d0f6bcf | 275 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */ |
d794cfef | 276 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 277 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
d794cfef JL |
278 | #endif |
279 | ||
5e4b3361 SR |
280 | /* |
281 | * Various low-level settings | |
282 | */ | |
6d0f6bcf JCPV |
283 | #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI |
284 | #define CONFIG_SYS_HID0_FINAL HID0_ICE | |
5e4b3361 | 285 | |
6d0f6bcf JCPV |
286 | #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE |
287 | #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE | |
288 | #define CONFIG_SYS_BOOTCS_CFG 0x0004DD00 | |
5e4b3361 | 289 | |
6d0f6bcf JCPV |
290 | #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE |
291 | #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE | |
5e4b3361 | 292 | |
6d0f6bcf JCPV |
293 | #define CONFIG_SYS_CS1_START 0xfd000000 |
294 | #define CONFIG_SYS_CS1_SIZE 0x00010000 | |
295 | #define CONFIG_SYS_CS1_CFG 0x10101410 | |
5e4b3361 | 296 | |
6d0f6bcf JCPV |
297 | #define CONFIG_SYS_CS3_START 0xfd010000 |
298 | #define CONFIG_SYS_CS3_SIZE 0x00010000 | |
299 | #define CONFIG_SYS_CS3_CFG 0x10109410 | |
5e4b3361 | 300 | |
6d0f6bcf JCPV |
301 | #define CONFIG_SYS_CS_BURST 0x00000000 |
302 | #define CONFIG_SYS_CS_DEADCYCLE 0x33333333 | |
5e4b3361 | 303 | |
6d0f6bcf | 304 | #define CONFIG_SYS_RESET_ADDRESS 0xff000000 |
5e4b3361 SR |
305 | |
306 | /*----------------------------------------------------------------------- | |
307 | * USB stuff | |
308 | *----------------------------------------------------------------------- | |
309 | */ | |
310 | #define CONFIG_USB_CLOCK 0x0001BBBB | |
311 | #define CONFIG_USB_CONFIG 0x00001000 | |
312 | ||
313 | /*----------------------------------------------------------------------- | |
314 | * IDE/ATA stuff Supports IDE harddisk | |
315 | *----------------------------------------------------------------------- | |
316 | */ | |
317 | ||
318 | #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */ | |
319 | ||
320 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ | |
321 | #undef CONFIG_IDE_LED /* LED for ide not supported */ | |
322 | ||
323 | #define CONFIG_IDE_RESET /* reset for ide supported */ | |
324 | #define CONFIG_IDE_PREINIT | |
325 | ||
6d0f6bcf JCPV |
326 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
327 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ | |
5e4b3361 | 328 | |
6d0f6bcf | 329 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
5e4b3361 | 330 | |
6d0f6bcf | 331 | #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA |
5e4b3361 SR |
332 | |
333 | /* Offset for data I/O */ | |
6d0f6bcf | 334 | #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) |
5e4b3361 SR |
335 | |
336 | /* Offset for normal register accesses */ | |
6d0f6bcf | 337 | #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) |
5e4b3361 SR |
338 | |
339 | /* Offset for alternate registers */ | |
6d0f6bcf | 340 | #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) |
5e4b3361 SR |
341 | |
342 | /* Interval between registers */ | |
6d0f6bcf | 343 | #define CONFIG_SYS_ATA_STRIDE 4 |
5e4b3361 SR |
344 | |
345 | /*----------------------------------------------------------------------- | |
346 | * CPLD stuff | |
347 | */ | |
6d0f6bcf JCPV |
348 | #define CONFIG_SYS_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */ |
349 | #define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */ | |
5e4b3361 SR |
350 | |
351 | /* CPLD program pin configuration */ | |
6d0f6bcf JCPV |
352 | #define CONFIG_SYS_FPGA_PRG 0x20000000 /* JTAG TMS pin (ppc output) */ |
353 | #define CONFIG_SYS_FPGA_CLK 0x10000000 /* JTAG TCK pin (ppc output) */ | |
354 | #define CONFIG_SYS_FPGA_DATA 0x20000000 /* JTAG TDO->TDI data pin (ppc output) */ | |
355 | #define CONFIG_SYS_FPGA_DONE 0x10000000 /* JTAG TDI->TDO pin (ppc input) */ | |
5e4b3361 | 356 | |
6d0f6bcf JCPV |
357 | #define JTAG_GPIO_ADDR_TMS (CONFIG_SYS_MBAR + 0xB10) /* JTAG TMS pin (GPS data out value reg.) */ |
358 | #define JTAG_GPIO_ADDR_TCK (CONFIG_SYS_MBAR + 0xC0C) /* JTAG TCK pin (GPW data out value reg.) */ | |
359 | #define JTAG_GPIO_ADDR_TDI (CONFIG_SYS_MBAR + 0xC0C) /* JTAG TDO->TDI pin (GPW data out value reg.) */ | |
360 | #define JTAG_GPIO_ADDR_TDO (CONFIG_SYS_MBAR + 0xB14) /* JTAG TDI->TDO pin (GPS data in value reg.) */ | |
5e4b3361 | 361 | |
6d0f6bcf | 362 | #define JTAG_GPIO_ADDR_CFG (CONFIG_SYS_MBAR + 0xB00) |
5e4b3361 SR |
363 | #define JTAG_GPIO_CFG_SET 0x00000000 |
364 | #define JTAG_GPIO_CFG_RESET 0x00F00000 | |
365 | ||
6d0f6bcf | 366 | #define JTAG_GPIO_ADDR_EN_TMS (CONFIG_SYS_MBAR + 0xB04) |
5e4b3361 SR |
367 | #define JTAG_GPIO_TMS_EN_SET 0x20000000 /* Enable for GPIO */ |
368 | #define JTAG_GPIO_TMS_EN_RESET 0x00000000 | |
6d0f6bcf | 369 | #define JTAG_GPIO_ADDR_DDR_TMS (CONFIG_SYS_MBAR + 0xB0C) |
5e4b3361 SR |
370 | #define JTAG_GPIO_TMS_DDR_SET 0x20000000 /* Set as output */ |
371 | #define JTAG_GPIO_TMS_DDR_RESET 0x00000000 | |
372 | ||
6d0f6bcf | 373 | #define JTAG_GPIO_ADDR_EN_TCK (CONFIG_SYS_MBAR + 0xC00) |
5e4b3361 SR |
374 | #define JTAG_GPIO_TCK_EN_SET 0x20000000 /* Enable for GPIO */ |
375 | #define JTAG_GPIO_TCK_EN_RESET 0x00000000 | |
6d0f6bcf | 376 | #define JTAG_GPIO_ADDR_DDR_TCK (CONFIG_SYS_MBAR + 0xC08) |
5e4b3361 SR |
377 | #define JTAG_GPIO_TCK_DDR_SET 0x20000000 /* Set as output */ |
378 | #define JTAG_GPIO_TCK_DDR_RESET 0x00000000 | |
379 | ||
6d0f6bcf | 380 | #define JTAG_GPIO_ADDR_EN_TDI (CONFIG_SYS_MBAR + 0xC00) |
5e4b3361 SR |
381 | #define JTAG_GPIO_TDI_EN_SET 0x10000000 /* Enable as GPIO */ |
382 | #define JTAG_GPIO_TDI_EN_RESET 0x00000000 | |
6d0f6bcf | 383 | #define JTAG_GPIO_ADDR_DDR_TDI (CONFIG_SYS_MBAR + 0xC08) |
5e4b3361 SR |
384 | #define JTAG_GPIO_TDI_DDR_SET 0x10000000 /* Set as output */ |
385 | #define JTAG_GPIO_TDI_DDR_RESET 0x00000000 | |
386 | ||
6d0f6bcf | 387 | #define JTAG_GPIO_ADDR_EN_TDO (CONFIG_SYS_MBAR + 0xB04) |
5e4b3361 SR |
388 | #define JTAG_GPIO_TDO_EN_SET 0x10000000 /* Enable as GPIO */ |
389 | #define JTAG_GPIO_TDO_EN_RESET 0x00000000 | |
6d0f6bcf | 390 | #define JTAG_GPIO_ADDR_DDR_TDO (CONFIG_SYS_MBAR + 0xB0C) |
5e4b3361 SR |
391 | #define JTAG_GPIO_TDO_DDR_SET 0x00000000 |
392 | #define JTAG_GPIO_TDO_DDR_RESET 0x10000000 /* Set as input */ | |
393 | ||
394 | #endif /* __CONFIG_H */ |